cpu.c revision 1.191 1 1.191 msaitoh /* $NetBSD: cpu.c,v 1.191 2020/05/12 06:32:05 msaitoh Exp $ */
2 1.2 ad
3 1.134 maxv /*
4 1.190 ad * Copyright (c) 2000-2020 NetBSD Foundation, Inc.
5 1.2 ad * All rights reserved.
6 1.2 ad *
7 1.2 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.11 ad * by Bill Sommerfeld of RedBack Networks Inc, and by Andrew Doran.
9 1.2 ad *
10 1.2 ad * Redistribution and use in source and binary forms, with or without
11 1.2 ad * modification, are permitted provided that the following conditions
12 1.2 ad * are met:
13 1.2 ad * 1. Redistributions of source code must retain the above copyright
14 1.2 ad * notice, this list of conditions and the following disclaimer.
15 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 ad * notice, this list of conditions and the following disclaimer in the
17 1.2 ad * documentation and/or other materials provided with the distribution.
18 1.2 ad *
19 1.2 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.2 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.2 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.2 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.2 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.2 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.2 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.2 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.2 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.2 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.2 ad * POSSIBILITY OF SUCH DAMAGE.
30 1.2 ad */
31 1.2 ad
32 1.2 ad /*
33 1.2 ad * Copyright (c) 1999 Stefan Grefen
34 1.2 ad *
35 1.2 ad * Redistribution and use in source and binary forms, with or without
36 1.2 ad * modification, are permitted provided that the following conditions
37 1.2 ad * are met:
38 1.2 ad * 1. Redistributions of source code must retain the above copyright
39 1.2 ad * notice, this list of conditions and the following disclaimer.
40 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
41 1.2 ad * notice, this list of conditions and the following disclaimer in the
42 1.2 ad * documentation and/or other materials provided with the distribution.
43 1.2 ad * 3. All advertising materials mentioning features or use of this software
44 1.2 ad * must display the following acknowledgement:
45 1.2 ad * This product includes software developed by the NetBSD
46 1.2 ad * Foundation, Inc. and its contributors.
47 1.2 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
48 1.2 ad * contributors may be used to endorse or promote products derived
49 1.2 ad * from this software without specific prior written permission.
50 1.2 ad *
51 1.2 ad * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
52 1.2 ad * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
53 1.2 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
54 1.2 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
55 1.2 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
56 1.2 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
57 1.2 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
58 1.2 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
59 1.2 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
60 1.2 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
61 1.2 ad * SUCH DAMAGE.
62 1.2 ad */
63 1.2 ad
64 1.2 ad #include <sys/cdefs.h>
65 1.191 msaitoh __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.191 2020/05/12 06:32:05 msaitoh Exp $");
66 1.2 ad
67 1.2 ad #include "opt_ddb.h"
68 1.2 ad #include "opt_mpbios.h" /* for MPDEBUG */
69 1.2 ad #include "opt_mtrr.h"
70 1.101 kiyohara #include "opt_multiprocessor.h"
71 1.144 maxv #include "opt_svs.h"
72 1.2 ad
73 1.2 ad #include "lapic.h"
74 1.2 ad #include "ioapic.h"
75 1.179 ad #include "acpica.h"
76 1.190 ad #include "hpet.h"
77 1.2 ad
78 1.2 ad #include <sys/param.h>
79 1.2 ad #include <sys/proc.h>
80 1.2 ad #include <sys/systm.h>
81 1.2 ad #include <sys/device.h>
82 1.9 ad #include <sys/cpu.h>
83 1.93 jruoho #include <sys/cpufreq.h>
84 1.98 rmind #include <sys/idle.h>
85 1.9 ad #include <sys/atomic.h>
86 1.35 ad #include <sys/reboot.h>
87 1.174 maxv #include <sys/csan.h>
88 1.2 ad
89 1.78 uebayasi #include <uvm/uvm.h>
90 1.2 ad
91 1.102 pgoyette #include "acpica.h" /* for NACPICA, for mp_verbose */
92 1.102 pgoyette
93 1.187 bouyer #include <x86/machdep.h>
94 1.2 ad #include <machine/cpufunc.h>
95 1.2 ad #include <machine/cpuvar.h>
96 1.2 ad #include <machine/pmap.h>
97 1.2 ad #include <machine/vmparam.h>
98 1.102 pgoyette #if defined(MULTIPROCESSOR)
99 1.2 ad #include <machine/mpbiosvar.h>
100 1.101 kiyohara #endif
101 1.102 pgoyette #include <machine/mpconfig.h> /* for mp_verbose */
102 1.2 ad #include <machine/pcb.h>
103 1.2 ad #include <machine/specialreg.h>
104 1.2 ad #include <machine/segments.h>
105 1.2 ad #include <machine/gdt.h>
106 1.2 ad #include <machine/mtrr.h>
107 1.2 ad #include <machine/pio.h>
108 1.38 ad #include <machine/cpu_counter.h>
109 1.2 ad
110 1.109 dsl #include <x86/fpu.h>
111 1.109 dsl
112 1.179 ad #if NACPICA > 0
113 1.179 ad #include <dev/acpi/acpi_srat.h>
114 1.179 ad #endif
115 1.179 ad
116 1.101 kiyohara #if NLAPIC > 0
117 1.2 ad #include <machine/apicvar.h>
118 1.2 ad #include <machine/i82489reg.h>
119 1.2 ad #include <machine/i82489var.h>
120 1.101 kiyohara #endif
121 1.2 ad
122 1.2 ad #include <dev/ic/mc146818reg.h>
123 1.190 ad #include <dev/ic/hpetvar.h>
124 1.2 ad #include <i386/isa/nvram.h>
125 1.2 ad #include <dev/isa/isareg.h>
126 1.2 ad
127 1.38 ad #include "tsc.h"
128 1.38 ad
129 1.187 bouyer #ifndef XENPV
130 1.178 nonaka #include "hyperv.h"
131 1.178 nonaka #if NHYPERV > 0
132 1.178 nonaka #include <x86/x86/hypervvar.h>
133 1.178 nonaka #endif
134 1.178 nonaka #endif
135 1.178 nonaka
136 1.187 bouyer #ifdef XEN
137 1.187 bouyer #include <xen/hypervisor.h>
138 1.187 bouyer #endif
139 1.187 bouyer
140 1.87 jruoho static int cpu_match(device_t, cfdata_t, void *);
141 1.87 jruoho static void cpu_attach(device_t, device_t, void *);
142 1.87 jruoho static void cpu_defer(device_t);
143 1.87 jruoho static int cpu_rescan(device_t, const char *, const int *);
144 1.87 jruoho static void cpu_childdetached(device_t, device_t);
145 1.96 jruoho static bool cpu_stop(device_t);
146 1.69 dyoung static bool cpu_suspend(device_t, const pmf_qual_t *);
147 1.69 dyoung static bool cpu_resume(device_t, const pmf_qual_t *);
148 1.79 jruoho static bool cpu_shutdown(device_t, int);
149 1.12 jmcneill
150 1.2 ad struct cpu_softc {
151 1.23 cube device_t sc_dev; /* device tree glue */
152 1.2 ad struct cpu_info *sc_info; /* pointer to CPU info */
153 1.20 jmcneill bool sc_wasonline;
154 1.2 ad };
155 1.2 ad
156 1.101 kiyohara #ifdef MULTIPROCESSOR
157 1.120 msaitoh int mp_cpu_start(struct cpu_info *, paddr_t);
158 1.2 ad void mp_cpu_start_cleanup(struct cpu_info *);
159 1.2 ad const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
160 1.2 ad mp_cpu_start_cleanup };
161 1.101 kiyohara #endif
162 1.2 ad
163 1.2 ad
164 1.81 jmcneill CFATTACH_DECL2_NEW(cpu, sizeof(struct cpu_softc),
165 1.81 jmcneill cpu_match, cpu_attach, NULL, NULL, cpu_rescan, cpu_childdetached);
166 1.2 ad
167 1.2 ad /*
168 1.2 ad * Statically-allocated CPU info for the primary CPU (or the only
169 1.2 ad * CPU, on uniprocessors). The CPU info list is initialized to
170 1.2 ad * point at it.
171 1.2 ad */
172 1.21 ad struct cpu_info cpu_info_primary __aligned(CACHE_LINE_SIZE) = {
173 1.2 ad .ci_dev = 0,
174 1.2 ad .ci_self = &cpu_info_primary,
175 1.2 ad .ci_idepth = -1,
176 1.2 ad .ci_curlwp = &lwp0,
177 1.43 ad .ci_curldt = -1,
178 1.2 ad };
179 1.2 ad
180 1.2 ad struct cpu_info *cpu_info_list = &cpu_info_primary;
181 1.2 ad
182 1.2 ad #ifdef i386
183 1.134 maxv void cpu_set_tss_gates(struct cpu_info *);
184 1.2 ad #endif
185 1.2 ad
186 1.12 jmcneill static void cpu_init_idle_lwp(struct cpu_info *);
187 1.12 jmcneill
188 1.122 maxv uint32_t cpu_feature[7] __read_mostly; /* X86 CPUID feature bits */
189 1.117 maxv /* [0] basic features cpuid.1:%edx
190 1.117 maxv * [1] basic features cpuid.1:%ecx (CPUID2_xxx bits)
191 1.117 maxv * [2] extended features cpuid:80000001:%edx
192 1.117 maxv * [3] extended features cpuid:80000001:%ecx
193 1.117 maxv * [4] VIA padlock features
194 1.117 maxv * [5] structured extended features cpuid.7:%ebx
195 1.117 maxv * [6] structured extended features cpuid.7:%ecx
196 1.117 maxv */
197 1.70 jym
198 1.101 kiyohara #ifdef MULTIPROCESSOR
199 1.12 jmcneill bool x86_mp_online;
200 1.12 jmcneill paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
201 1.101 kiyohara #endif
202 1.101 kiyohara #if NLAPIC > 0
203 1.14 joerg static vaddr_t cmos_data_mapping;
204 1.101 kiyohara #endif
205 1.45 ad struct cpu_info *cpu_starting;
206 1.2 ad
207 1.101 kiyohara #ifdef MULTIPROCESSOR
208 1.184 msaitoh void cpu_hatch(void *);
209 1.184 msaitoh static void cpu_boot_secondary(struct cpu_info *ci);
210 1.184 msaitoh static void cpu_start_secondary(struct cpu_info *ci);
211 1.101 kiyohara #if NLAPIC > 0
212 1.136 maxv static void cpu_copy_trampoline(paddr_t);
213 1.101 kiyohara #endif
214 1.164 cherry #endif /* MULTIPROCESSOR */
215 1.2 ad
216 1.2 ad /*
217 1.2 ad * Runs once per boot once multiprocessor goo has been detected and
218 1.2 ad * the local APIC on the boot processor has been mapped.
219 1.2 ad *
220 1.2 ad * Called from lapic_boot_init() (from mpbios_scan()).
221 1.2 ad */
222 1.101 kiyohara #if NLAPIC > 0
223 1.2 ad void
224 1.9 ad cpu_init_first(void)
225 1.2 ad {
226 1.2 ad
227 1.45 ad cpu_info_primary.ci_cpuid = lapic_cpu_number();
228 1.14 joerg
229 1.14 joerg cmos_data_mapping = uvm_km_alloc(kernel_map, PAGE_SIZE, 0, UVM_KMF_VAONLY);
230 1.14 joerg if (cmos_data_mapping == 0)
231 1.14 joerg panic("No KVA for page 0");
232 1.64 cegger pmap_kenter_pa(cmos_data_mapping, 0, VM_PROT_READ|VM_PROT_WRITE, 0);
233 1.14 joerg pmap_update(pmap_kernel());
234 1.2 ad }
235 1.101 kiyohara #endif
236 1.2 ad
237 1.87 jruoho static int
238 1.23 cube cpu_match(device_t parent, cfdata_t match, void *aux)
239 1.2 ad {
240 1.2 ad
241 1.2 ad return 1;
242 1.2 ad }
243 1.2 ad
244 1.142 maxv #ifdef __HAVE_PCPU_AREA
245 1.142 maxv void
246 1.142 maxv cpu_pcpuarea_init(struct cpu_info *ci)
247 1.142 maxv {
248 1.142 maxv struct vm_page *pg;
249 1.142 maxv size_t i, npages;
250 1.142 maxv vaddr_t base, va;
251 1.142 maxv paddr_t pa;
252 1.142 maxv
253 1.142 maxv CTASSERT(sizeof(struct pcpu_entry) % PAGE_SIZE == 0);
254 1.142 maxv
255 1.142 maxv npages = sizeof(struct pcpu_entry) / PAGE_SIZE;
256 1.142 maxv base = (vaddr_t)&pcpuarea->ent[cpu_index(ci)];
257 1.142 maxv
258 1.142 maxv for (i = 0; i < npages; i++) {
259 1.142 maxv pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
260 1.142 maxv if (pg == NULL) {
261 1.142 maxv panic("failed to allocate pcpu PA");
262 1.142 maxv }
263 1.142 maxv
264 1.142 maxv va = base + i * PAGE_SIZE;
265 1.142 maxv pa = VM_PAGE_TO_PHYS(pg);
266 1.142 maxv
267 1.142 maxv pmap_kenter_pa(va, pa, VM_PROT_READ|VM_PROT_WRITE, 0);
268 1.142 maxv }
269 1.142 maxv
270 1.142 maxv pmap_update(pmap_kernel());
271 1.142 maxv }
272 1.142 maxv #endif
273 1.142 maxv
274 1.2 ad static void
275 1.2 ad cpu_vm_init(struct cpu_info *ci)
276 1.2 ad {
277 1.2 ad int ncolors = 2, i;
278 1.2 ad
279 1.2 ad for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
280 1.2 ad struct x86_cache_info *cai;
281 1.2 ad int tcolors;
282 1.2 ad
283 1.2 ad cai = &ci->ci_cinfo[i];
284 1.2 ad
285 1.2 ad tcolors = atop(cai->cai_totalsize);
286 1.184 msaitoh switch (cai->cai_associativity) {
287 1.2 ad case 0xff:
288 1.2 ad tcolors = 1; /* fully associative */
289 1.2 ad break;
290 1.2 ad case 0:
291 1.2 ad case 1:
292 1.2 ad break;
293 1.2 ad default:
294 1.2 ad tcolors /= cai->cai_associativity;
295 1.2 ad }
296 1.161 riastrad ncolors = uimax(ncolors, tcolors);
297 1.32 tls /*
298 1.32 tls * If the desired number of colors is not a power of
299 1.32 tls * two, it won't be good. Find the greatest power of
300 1.32 tls * two which is an even divisor of the number of colors,
301 1.32 tls * to preserve even coloring of pages.
302 1.32 tls */
303 1.32 tls if (ncolors & (ncolors - 1) ) {
304 1.32 tls int try, picked = 1;
305 1.32 tls for (try = 1; try < ncolors; try *= 2) {
306 1.32 tls if (ncolors % try == 0) picked = try;
307 1.32 tls }
308 1.32 tls if (picked == 1) {
309 1.32 tls panic("desired number of cache colors %d is "
310 1.184 msaitoh " > 1, but not even!", ncolors);
311 1.32 tls }
312 1.32 tls ncolors = picked;
313 1.32 tls }
314 1.2 ad }
315 1.2 ad
316 1.2 ad /*
317 1.94 mrg * Knowing the size of the largest cache on this CPU, potentially
318 1.94 mrg * re-color our pages.
319 1.2 ad */
320 1.52 ad aprint_debug_dev(ci->ci_dev, "%d page colors\n", ncolors);
321 1.2 ad uvm_page_recolor(ncolors);
322 1.98 rmind
323 1.98 rmind pmap_tlb_cpu_init(ci);
324 1.123 maxv #ifndef __HAVE_DIRECT_MAP
325 1.123 maxv pmap_vpage_cpu_init(ci);
326 1.123 maxv #endif
327 1.2 ad }
328 1.2 ad
329 1.87 jruoho static void
330 1.23 cube cpu_attach(device_t parent, device_t self, void *aux)
331 1.2 ad {
332 1.23 cube struct cpu_softc *sc = device_private(self);
333 1.2 ad struct cpu_attach_args *caa = aux;
334 1.2 ad struct cpu_info *ci;
335 1.21 ad uintptr_t ptr;
336 1.101 kiyohara #if NLAPIC > 0
337 1.2 ad int cpunum = caa->cpu_number;
338 1.101 kiyohara #endif
339 1.51 ad static bool again;
340 1.2 ad
341 1.23 cube sc->sc_dev = self;
342 1.23 cube
343 1.163 cherry if (ncpu > maxcpus) {
344 1.98 rmind #ifndef _LP64
345 1.98 rmind aprint_error(": too many CPUs, please use NetBSD/amd64\n");
346 1.98 rmind #else
347 1.98 rmind aprint_error(": too many CPUs\n");
348 1.98 rmind #endif
349 1.48 ad return;
350 1.48 ad }
351 1.48 ad
352 1.2 ad /*
353 1.2 ad * If we're an Application Processor, allocate a cpu_info
354 1.2 ad * structure, otherwise use the primary's.
355 1.2 ad */
356 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
357 1.36 ad if ((boothowto & RB_MD1) != 0) {
358 1.35 ad aprint_error(": multiprocessor boot disabled\n");
359 1.56 jmcneill if (!pmf_device_register(self, NULL, NULL))
360 1.56 jmcneill aprint_error_dev(self,
361 1.56 jmcneill "couldn't establish power handler\n");
362 1.35 ad return;
363 1.35 ad }
364 1.2 ad aprint_naive(": Application Processor\n");
365 1.143 maxv ptr = (uintptr_t)uvm_km_alloc(kernel_map,
366 1.143 maxv sizeof(*ci) + CACHE_LINE_SIZE - 1, 0,
367 1.143 maxv UVM_KMF_WIRED|UVM_KMF_ZERO);
368 1.67 jym ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
369 1.43 ad ci->ci_curldt = -1;
370 1.2 ad } else {
371 1.2 ad aprint_naive(": %s Processor\n",
372 1.2 ad caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
373 1.2 ad ci = &cpu_info_primary;
374 1.101 kiyohara #if NLAPIC > 0
375 1.2 ad if (cpunum != lapic_cpu_number()) {
376 1.51 ad /* XXX should be done earlier. */
377 1.39 ad uint32_t reg;
378 1.39 ad aprint_verbose("\n");
379 1.47 ad aprint_verbose_dev(self, "running CPU at apic %d"
380 1.47 ad " instead of at expected %d", lapic_cpu_number(),
381 1.23 cube cpunum);
382 1.125 nonaka reg = lapic_readreg(LAPIC_ID);
383 1.125 nonaka lapic_writereg(LAPIC_ID, (reg & ~LAPIC_ID_MASK) |
384 1.39 ad (cpunum << LAPIC_ID_SHIFT));
385 1.2 ad }
386 1.47 ad if (cpunum != lapic_cpu_number()) {
387 1.47 ad aprint_error_dev(self, "unable to reset apic id\n");
388 1.47 ad }
389 1.101 kiyohara #endif
390 1.2 ad }
391 1.2 ad
392 1.2 ad ci->ci_self = ci;
393 1.2 ad sc->sc_info = ci;
394 1.2 ad ci->ci_dev = self;
395 1.74 jruoho ci->ci_acpiid = caa->cpu_id;
396 1.42 ad ci->ci_cpuid = caa->cpu_number;
397 1.2 ad ci->ci_func = caa->cpu_func;
398 1.177 maxv ci->ci_kfpu_spl = -1;
399 1.112 msaitoh aprint_normal("\n");
400 1.2 ad
401 1.55 ad /* Must be before mi_cpu_attach(). */
402 1.55 ad cpu_vm_init(ci);
403 1.55 ad
404 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
405 1.2 ad int error;
406 1.2 ad
407 1.2 ad error = mi_cpu_attach(ci);
408 1.2 ad if (error != 0) {
409 1.47 ad aprint_error_dev(self,
410 1.30 cegger "mi_cpu_attach failed with %d\n", error);
411 1.2 ad return;
412 1.2 ad }
413 1.142 maxv #ifdef __HAVE_PCPU_AREA
414 1.142 maxv cpu_pcpuarea_init(ci);
415 1.142 maxv #endif
416 1.15 yamt cpu_init_tss(ci);
417 1.2 ad } else {
418 1.2 ad KASSERT(ci->ci_data.cpu_idlelwp != NULL);
419 1.179 ad #if NACPICA > 0
420 1.179 ad /* Parse out NUMA info for cpu_identify(). */
421 1.179 ad acpisrat_init();
422 1.179 ad #endif
423 1.2 ad }
424 1.2 ad
425 1.146 maxv #ifdef SVS
426 1.146 maxv cpu_svs_init(ci);
427 1.146 maxv #endif
428 1.146 maxv
429 1.2 ad pmap_reference(pmap_kernel());
430 1.2 ad ci->ci_pmap = pmap_kernel();
431 1.2 ad ci->ci_tlbstate = TLBSTATE_STALE;
432 1.2 ad
433 1.51 ad /*
434 1.51 ad * Boot processor may not be attached first, but the below
435 1.51 ad * must be done to allow booting other processors.
436 1.51 ad */
437 1.51 ad if (!again) {
438 1.190 ad /* Make sure DELAY() (likely i8254_delay()) is initialized. */
439 1.190 ad DELAY(1);
440 1.190 ad
441 1.190 ad /*
442 1.190 ad * Basic init. Compute an approximate frequency for the TSC
443 1.190 ad * using the i8254. If there's a HPET we'll redo it later.
444 1.190 ad */
445 1.188 ad atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
446 1.2 ad cpu_intr_init(ci);
447 1.40 ad cpu_get_tsc_freq(ci);
448 1.2 ad cpu_init(ci);
449 1.134 maxv #ifdef i386
450 1.2 ad cpu_set_tss_gates(ci);
451 1.134 maxv #endif
452 1.2 ad pmap_cpu_init_late(ci);
453 1.101 kiyohara #if NLAPIC > 0
454 1.51 ad if (caa->cpu_role != CPU_ROLE_SP) {
455 1.51 ad /* Enable lapic. */
456 1.51 ad lapic_enable();
457 1.51 ad lapic_set_lvt();
458 1.189 bouyer if (!vm_guest_is_xenpvh_or_pvhvm())
459 1.187 bouyer lapic_calibrate_timer(ci);
460 1.51 ad }
461 1.101 kiyohara #endif
462 1.174 maxv kcsan_cpu_init(ci);
463 1.51 ad again = true;
464 1.51 ad }
465 1.51 ad
466 1.51 ad /* further PCB init done later. */
467 1.51 ad
468 1.51 ad switch (caa->cpu_role) {
469 1.51 ad case CPU_ROLE_SP:
470 1.51 ad atomic_or_32(&ci->ci_flags, CPUF_SP);
471 1.51 ad cpu_identify(ci);
472 1.53 ad x86_errata();
473 1.37 joerg x86_cpu_idle_init();
474 1.187 bouyer (*x86_cpu_initclock_func)();
475 1.187 bouyer #ifdef XENPVHVM
476 1.187 bouyer xen_hvm_init_cpu(ci);
477 1.187 bouyer #endif
478 1.2 ad break;
479 1.2 ad
480 1.2 ad case CPU_ROLE_BP:
481 1.51 ad atomic_or_32(&ci->ci_flags, CPUF_BSP);
482 1.40 ad cpu_identify(ci);
483 1.53 ad x86_errata();
484 1.37 joerg x86_cpu_idle_init();
485 1.187 bouyer #ifdef XENPVHVM
486 1.187 bouyer xen_hvm_init_cpu(ci);
487 1.187 bouyer #endif
488 1.187 bouyer (*x86_cpu_initclock_func)();
489 1.2 ad break;
490 1.2 ad
491 1.101 kiyohara #ifdef MULTIPROCESSOR
492 1.2 ad case CPU_ROLE_AP:
493 1.2 ad /*
494 1.2 ad * report on an AP
495 1.2 ad */
496 1.2 ad cpu_intr_init(ci);
497 1.2 ad gdt_alloc_cpu(ci);
498 1.134 maxv #ifdef i386
499 1.2 ad cpu_set_tss_gates(ci);
500 1.134 maxv #endif
501 1.2 ad pmap_cpu_init_late(ci);
502 1.2 ad cpu_start_secondary(ci);
503 1.2 ad if (ci->ci_flags & CPUF_PRESENT) {
504 1.59 cegger struct cpu_info *tmp;
505 1.59 cegger
506 1.40 ad cpu_identify(ci);
507 1.59 cegger tmp = cpu_info_list;
508 1.59 cegger while (tmp->ci_next)
509 1.59 cegger tmp = tmp->ci_next;
510 1.59 cegger
511 1.59 cegger tmp->ci_next = ci;
512 1.2 ad }
513 1.2 ad break;
514 1.101 kiyohara #endif
515 1.2 ad
516 1.2 ad default:
517 1.2 ad panic("unknown processor type??\n");
518 1.2 ad }
519 1.51 ad
520 1.71 cegger pat_init(ci);
521 1.2 ad
522 1.79 jruoho if (!pmf_device_register1(self, cpu_suspend, cpu_resume, cpu_shutdown))
523 1.12 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
524 1.12 jmcneill
525 1.101 kiyohara #ifdef MULTIPROCESSOR
526 1.2 ad if (mp_verbose) {
527 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
528 1.65 rmind struct pcb *pcb = lwp_getpcb(l);
529 1.2 ad
530 1.47 ad aprint_verbose_dev(self,
531 1.28 cegger "idle lwp at %p, idle sp at %p\n",
532 1.28 cegger l,
533 1.2 ad #ifdef i386
534 1.65 rmind (void *)pcb->pcb_esp
535 1.2 ad #else
536 1.65 rmind (void *)pcb->pcb_rsp
537 1.2 ad #endif
538 1.2 ad );
539 1.2 ad }
540 1.101 kiyohara #endif
541 1.81 jmcneill
542 1.89 jruoho /*
543 1.89 jruoho * Postpone the "cpufeaturebus" scan.
544 1.89 jruoho * It is safe to scan the pseudo-bus
545 1.89 jruoho * only after all CPUs have attached.
546 1.89 jruoho */
547 1.87 jruoho (void)config_defer(self, cpu_defer);
548 1.87 jruoho }
549 1.87 jruoho
550 1.87 jruoho static void
551 1.87 jruoho cpu_defer(device_t self)
552 1.87 jruoho {
553 1.81 jmcneill cpu_rescan(self, NULL, NULL);
554 1.81 jmcneill }
555 1.81 jmcneill
556 1.87 jruoho static int
557 1.81 jmcneill cpu_rescan(device_t self, const char *ifattr, const int *locators)
558 1.81 jmcneill {
559 1.83 jruoho struct cpu_softc *sc = device_private(self);
560 1.81 jmcneill struct cpufeature_attach_args cfaa;
561 1.81 jmcneill struct cpu_info *ci = sc->sc_info;
562 1.81 jmcneill
563 1.181 pgoyette /*
564 1.181 pgoyette * If we booted with RB_MD1 to disable multiprocessor, the
565 1.181 pgoyette * auto-configuration data still contains the additional
566 1.181 pgoyette * CPUs. But their initialization was mostly bypassed
567 1.181 pgoyette * during attach, so we have to make sure we don't look at
568 1.181 pgoyette * their featurebus info, since it wasn't retrieved.
569 1.181 pgoyette */
570 1.181 pgoyette if (ci == NULL)
571 1.181 pgoyette return 0;
572 1.181 pgoyette
573 1.81 jmcneill memset(&cfaa, 0, sizeof(cfaa));
574 1.81 jmcneill cfaa.ci = ci;
575 1.81 jmcneill
576 1.81 jmcneill if (ifattr_match(ifattr, "cpufeaturebus")) {
577 1.83 jruoho if (ci->ci_frequency == NULL) {
578 1.86 jruoho cfaa.name = "frequency";
579 1.84 jruoho ci->ci_frequency = config_found_ia(self,
580 1.84 jruoho "cpufeaturebus", &cfaa, NULL);
581 1.84 jruoho }
582 1.84 jruoho
583 1.81 jmcneill if (ci->ci_padlock == NULL) {
584 1.81 jmcneill cfaa.name = "padlock";
585 1.81 jmcneill ci->ci_padlock = config_found_ia(self,
586 1.81 jmcneill "cpufeaturebus", &cfaa, NULL);
587 1.81 jmcneill }
588 1.82 jruoho
589 1.86 jruoho if (ci->ci_temperature == NULL) {
590 1.86 jruoho cfaa.name = "temperature";
591 1.86 jruoho ci->ci_temperature = config_found_ia(self,
592 1.85 jruoho "cpufeaturebus", &cfaa, NULL);
593 1.85 jruoho }
594 1.95 jmcneill
595 1.95 jmcneill if (ci->ci_vm == NULL) {
596 1.95 jmcneill cfaa.name = "vm";
597 1.95 jmcneill ci->ci_vm = config_found_ia(self,
598 1.95 jmcneill "cpufeaturebus", &cfaa, NULL);
599 1.95 jmcneill }
600 1.81 jmcneill }
601 1.81 jmcneill
602 1.81 jmcneill return 0;
603 1.81 jmcneill }
604 1.81 jmcneill
605 1.87 jruoho static void
606 1.81 jmcneill cpu_childdetached(device_t self, device_t child)
607 1.81 jmcneill {
608 1.81 jmcneill struct cpu_softc *sc = device_private(self);
609 1.81 jmcneill struct cpu_info *ci = sc->sc_info;
610 1.81 jmcneill
611 1.83 jruoho if (ci->ci_frequency == child)
612 1.83 jruoho ci->ci_frequency = NULL;
613 1.82 jruoho
614 1.81 jmcneill if (ci->ci_padlock == child)
615 1.81 jmcneill ci->ci_padlock = NULL;
616 1.83 jruoho
617 1.86 jruoho if (ci->ci_temperature == child)
618 1.86 jruoho ci->ci_temperature = NULL;
619 1.95 jmcneill
620 1.95 jmcneill if (ci->ci_vm == child)
621 1.95 jmcneill ci->ci_vm = NULL;
622 1.2 ad }
623 1.2 ad
624 1.2 ad /*
625 1.2 ad * Initialize the processor appropriately.
626 1.2 ad */
627 1.2 ad
628 1.2 ad void
629 1.9 ad cpu_init(struct cpu_info *ci)
630 1.2 ad {
631 1.141 maxv extern int x86_fpu_save;
632 1.113 christos uint32_t cr4 = 0;
633 1.2 ad
634 1.2 ad lcr0(rcr0() | CR0_WP);
635 1.2 ad
636 1.169 maxv /* If global TLB caching is supported, enable it */
637 1.70 jym if (cpu_feature[0] & CPUID_PGE)
638 1.169 maxv cr4 |= CR4_PGE;
639 1.2 ad
640 1.2 ad /*
641 1.2 ad * If we have FXSAVE/FXRESTOR, use them.
642 1.2 ad */
643 1.70 jym if (cpu_feature[0] & CPUID_FXSR) {
644 1.110 dsl cr4 |= CR4_OSFXSR;
645 1.2 ad
646 1.2 ad /*
647 1.2 ad * If we have SSE/SSE2, enable XMM exceptions.
648 1.2 ad */
649 1.70 jym if (cpu_feature[0] & (CPUID_SSE|CPUID_SSE2))
650 1.110 dsl cr4 |= CR4_OSXMMEXCPT;
651 1.2 ad }
652 1.2 ad
653 1.110 dsl /* If xsave is supported, enable it */
654 1.110 dsl if (cpu_feature[1] & CPUID2_XSAVE)
655 1.110 dsl cr4 |= CR4_OSXSAVE;
656 1.110 dsl
657 1.118 maxv /* If SMEP is supported, enable it */
658 1.118 maxv if (cpu_feature[5] & CPUID_SEF_SMEP)
659 1.118 maxv cr4 |= CR4_SMEP;
660 1.118 maxv
661 1.137 maxv /* If SMAP is supported, enable it */
662 1.137 maxv if (cpu_feature[5] & CPUID_SEF_SMAP)
663 1.137 maxv cr4 |= CR4_SMAP;
664 1.137 maxv
665 1.171 maxv #ifdef SVS
666 1.171 maxv /* If PCID is supported, enable it */
667 1.171 maxv if (svs_pcid)
668 1.171 maxv cr4 |= CR4_PCIDE;
669 1.171 maxv #endif
670 1.171 maxv
671 1.113 christos if (cr4) {
672 1.113 christos cr4 |= rcr4();
673 1.113 christos lcr4(cr4);
674 1.113 christos }
675 1.110 dsl
676 1.145 msaitoh /*
677 1.145 msaitoh * Changing CR4 register may change cpuid values. For example, setting
678 1.145 msaitoh * CR4_OSXSAVE sets CPUID2_OSXSAVE. The CPUID2_OSXSAVE is in
679 1.145 msaitoh * ci_feat_val[1], so update it.
680 1.145 msaitoh * XXX Other than ci_feat_val[1] might be changed.
681 1.145 msaitoh */
682 1.145 msaitoh if (cpuid_level >= 1) {
683 1.145 msaitoh u_int descs[4];
684 1.145 msaitoh
685 1.145 msaitoh x86_cpuid(1, descs);
686 1.145 msaitoh ci->ci_feat_val[1] = descs[2];
687 1.145 msaitoh }
688 1.145 msaitoh
689 1.141 maxv if (x86_fpu_save >= FPU_SAVE_FXSAVE) {
690 1.158 maxv fpuinit_mxcsr_mask();
691 1.141 maxv }
692 1.141 maxv
693 1.110 dsl /* If xsave is enabled, enable all fpu features */
694 1.110 dsl if (cr4 & CR4_OSXSAVE)
695 1.110 dsl wrxcr(0, x86_xsave_features & XCR0_FPU);
696 1.110 dsl
697 1.2 ad #ifdef MTRR
698 1.2 ad /*
699 1.2 ad * On a P6 or above, initialize MTRR's if the hardware supports them.
700 1.2 ad */
701 1.70 jym if (cpu_feature[0] & CPUID_MTRR) {
702 1.2 ad if ((ci->ci_flags & CPUF_AP) == 0)
703 1.2 ad i686_mtrr_init_first();
704 1.2 ad mtrr_init_cpu(ci);
705 1.2 ad }
706 1.2 ad
707 1.2 ad #ifdef i386
708 1.2 ad if (strcmp((char *)(ci->ci_vendor), "AuthenticAMD") == 0) {
709 1.2 ad /*
710 1.2 ad * Must be a K6-2 Step >= 7 or a K6-III.
711 1.2 ad */
712 1.106 msaitoh if (CPUID_TO_FAMILY(ci->ci_signature) == 5) {
713 1.106 msaitoh if (CPUID_TO_MODEL(ci->ci_signature) > 8 ||
714 1.106 msaitoh (CPUID_TO_MODEL(ci->ci_signature) == 8 &&
715 1.106 msaitoh CPUID_TO_STEPPING(ci->ci_signature) >= 7)) {
716 1.2 ad mtrr_funcs = &k6_mtrr_funcs;
717 1.2 ad k6_mtrr_init_first();
718 1.2 ad mtrr_init_cpu(ci);
719 1.2 ad }
720 1.2 ad }
721 1.2 ad }
722 1.2 ad #endif /* i386 */
723 1.2 ad #endif /* MTRR */
724 1.2 ad
725 1.38 ad if (ci != &cpu_info_primary) {
726 1.150 maxv /* Synchronize TSC */
727 1.38 ad atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
728 1.38 ad tsc_sync_ap(ci);
729 1.38 ad } else {
730 1.38 ad atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
731 1.38 ad }
732 1.2 ad }
733 1.2 ad
734 1.101 kiyohara #ifdef MULTIPROCESSOR
735 1.2 ad void
736 1.12 jmcneill cpu_boot_secondary_processors(void)
737 1.2 ad {
738 1.2 ad struct cpu_info *ci;
739 1.100 chs kcpuset_t *cpus;
740 1.2 ad u_long i;
741 1.2 ad
742 1.190 ad #if NHPET > 0
743 1.190 ad /* Use HPET delay, and re-calibrate TSC on boot CPU using HPET. */
744 1.190 ad if (hpet_delay_p() && x86_delay == i8254_delay) {
745 1.190 ad delay_func = x86_delay = hpet_delay;
746 1.190 ad cpu_get_tsc_freq(curcpu());
747 1.190 ad }
748 1.190 ad #endif
749 1.190 ad
750 1.5 ad /* Now that we know the number of CPUs, patch the text segment. */
751 1.60 ad x86_patch(false);
752 1.5 ad
753 1.179 ad #if NACPICA > 0
754 1.179 ad /* Finished with NUMA info for now. */
755 1.179 ad acpisrat_exit();
756 1.179 ad #endif
757 1.179 ad
758 1.100 chs kcpuset_create(&cpus, true);
759 1.100 chs kcpuset_set(cpus, cpu_index(curcpu()));
760 1.100 chs for (i = 0; i < maxcpus; i++) {
761 1.57 ad ci = cpu_lookup(i);
762 1.2 ad if (ci == NULL)
763 1.2 ad continue;
764 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
765 1.2 ad continue;
766 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
767 1.2 ad continue;
768 1.2 ad if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
769 1.2 ad continue;
770 1.2 ad cpu_boot_secondary(ci);
771 1.100 chs kcpuset_set(cpus, cpu_index(ci));
772 1.2 ad }
773 1.100 chs while (!kcpuset_match(cpus, kcpuset_running))
774 1.100 chs ;
775 1.100 chs kcpuset_destroy(cpus);
776 1.2 ad
777 1.2 ad x86_mp_online = true;
778 1.38 ad
779 1.38 ad /* Now that we know about the TSC, attach the timecounter. */
780 1.38 ad tsc_tc_init();
781 1.55 ad
782 1.55 ad /* Enable zeroing of pages in the idle loop if we have SSE2. */
783 1.175 ad vm_page_zero_enable = false; /* ((cpu_feature[0] & CPUID_SSE2) != 0); */
784 1.2 ad }
785 1.101 kiyohara #endif
786 1.2 ad
787 1.2 ad static void
788 1.2 ad cpu_init_idle_lwp(struct cpu_info *ci)
789 1.2 ad {
790 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
791 1.65 rmind struct pcb *pcb = lwp_getpcb(l);
792 1.2 ad
793 1.2 ad pcb->pcb_cr0 = rcr0();
794 1.2 ad }
795 1.2 ad
796 1.2 ad void
797 1.12 jmcneill cpu_init_idle_lwps(void)
798 1.2 ad {
799 1.2 ad struct cpu_info *ci;
800 1.2 ad u_long i;
801 1.2 ad
802 1.54 ad for (i = 0; i < maxcpus; i++) {
803 1.57 ad ci = cpu_lookup(i);
804 1.2 ad if (ci == NULL)
805 1.2 ad continue;
806 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
807 1.2 ad continue;
808 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
809 1.2 ad continue;
810 1.2 ad cpu_init_idle_lwp(ci);
811 1.2 ad }
812 1.2 ad }
813 1.2 ad
814 1.101 kiyohara #ifdef MULTIPROCESSOR
815 1.2 ad void
816 1.12 jmcneill cpu_start_secondary(struct cpu_info *ci)
817 1.2 ad {
818 1.38 ad u_long psl;
819 1.2 ad int i;
820 1.2 ad
821 1.165 cherry #if NLAPIC > 0
822 1.165 cherry paddr_t mp_pdirpa;
823 1.12 jmcneill mp_pdirpa = pmap_init_tmp_pgtbl(mp_trampoline_paddr);
824 1.136 maxv cpu_copy_trampoline(mp_pdirpa);
825 1.165 cherry #endif
826 1.136 maxv
827 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_AP);
828 1.2 ad ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
829 1.45 ad if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0) {
830 1.25 ad return;
831 1.45 ad }
832 1.2 ad
833 1.2 ad /*
834 1.50 ad * Wait for it to become ready. Setting cpu_starting opens the
835 1.50 ad * initial gate and allows the AP to start soft initialization.
836 1.2 ad */
837 1.50 ad KASSERT(cpu_starting == NULL);
838 1.50 ad cpu_starting = ci;
839 1.26 cegger for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
840 1.189 bouyer delay_func(10);
841 1.2 ad }
842 1.38 ad
843 1.9 ad if ((ci->ci_flags & CPUF_PRESENT) == 0) {
844 1.26 cegger aprint_error_dev(ci->ci_dev, "failed to become ready\n");
845 1.2 ad #if defined(MPDEBUG) && defined(DDB)
846 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
847 1.2 ad Debugger();
848 1.2 ad #endif
849 1.38 ad } else {
850 1.38 ad /*
851 1.68 jym * Synchronize time stamp counters. Invalidate cache and do
852 1.150 maxv * twice (in tsc_sync_bp) to minimize possible cache effects.
853 1.150 maxv * Disable interrupts to try and rule out any external
854 1.150 maxv * interference.
855 1.38 ad */
856 1.38 ad psl = x86_read_psl();
857 1.38 ad x86_disable_intr();
858 1.38 ad tsc_sync_bp(ci);
859 1.38 ad x86_write_psl(psl);
860 1.2 ad }
861 1.2 ad
862 1.2 ad CPU_START_CLEANUP(ci);
863 1.45 ad cpu_starting = NULL;
864 1.2 ad }
865 1.2 ad
866 1.2 ad void
867 1.12 jmcneill cpu_boot_secondary(struct cpu_info *ci)
868 1.2 ad {
869 1.38 ad int64_t drift;
870 1.38 ad u_long psl;
871 1.2 ad int i;
872 1.2 ad
873 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_GO);
874 1.26 cegger for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
875 1.189 bouyer delay_func(10);
876 1.2 ad }
877 1.9 ad if ((ci->ci_flags & CPUF_RUNNING) == 0) {
878 1.26 cegger aprint_error_dev(ci->ci_dev, "failed to start\n");
879 1.2 ad #if defined(MPDEBUG) && defined(DDB)
880 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
881 1.2 ad Debugger();
882 1.2 ad #endif
883 1.38 ad } else {
884 1.38 ad /* Synchronize TSC again, check for drift. */
885 1.38 ad drift = ci->ci_data.cpu_cc_skew;
886 1.38 ad psl = x86_read_psl();
887 1.38 ad x86_disable_intr();
888 1.38 ad tsc_sync_bp(ci);
889 1.38 ad x86_write_psl(psl);
890 1.38 ad drift -= ci->ci_data.cpu_cc_skew;
891 1.38 ad aprint_debug_dev(ci->ci_dev, "TSC skew=%lld drift=%lld\n",
892 1.38 ad (long long)ci->ci_data.cpu_cc_skew, (long long)drift);
893 1.38 ad tsc_sync_drift(drift);
894 1.2 ad }
895 1.2 ad }
896 1.2 ad
897 1.2 ad /*
898 1.117 maxv * The CPU ends up here when it's ready to run.
899 1.2 ad * This is called from code in mptramp.s; at this point, we are running
900 1.2 ad * in the idle pcb/idle stack of the new CPU. When this function returns,
901 1.2 ad * this processor will enter the idle loop and start looking for work.
902 1.2 ad */
903 1.2 ad void
904 1.2 ad cpu_hatch(void *v)
905 1.2 ad {
906 1.2 ad struct cpu_info *ci = (struct cpu_info *)v;
907 1.65 rmind struct pcb *pcb;
908 1.130 kre int s, i;
909 1.2 ad
910 1.162 maxv /* ------------------------------------------------------------- */
911 1.162 maxv
912 1.162 maxv /*
913 1.162 maxv * This section of code must be compiled with SSP disabled, to
914 1.162 maxv * prevent a race against cpu0. See sys/conf/ssp.mk.
915 1.162 maxv */
916 1.162 maxv
917 1.12 jmcneill cpu_init_msrs(ci, true);
918 1.40 ad cpu_probe(ci);
919 1.154 maxv cpu_speculation_init(ci);
920 1.178 nonaka #if NHYPERV > 0
921 1.178 nonaka hyperv_init_cpu(ci);
922 1.178 nonaka #endif
923 1.46 ad
924 1.46 ad ci->ci_data.cpu_cc_freq = cpu_info_primary.ci_data.cpu_cc_freq;
925 1.134 maxv /* cpu_get_tsc_freq(ci); */
926 1.38 ad
927 1.8 ad KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
928 1.38 ad
929 1.38 ad /*
930 1.150 maxv * Synchronize the TSC for the first time. Note that interrupts are
931 1.150 maxv * off at this point.
932 1.38 ad */
933 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
934 1.38 ad tsc_sync_ap(ci);
935 1.38 ad
936 1.162 maxv /* ------------------------------------------------------------- */
937 1.162 maxv
938 1.38 ad /*
939 1.150 maxv * Wait to be brought online.
940 1.150 maxv *
941 1.150 maxv * Use MONITOR/MWAIT if available. These instructions put the CPU in
942 1.150 maxv * a low consumption mode (C-state), and if the TSC is not invariant,
943 1.150 maxv * this causes the TSC to drift. We want this to happen, so that we
944 1.150 maxv * can later detect (in tsc_tc_init) any abnormal drift with invariant
945 1.150 maxv * TSCs. That's just for safety; by definition such drifts should
946 1.150 maxv * never occur with invariant TSCs.
947 1.150 maxv *
948 1.150 maxv * If not available, try PAUSE. We'd like to use HLT, but we have
949 1.150 maxv * interrupts off.
950 1.38 ad */
951 1.6 ad while ((ci->ci_flags & CPUF_GO) == 0) {
952 1.70 jym if ((cpu_feature[1] & CPUID2_MONITOR) != 0) {
953 1.38 ad x86_monitor(&ci->ci_flags, 0, 0);
954 1.38 ad if ((ci->ci_flags & CPUF_GO) != 0) {
955 1.38 ad continue;
956 1.38 ad }
957 1.38 ad x86_mwait(0, 0);
958 1.38 ad } else {
959 1.131 pgoyette /*
960 1.131 pgoyette * XXX The loop repetition count could be a lot higher, but
961 1.131 pgoyette * XXX currently qemu emulator takes a _very_long_time_ to
962 1.131 pgoyette * XXX execute the pause instruction. So for now, use a low
963 1.131 pgoyette * XXX value to allow the cpu to hatch before timing out.
964 1.131 pgoyette */
965 1.131 pgoyette for (i = 50; i != 0; i--) {
966 1.127 pgoyette x86_pause();
967 1.127 pgoyette }
968 1.38 ad }
969 1.6 ad }
970 1.5 ad
971 1.26 cegger /* Because the text may have been patched in x86_patch(). */
972 1.5 ad wbinvd();
973 1.5 ad x86_flush();
974 1.88 rmind tlbflushg();
975 1.5 ad
976 1.8 ad KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
977 1.2 ad
978 1.73 jym #ifdef PAE
979 1.73 jym pd_entry_t * l3_pd = ci->ci_pae_l3_pdir;
980 1.73 jym for (i = 0 ; i < PDP_SIZE; i++) {
981 1.168 maxv l3_pd[i] = pmap_kernel()->pm_pdirpa[i] | PTE_P;
982 1.73 jym }
983 1.73 jym lcr3(ci->ci_pae_l3_pdirpa);
984 1.73 jym #else
985 1.73 jym lcr3(pmap_pdirpa(pmap_kernel(), 0));
986 1.73 jym #endif
987 1.73 jym
988 1.65 rmind pcb = lwp_getpcb(curlwp);
989 1.73 jym pcb->pcb_cr3 = rcr3();
990 1.65 rmind pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
991 1.65 rmind lcr0(pcb->pcb_cr0);
992 1.65 rmind
993 1.2 ad cpu_init_idt();
994 1.8 ad gdt_init_cpu(ci);
995 1.111 joerg #if NLAPIC > 0
996 1.8 ad lapic_enable();
997 1.2 ad lapic_set_lvt();
998 1.111 joerg #endif
999 1.2 ad
1000 1.2 ad fpuinit(ci);
1001 1.2 ad lldt(GSYSSEL(GLDT_SEL, SEL_KPL));
1002 1.15 yamt ltr(ci->ci_tss_sel);
1003 1.2 ad
1004 1.150 maxv /*
1005 1.150 maxv * cpu_init will re-synchronize the TSC, and will detect any abnormal
1006 1.150 maxv * drift that would have been caused by the use of MONITOR/MWAIT
1007 1.150 maxv * above.
1008 1.150 maxv */
1009 1.2 ad cpu_init(ci);
1010 1.187 bouyer #ifdef XENPVHVM
1011 1.187 bouyer xen_hvm_init_cpu(ci);
1012 1.187 bouyer #endif
1013 1.187 bouyer (*x86_cpu_initclock_func)();
1014 1.7 ad cpu_get_tsc_freq(ci);
1015 1.2 ad
1016 1.2 ad s = splhigh();
1017 1.165 cherry #if NLAPIC > 0
1018 1.124 nonaka lapic_write_tpri(0);
1019 1.165 cherry #endif
1020 1.3 ad x86_enable_intr();
1021 1.2 ad splx(s);
1022 1.6 ad x86_errata();
1023 1.2 ad
1024 1.42 ad aprint_debug_dev(ci->ci_dev, "running\n");
1025 1.98 rmind
1026 1.174 maxv kcsan_cpu_init(ci);
1027 1.174 maxv
1028 1.98 rmind idle_loop(NULL);
1029 1.98 rmind KASSERT(false);
1030 1.2 ad }
1031 1.101 kiyohara #endif
1032 1.2 ad
1033 1.2 ad #if defined(DDB)
1034 1.2 ad
1035 1.2 ad #include <ddb/db_output.h>
1036 1.2 ad #include <machine/db_machdep.h>
1037 1.2 ad
1038 1.2 ad /*
1039 1.2 ad * Dump CPU information from ddb.
1040 1.2 ad */
1041 1.2 ad void
1042 1.2 ad cpu_debug_dump(void)
1043 1.2 ad {
1044 1.2 ad struct cpu_info *ci;
1045 1.2 ad CPU_INFO_ITERATOR cii;
1046 1.184 msaitoh const char sixtyfour64space[] =
1047 1.172 mrg #ifdef _LP64
1048 1.172 mrg " "
1049 1.172 mrg #endif
1050 1.172 mrg "";
1051 1.2 ad
1052 1.180 ad db_printf("addr %sdev id flags ipis spl curlwp "
1053 1.173 maxv "\n", sixtyfour64space);
1054 1.2 ad for (CPU_INFO_FOREACH(cii, ci)) {
1055 1.180 ad db_printf("%p %s %ld %x %x %d %10p\n",
1056 1.2 ad ci,
1057 1.27 cegger ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
1058 1.2 ad (long)ci->ci_cpuid,
1059 1.180 ad ci->ci_flags, ci->ci_ipis, ci->ci_ilevel,
1060 1.173 maxv ci->ci_curlwp);
1061 1.2 ad }
1062 1.2 ad }
1063 1.2 ad #endif
1064 1.2 ad
1065 1.164 cherry #ifdef MULTIPROCESSOR
1066 1.101 kiyohara #if NLAPIC > 0
1067 1.2 ad static void
1068 1.136 maxv cpu_copy_trampoline(paddr_t pdir_pa)
1069 1.2 ad {
1070 1.136 maxv extern uint32_t nox_flag;
1071 1.2 ad extern u_char cpu_spinup_trampoline[];
1072 1.2 ad extern u_char cpu_spinup_trampoline_end[];
1073 1.12 jmcneill vaddr_t mp_trampoline_vaddr;
1074 1.136 maxv struct {
1075 1.136 maxv uint32_t large;
1076 1.136 maxv uint32_t nox;
1077 1.136 maxv uint32_t pdir;
1078 1.136 maxv } smp_data;
1079 1.136 maxv CTASSERT(sizeof(smp_data) == 3 * 4);
1080 1.136 maxv
1081 1.136 maxv smp_data.large = (pmap_largepages != 0);
1082 1.136 maxv smp_data.nox = nox_flag;
1083 1.136 maxv smp_data.pdir = (uint32_t)(pdir_pa & 0xFFFFFFFF);
1084 1.12 jmcneill
1085 1.136 maxv /* Enter the physical address */
1086 1.12 jmcneill mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
1087 1.12 jmcneill UVM_KMF_VAONLY);
1088 1.12 jmcneill pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
1089 1.64 cegger VM_PROT_READ | VM_PROT_WRITE, 0);
1090 1.2 ad pmap_update(pmap_kernel());
1091 1.136 maxv
1092 1.136 maxv /* Copy boot code */
1093 1.12 jmcneill memcpy((void *)mp_trampoline_vaddr,
1094 1.2 ad cpu_spinup_trampoline,
1095 1.26 cegger cpu_spinup_trampoline_end - cpu_spinup_trampoline);
1096 1.12 jmcneill
1097 1.136 maxv /* Copy smp_data at the end */
1098 1.136 maxv memcpy((void *)(mp_trampoline_vaddr + PAGE_SIZE - sizeof(smp_data)),
1099 1.136 maxv &smp_data, sizeof(smp_data));
1100 1.136 maxv
1101 1.12 jmcneill pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
1102 1.12 jmcneill pmap_update(pmap_kernel());
1103 1.12 jmcneill uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
1104 1.2 ad }
1105 1.101 kiyohara #endif
1106 1.2 ad
1107 1.2 ad int
1108 1.14 joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
1109 1.2 ad {
1110 1.2 ad int error;
1111 1.14 joerg
1112 1.14 joerg /*
1113 1.14 joerg * Bootstrap code must be addressable in real mode
1114 1.14 joerg * and it must be page aligned.
1115 1.14 joerg */
1116 1.14 joerg KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
1117 1.2 ad
1118 1.2 ad /*
1119 1.2 ad * "The BSP must initialize CMOS shutdown code to 0Ah ..."
1120 1.2 ad */
1121 1.2 ad
1122 1.2 ad outb(IO_RTC, NVRAM_RESET);
1123 1.2 ad outb(IO_RTC+1, NVRAM_RESET_JUMP);
1124 1.2 ad
1125 1.165 cherry #if NLAPIC > 0
1126 1.2 ad /*
1127 1.2 ad * "and the warm reset vector (DWORD based at 40:67) to point
1128 1.2 ad * to the AP startup code ..."
1129 1.2 ad */
1130 1.165 cherry unsigned short dwordptr[2];
1131 1.2 ad dwordptr[0] = 0;
1132 1.14 joerg dwordptr[1] = target >> 4;
1133 1.2 ad
1134 1.25 ad memcpy((uint8_t *)cmos_data_mapping + 0x467, dwordptr, 4);
1135 1.111 joerg #endif
1136 1.2 ad
1137 1.70 jym if ((cpu_feature[0] & CPUID_APIC) == 0) {
1138 1.25 ad aprint_error("mp_cpu_start: CPU does not have APIC\n");
1139 1.25 ad return ENODEV;
1140 1.25 ad }
1141 1.25 ad
1142 1.2 ad /*
1143 1.51 ad * ... prior to executing the following sequence:". We'll also add in
1144 1.51 ad * local cache flush, in case the BIOS has left the AP with its cache
1145 1.51 ad * disabled. It may not be able to cope with MP coherency.
1146 1.2 ad */
1147 1.51 ad wbinvd();
1148 1.2 ad
1149 1.2 ad if (ci->ci_flags & CPUF_AP) {
1150 1.42 ad error = x86_ipi_init(ci->ci_cpuid);
1151 1.26 cegger if (error != 0) {
1152 1.26 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
1153 1.50 ad __func__);
1154 1.2 ad return error;
1155 1.25 ad }
1156 1.189 bouyer delay_func(10000);
1157 1.2 ad
1158 1.50 ad error = x86_ipi_startup(ci->ci_cpuid, target / PAGE_SIZE);
1159 1.26 cegger if (error != 0) {
1160 1.26 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
1161 1.50 ad __func__);
1162 1.25 ad return error;
1163 1.25 ad }
1164 1.189 bouyer delay_func(200);
1165 1.2 ad
1166 1.50 ad error = x86_ipi_startup(ci->ci_cpuid, target / PAGE_SIZE);
1167 1.26 cegger if (error != 0) {
1168 1.26 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (3)\n",
1169 1.50 ad __func__);
1170 1.25 ad return error;
1171 1.2 ad }
1172 1.189 bouyer delay_func(200);
1173 1.2 ad }
1174 1.44 ad
1175 1.2 ad return 0;
1176 1.2 ad }
1177 1.2 ad
1178 1.2 ad void
1179 1.2 ad mp_cpu_start_cleanup(struct cpu_info *ci)
1180 1.2 ad {
1181 1.2 ad /*
1182 1.2 ad * Ensure the NVRAM reset byte contains something vaguely sane.
1183 1.2 ad */
1184 1.2 ad
1185 1.2 ad outb(IO_RTC, NVRAM_RESET);
1186 1.2 ad outb(IO_RTC+1, NVRAM_RESET_RST);
1187 1.2 ad }
1188 1.101 kiyohara #endif
1189 1.2 ad
1190 1.2 ad #ifdef __x86_64__
1191 1.2 ad typedef void (vector)(void);
1192 1.148 maxv extern vector Xsyscall, Xsyscall32, Xsyscall_svs;
1193 1.70 jym #endif
1194 1.2 ad
1195 1.2 ad void
1196 1.12 jmcneill cpu_init_msrs(struct cpu_info *ci, bool full)
1197 1.2 ad {
1198 1.70 jym #ifdef __x86_64__
1199 1.2 ad wrmsr(MSR_STAR,
1200 1.2 ad ((uint64_t)GSEL(GCODE_SEL, SEL_KPL) << 32) |
1201 1.2 ad ((uint64_t)LSEL(LSYSRETBASE_SEL, SEL_UPL) << 48));
1202 1.2 ad wrmsr(MSR_LSTAR, (uint64_t)Xsyscall);
1203 1.2 ad wrmsr(MSR_CSTAR, (uint64_t)Xsyscall32);
1204 1.138 maxv wrmsr(MSR_SFMASK, PSL_NT|PSL_T|PSL_I|PSL_C|PSL_D|PSL_AC);
1205 1.2 ad
1206 1.148 maxv #ifdef SVS
1207 1.148 maxv if (svs_enabled)
1208 1.148 maxv wrmsr(MSR_LSTAR, (uint64_t)Xsyscall_svs);
1209 1.148 maxv #endif
1210 1.148 maxv
1211 1.12 jmcneill if (full) {
1212 1.12 jmcneill wrmsr(MSR_FSBASE, 0);
1213 1.27 cegger wrmsr(MSR_GSBASE, (uint64_t)ci);
1214 1.12 jmcneill wrmsr(MSR_KERNELGSBASE, 0);
1215 1.12 jmcneill }
1216 1.70 jym #endif /* __x86_64__ */
1217 1.2 ad
1218 1.70 jym if (cpu_feature[2] & CPUID_NOX)
1219 1.2 ad wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
1220 1.2 ad }
1221 1.7 ad
1222 1.107 christos void
1223 1.107 christos cpu_offline_md(void)
1224 1.107 christos {
1225 1.173 maxv return;
1226 1.107 christos }
1227 1.107 christos
1228 1.12 jmcneill /* XXX joerg restructure and restart CPUs individually */
1229 1.12 jmcneill static bool
1230 1.96 jruoho cpu_stop(device_t dv)
1231 1.12 jmcneill {
1232 1.12 jmcneill struct cpu_softc *sc = device_private(dv);
1233 1.12 jmcneill struct cpu_info *ci = sc->sc_info;
1234 1.18 joerg int err;
1235 1.12 jmcneill
1236 1.96 jruoho KASSERT((ci->ci_flags & CPUF_PRESENT) != 0);
1237 1.93 jruoho
1238 1.93 jruoho if ((ci->ci_flags & CPUF_PRIMARY) != 0)
1239 1.93 jruoho return true;
1240 1.93 jruoho
1241 1.12 jmcneill if (ci->ci_data.cpu_idlelwp == NULL)
1242 1.12 jmcneill return true;
1243 1.12 jmcneill
1244 1.20 jmcneill sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
1245 1.17 joerg
1246 1.20 jmcneill if (sc->sc_wasonline) {
1247 1.20 jmcneill mutex_enter(&cpu_lock);
1248 1.58 rmind err = cpu_setstate(ci, false);
1249 1.20 jmcneill mutex_exit(&cpu_lock);
1250 1.79 jruoho
1251 1.93 jruoho if (err != 0)
1252 1.20 jmcneill return false;
1253 1.20 jmcneill }
1254 1.17 joerg
1255 1.17 joerg return true;
1256 1.12 jmcneill }
1257 1.12 jmcneill
1258 1.12 jmcneill static bool
1259 1.96 jruoho cpu_suspend(device_t dv, const pmf_qual_t *qual)
1260 1.96 jruoho {
1261 1.96 jruoho struct cpu_softc *sc = device_private(dv);
1262 1.96 jruoho struct cpu_info *ci = sc->sc_info;
1263 1.96 jruoho
1264 1.96 jruoho if ((ci->ci_flags & CPUF_PRESENT) == 0)
1265 1.96 jruoho return true;
1266 1.96 jruoho else {
1267 1.96 jruoho cpufreq_suspend(ci);
1268 1.96 jruoho }
1269 1.96 jruoho
1270 1.96 jruoho return cpu_stop(dv);
1271 1.96 jruoho }
1272 1.96 jruoho
1273 1.96 jruoho static bool
1274 1.69 dyoung cpu_resume(device_t dv, const pmf_qual_t *qual)
1275 1.12 jmcneill {
1276 1.12 jmcneill struct cpu_softc *sc = device_private(dv);
1277 1.12 jmcneill struct cpu_info *ci = sc->sc_info;
1278 1.20 jmcneill int err = 0;
1279 1.12 jmcneill
1280 1.93 jruoho if ((ci->ci_flags & CPUF_PRESENT) == 0)
1281 1.12 jmcneill return true;
1282 1.93 jruoho
1283 1.93 jruoho if ((ci->ci_flags & CPUF_PRIMARY) != 0)
1284 1.93 jruoho goto out;
1285 1.93 jruoho
1286 1.12 jmcneill if (ci->ci_data.cpu_idlelwp == NULL)
1287 1.93 jruoho goto out;
1288 1.12 jmcneill
1289 1.20 jmcneill if (sc->sc_wasonline) {
1290 1.20 jmcneill mutex_enter(&cpu_lock);
1291 1.58 rmind err = cpu_setstate(ci, true);
1292 1.20 jmcneill mutex_exit(&cpu_lock);
1293 1.20 jmcneill }
1294 1.13 joerg
1295 1.93 jruoho out:
1296 1.93 jruoho if (err != 0)
1297 1.93 jruoho return false;
1298 1.93 jruoho
1299 1.93 jruoho cpufreq_resume(ci);
1300 1.93 jruoho
1301 1.93 jruoho return true;
1302 1.12 jmcneill }
1303 1.12 jmcneill
1304 1.79 jruoho static bool
1305 1.79 jruoho cpu_shutdown(device_t dv, int how)
1306 1.79 jruoho {
1307 1.90 dyoung struct cpu_softc *sc = device_private(dv);
1308 1.90 dyoung struct cpu_info *ci = sc->sc_info;
1309 1.90 dyoung
1310 1.96 jruoho if ((ci->ci_flags & CPUF_BSP) != 0)
1311 1.90 dyoung return false;
1312 1.90 dyoung
1313 1.96 jruoho if ((ci->ci_flags & CPUF_PRESENT) == 0)
1314 1.96 jruoho return true;
1315 1.96 jruoho
1316 1.96 jruoho return cpu_stop(dv);
1317 1.79 jruoho }
1318 1.79 jruoho
1319 1.185 msaitoh /* Get the TSC frequency and set it to ci->ci_data.cpu_cc_freq. */
1320 1.7 ad void
1321 1.7 ad cpu_get_tsc_freq(struct cpu_info *ci)
1322 1.7 ad {
1323 1.191 msaitoh uint64_t freq = 0, freq_from_cpuid, t0, t1;
1324 1.190 ad int64_t overhead;
1325 1.7 ad
1326 1.190 ad if ((ci->ci_flags & CPUF_PRIMARY) != 0 && cpu_hascounter()) {
1327 1.191 msaitoh /*
1328 1.191 msaitoh * If it's the first call of this function, try to get TSC
1329 1.191 msaitoh * freq from CPUID by calling cpu_tsc_freq_cpuid().
1330 1.191 msaitoh * The function also set lapic_per_second variable if it's
1331 1.191 msaitoh * known. This is required for Intel's Comet Lake and newer
1332 1.191 msaitoh * processors to set LAPIC timer correctly.
1333 1.191 msaitoh */
1334 1.191 msaitoh if (ci->ci_data.cpu_cc_freq == 0)
1335 1.191 msaitoh freq = freq_from_cpuid = cpu_tsc_freq_cpuid(ci);
1336 1.190 ad #if NHPET > 0
1337 1.190 ad if (freq == 0)
1338 1.190 ad freq = hpet_tsc_freq();
1339 1.190 ad #endif
1340 1.190 ad if (freq == 0) {
1341 1.190 ad /*
1342 1.190 ad * Work out the approximate overhead involved below.
1343 1.190 ad * Discard the result of the first go around the
1344 1.190 ad * loop.
1345 1.190 ad */
1346 1.190 ad overhead = 0;
1347 1.190 ad for (int i = 0; i <= 8; i++) {
1348 1.190 ad t0 = cpu_counter();
1349 1.190 ad x86_delay(0);
1350 1.190 ad t1 = cpu_counter();
1351 1.190 ad if (i > 0) {
1352 1.190 ad overhead += (t1 - t0);
1353 1.190 ad }
1354 1.190 ad }
1355 1.190 ad overhead >>= 3;
1356 1.185 msaitoh
1357 1.190 ad /* Now do the calibration. */
1358 1.190 ad t0 = cpu_counter();
1359 1.190 ad x86_delay(100000);
1360 1.190 ad t1 = cpu_counter();
1361 1.190 ad freq = (t1 - t0 - overhead) * 10;
1362 1.190 ad }
1363 1.191 msaitoh if (ci->ci_data.cpu_cc_freq != 0) {
1364 1.191 msaitoh freq_from_cpuid = cpu_tsc_freq_cpuid(ci);
1365 1.191 msaitoh if ((freq_from_cpuid != 0)
1366 1.191 msaitoh && (freq != freq_from_cpuid))
1367 1.191 msaitoh aprint_verbose_dev(ci->ci_dev, "TSC freq "
1368 1.191 msaitoh "calibrated %" PRIu64 " Hz\n", freq);
1369 1.191 msaitoh }
1370 1.185 msaitoh } else {
1371 1.190 ad freq = cpu_info_primary.ci_data.cpu_cc_freq;
1372 1.7 ad }
1373 1.190 ad
1374 1.190 ad ci->ci_data.cpu_cc_freq = freq;
1375 1.7 ad }
1376 1.37 joerg
1377 1.37 joerg void
1378 1.37 joerg x86_cpu_idle_mwait(void)
1379 1.37 joerg {
1380 1.37 joerg struct cpu_info *ci = curcpu();
1381 1.37 joerg
1382 1.37 joerg KASSERT(ci->ci_ilevel == IPL_NONE);
1383 1.37 joerg
1384 1.37 joerg x86_monitor(&ci->ci_want_resched, 0, 0);
1385 1.37 joerg if (__predict_false(ci->ci_want_resched)) {
1386 1.37 joerg return;
1387 1.37 joerg }
1388 1.37 joerg x86_mwait(0, 0);
1389 1.37 joerg }
1390 1.37 joerg
1391 1.37 joerg void
1392 1.37 joerg x86_cpu_idle_halt(void)
1393 1.37 joerg {
1394 1.37 joerg struct cpu_info *ci = curcpu();
1395 1.37 joerg
1396 1.37 joerg KASSERT(ci->ci_ilevel == IPL_NONE);
1397 1.37 joerg
1398 1.37 joerg x86_disable_intr();
1399 1.37 joerg if (!__predict_false(ci->ci_want_resched)) {
1400 1.37 joerg x86_stihlt();
1401 1.37 joerg } else {
1402 1.37 joerg x86_enable_intr();
1403 1.37 joerg }
1404 1.37 joerg }
1405 1.73 jym
1406 1.73 jym /*
1407 1.73 jym * Loads pmap for the current CPU.
1408 1.73 jym */
1409 1.73 jym void
1410 1.97 bouyer cpu_load_pmap(struct pmap *pmap, struct pmap *oldpmap)
1411 1.73 jym {
1412 1.144 maxv #ifdef SVS
1413 1.159 maxv if (svs_enabled) {
1414 1.159 maxv svs_pdir_switch(pmap);
1415 1.159 maxv }
1416 1.144 maxv #endif
1417 1.144 maxv
1418 1.73 jym #ifdef PAE
1419 1.99 yamt struct cpu_info *ci = curcpu();
1420 1.116 nat bool interrupts_enabled;
1421 1.99 yamt pd_entry_t *l3_pd = ci->ci_pae_l3_pdir;
1422 1.99 yamt int i;
1423 1.73 jym
1424 1.99 yamt /*
1425 1.99 yamt * disable interrupts to block TLB shootdowns, which can reload cr3.
1426 1.99 yamt * while this doesn't block NMIs, it's probably ok as NMIs unlikely
1427 1.99 yamt * reload cr3.
1428 1.99 yamt */
1429 1.116 nat interrupts_enabled = (x86_read_flags() & PSL_I) != 0;
1430 1.116 nat if (interrupts_enabled)
1431 1.116 nat x86_disable_intr();
1432 1.116 nat
1433 1.73 jym for (i = 0 ; i < PDP_SIZE; i++) {
1434 1.168 maxv l3_pd[i] = pmap->pm_pdirpa[i] | PTE_P;
1435 1.73 jym }
1436 1.134 maxv
1437 1.116 nat if (interrupts_enabled)
1438 1.116 nat x86_enable_intr();
1439 1.73 jym tlbflush();
1440 1.160 maxv #else
1441 1.73 jym lcr3(pmap_pdirpa(pmap, 0));
1442 1.160 maxv #endif
1443 1.73 jym }
1444 1.91 cherry
1445 1.91 cherry /*
1446 1.91 cherry * Notify all other cpus to halt.
1447 1.91 cherry */
1448 1.91 cherry
1449 1.91 cherry void
1450 1.92 cherry cpu_broadcast_halt(void)
1451 1.91 cherry {
1452 1.91 cherry x86_broadcast_ipi(X86_IPI_HALT);
1453 1.91 cherry }
1454 1.91 cherry
1455 1.91 cherry /*
1456 1.176 ad * Send a dummy ipi to a cpu to force it to run splraise()/spllower(),
1457 1.176 ad * and trigger an AST on the running LWP.
1458 1.91 cherry */
1459 1.91 cherry
1460 1.91 cherry void
1461 1.91 cherry cpu_kick(struct cpu_info *ci)
1462 1.91 cherry {
1463 1.176 ad x86_send_ipi(ci, X86_IPI_AST);
1464 1.91 cherry }
1465