cpu.c revision 1.3 1 1.3 ad /* $NetBSD: cpu.c,v 1.3 2007/09/26 19:48:42 ad Exp $ */
2 1.2 ad
3 1.2 ad /*-
4 1.2 ad * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.2 ad * All rights reserved.
6 1.2 ad *
7 1.2 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.2 ad * by RedBack Networks Inc.
9 1.2 ad *
10 1.2 ad * Author: Bill Sommerfeld
11 1.2 ad *
12 1.2 ad * Redistribution and use in source and binary forms, with or without
13 1.2 ad * modification, are permitted provided that the following conditions
14 1.2 ad * are met:
15 1.2 ad * 1. Redistributions of source code must retain the above copyright
16 1.2 ad * notice, this list of conditions and the following disclaimer.
17 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
18 1.2 ad * notice, this list of conditions and the following disclaimer in the
19 1.2 ad * documentation and/or other materials provided with the distribution.
20 1.2 ad * 3. All advertising materials mentioning features or use of this software
21 1.2 ad * must display the following acknowledgement:
22 1.2 ad * This product includes software developed by the NetBSD
23 1.2 ad * Foundation, Inc. and its contributors.
24 1.2 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
25 1.2 ad * contributors may be used to endorse or promote products derived
26 1.2 ad * from this software without specific prior written permission.
27 1.2 ad *
28 1.2 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
29 1.2 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
30 1.2 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
31 1.2 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
32 1.2 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
33 1.2 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
34 1.2 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
35 1.2 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
36 1.2 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
37 1.2 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38 1.2 ad * POSSIBILITY OF SUCH DAMAGE.
39 1.2 ad */
40 1.2 ad
41 1.2 ad /*
42 1.2 ad * Copyright (c) 1999 Stefan Grefen
43 1.2 ad *
44 1.2 ad * Redistribution and use in source and binary forms, with or without
45 1.2 ad * modification, are permitted provided that the following conditions
46 1.2 ad * are met:
47 1.2 ad * 1. Redistributions of source code must retain the above copyright
48 1.2 ad * notice, this list of conditions and the following disclaimer.
49 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
50 1.2 ad * notice, this list of conditions and the following disclaimer in the
51 1.2 ad * documentation and/or other materials provided with the distribution.
52 1.2 ad * 3. All advertising materials mentioning features or use of this software
53 1.2 ad * must display the following acknowledgement:
54 1.2 ad * This product includes software developed by the NetBSD
55 1.2 ad * Foundation, Inc. and its contributors.
56 1.2 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
57 1.2 ad * contributors may be used to endorse or promote products derived
58 1.2 ad * from this software without specific prior written permission.
59 1.2 ad *
60 1.2 ad * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
61 1.2 ad * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
62 1.2 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
63 1.2 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
64 1.2 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
65 1.2 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
66 1.2 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
67 1.2 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
68 1.2 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
69 1.2 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
70 1.2 ad * SUCH DAMAGE.
71 1.2 ad */
72 1.2 ad
73 1.2 ad #include <sys/cdefs.h>
74 1.3 ad __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.3 2007/09/26 19:48:42 ad Exp $");
75 1.2 ad
76 1.2 ad #include "opt_ddb.h"
77 1.2 ad #include "opt_multiprocessor.h"
78 1.2 ad #include "opt_mpbios.h" /* for MPDEBUG */
79 1.2 ad #include "opt_mtrr.h"
80 1.2 ad
81 1.2 ad #include "lapic.h"
82 1.2 ad #include "ioapic.h"
83 1.2 ad
84 1.2 ad #include <sys/param.h>
85 1.2 ad #include <sys/proc.h>
86 1.2 ad #include <sys/user.h>
87 1.2 ad #include <sys/systm.h>
88 1.2 ad #include <sys/device.h>
89 1.2 ad #include <sys/malloc.h>
90 1.2 ad
91 1.2 ad #include <uvm/uvm_extern.h>
92 1.2 ad
93 1.2 ad #include <machine/cpu.h>
94 1.2 ad #include <machine/cpufunc.h>
95 1.2 ad #include <machine/cpuvar.h>
96 1.2 ad #include <machine/pmap.h>
97 1.2 ad #include <machine/vmparam.h>
98 1.2 ad #include <machine/mpbiosvar.h>
99 1.2 ad #include <machine/pcb.h>
100 1.2 ad #include <machine/specialreg.h>
101 1.2 ad #include <machine/segments.h>
102 1.2 ad #include <machine/gdt.h>
103 1.2 ad #include <machine/mtrr.h>
104 1.2 ad #include <machine/pio.h>
105 1.2 ad
106 1.2 ad #ifdef i386
107 1.2 ad #include <machine/tlog.h>
108 1.2 ad #endif
109 1.2 ad
110 1.2 ad #if NLAPIC > 0
111 1.2 ad #include <machine/apicvar.h>
112 1.2 ad #include <machine/i82489reg.h>
113 1.2 ad #include <machine/i82489var.h>
114 1.2 ad #endif
115 1.2 ad
116 1.2 ad #if NIOAPIC > 0
117 1.2 ad #include <machine/i82093var.h>
118 1.2 ad #endif
119 1.2 ad
120 1.2 ad #include <dev/ic/mc146818reg.h>
121 1.2 ad #include <i386/isa/nvram.h>
122 1.2 ad #include <dev/isa/isareg.h>
123 1.2 ad
124 1.2 ad int cpu_match(struct device *, struct cfdata *, void *);
125 1.2 ad void cpu_attach(struct device *, struct device *, void *);
126 1.2 ad
127 1.2 ad struct cpu_softc {
128 1.2 ad struct device sc_dev; /* device tree glue */
129 1.2 ad struct cpu_info *sc_info; /* pointer to CPU info */
130 1.2 ad };
131 1.2 ad
132 1.2 ad int mp_cpu_start(struct cpu_info *);
133 1.2 ad void mp_cpu_start_cleanup(struct cpu_info *);
134 1.2 ad const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
135 1.2 ad mp_cpu_start_cleanup };
136 1.2 ad
137 1.2 ad
138 1.2 ad CFATTACH_DECL(cpu, sizeof(struct cpu_softc),
139 1.2 ad cpu_match, cpu_attach, NULL, NULL);
140 1.2 ad
141 1.2 ad /*
142 1.2 ad * Statically-allocated CPU info for the primary CPU (or the only
143 1.2 ad * CPU, on uniprocessors). The CPU info list is initialized to
144 1.2 ad * point at it.
145 1.2 ad */
146 1.2 ad #ifdef TRAPLOG
147 1.2 ad struct tlog tlog_primary;
148 1.2 ad #endif
149 1.2 ad struct cpu_info cpu_info_primary = {
150 1.2 ad .ci_dev = 0,
151 1.2 ad .ci_self = &cpu_info_primary,
152 1.2 ad .ci_idepth = -1,
153 1.2 ad .ci_curlwp = &lwp0,
154 1.2 ad #ifdef TRAPLOG
155 1.2 ad .ci_tlog_base = &tlog_primary,
156 1.2 ad #endif /* !TRAPLOG */
157 1.2 ad };
158 1.2 ad
159 1.2 ad struct cpu_info *cpu_info_list = &cpu_info_primary;
160 1.2 ad
161 1.2 ad static void cpu_set_tss_gates(struct cpu_info *ci);
162 1.2 ad
163 1.2 ad #ifdef i386
164 1.2 ad static void cpu_init_tss(struct i386tss *, void *, void *);
165 1.2 ad #endif
166 1.2 ad
167 1.2 ad uint32_t cpus_attached = 0;
168 1.2 ad
169 1.2 ad extern char x86_64_doubleflt_stack[];
170 1.2 ad
171 1.2 ad #ifdef MULTIPROCESSOR
172 1.2 ad /*
173 1.2 ad * Array of CPU info structures. Must be statically-allocated because
174 1.2 ad * curproc, etc. are used early.
175 1.2 ad */
176 1.2 ad struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary, };
177 1.2 ad
178 1.2 ad uint32_t cpus_running = 0;
179 1.2 ad
180 1.2 ad void cpu_hatch(void *);
181 1.2 ad static void cpu_boot_secondary(struct cpu_info *ci);
182 1.2 ad static void cpu_start_secondary(struct cpu_info *ci);
183 1.2 ad static void cpu_copy_trampoline(void);
184 1.2 ad
185 1.2 ad /*
186 1.2 ad * Runs once per boot once multiprocessor goo has been detected and
187 1.2 ad * the local APIC on the boot processor has been mapped.
188 1.2 ad *
189 1.2 ad * Called from lapic_boot_init() (from mpbios_scan()).
190 1.2 ad */
191 1.2 ad void
192 1.2 ad cpu_init_first()
193 1.2 ad {
194 1.2 ad int cpunum = lapic_cpu_number();
195 1.2 ad
196 1.2 ad if (cpunum != 0) {
197 1.2 ad cpu_info[0] = NULL;
198 1.2 ad cpu_info[cpunum] = &cpu_info_primary;
199 1.2 ad }
200 1.2 ad
201 1.2 ad cpu_info_primary.ci_cpuid = cpunum;
202 1.2 ad cpu_copy_trampoline();
203 1.2 ad }
204 1.2 ad #endif
205 1.2 ad
206 1.2 ad int
207 1.2 ad cpu_match(struct device *parent, struct cfdata *match,
208 1.2 ad void *aux)
209 1.2 ad {
210 1.2 ad
211 1.2 ad return 1;
212 1.2 ad }
213 1.2 ad
214 1.2 ad static void
215 1.2 ad cpu_vm_init(struct cpu_info *ci)
216 1.2 ad {
217 1.2 ad int ncolors = 2, i;
218 1.2 ad
219 1.2 ad for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
220 1.2 ad struct x86_cache_info *cai;
221 1.2 ad int tcolors;
222 1.2 ad
223 1.2 ad cai = &ci->ci_cinfo[i];
224 1.2 ad
225 1.2 ad tcolors = atop(cai->cai_totalsize);
226 1.2 ad switch(cai->cai_associativity) {
227 1.2 ad case 0xff:
228 1.2 ad tcolors = 1; /* fully associative */
229 1.2 ad break;
230 1.2 ad case 0:
231 1.2 ad case 1:
232 1.2 ad break;
233 1.2 ad default:
234 1.2 ad tcolors /= cai->cai_associativity;
235 1.2 ad }
236 1.2 ad ncolors = max(ncolors, tcolors);
237 1.2 ad }
238 1.2 ad
239 1.2 ad /*
240 1.2 ad * Knowing the size of the largest cache on this CPU, re-color
241 1.2 ad * our pages.
242 1.2 ad */
243 1.2 ad if (ncolors <= uvmexp.ncolors)
244 1.2 ad return;
245 1.2 ad aprint_verbose("%s: %d page colors\n", ci->ci_dev->dv_xname, ncolors);
246 1.2 ad uvm_page_recolor(ncolors);
247 1.2 ad }
248 1.2 ad
249 1.2 ad
250 1.2 ad void
251 1.2 ad cpu_attach(struct device *parent, struct device *self, void *aux)
252 1.2 ad {
253 1.2 ad struct cpu_softc *sc = (void *) self;
254 1.2 ad struct cpu_attach_args *caa = aux;
255 1.2 ad struct cpu_info *ci;
256 1.2 ad #if defined(MULTIPROCESSOR)
257 1.2 ad int cpunum = caa->cpu_number;
258 1.2 ad #endif
259 1.2 ad
260 1.2 ad /*
261 1.2 ad * If we're an Application Processor, allocate a cpu_info
262 1.2 ad * structure, otherwise use the primary's.
263 1.2 ad */
264 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
265 1.2 ad aprint_naive(": Application Processor\n");
266 1.2 ad ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK);
267 1.2 ad memset(ci, 0, sizeof(*ci));
268 1.2 ad #if defined(MULTIPROCESSOR)
269 1.2 ad if (cpu_info[cpunum] != NULL) {
270 1.2 ad printf("\n");
271 1.2 ad panic("cpu at apic id %d already attached?", cpunum);
272 1.2 ad }
273 1.2 ad cpu_info[cpunum] = ci;
274 1.2 ad #endif
275 1.2 ad #ifdef TRAPLOG
276 1.2 ad ci->ci_tlog_base = malloc(sizeof(struct tlog),
277 1.2 ad M_DEVBUF, M_WAITOK);
278 1.2 ad #endif
279 1.2 ad } else {
280 1.2 ad aprint_naive(": %s Processor\n",
281 1.2 ad caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
282 1.2 ad ci = &cpu_info_primary;
283 1.2 ad #if defined(MULTIPROCESSOR)
284 1.2 ad if (cpunum != lapic_cpu_number()) {
285 1.2 ad printf("\n");
286 1.2 ad panic("%s: running CPU is at apic %d"
287 1.2 ad " instead of at expected %d",
288 1.2 ad sc->sc_dev.dv_xname, lapic_cpu_number(), cpunum);
289 1.2 ad }
290 1.2 ad #endif
291 1.2 ad }
292 1.2 ad
293 1.2 ad ci->ci_self = ci;
294 1.2 ad sc->sc_info = ci;
295 1.2 ad
296 1.2 ad ci->ci_dev = self;
297 1.2 ad ci->ci_apicid = caa->cpu_number;
298 1.2 ad #ifdef MULTIPROCESSOR
299 1.2 ad ci->ci_cpuid = ci->ci_apicid;
300 1.2 ad #else
301 1.2 ad ci->ci_cpuid = 0; /* False for APs, but they're not used anyway */
302 1.2 ad #endif
303 1.2 ad ci->ci_cpumask = (1 << ci->ci_cpuid);
304 1.2 ad ci->ci_func = caa->cpu_func;
305 1.2 ad
306 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
307 1.2 ad #ifdef MULTIPROCESSOR
308 1.2 ad int error;
309 1.2 ad
310 1.2 ad error = mi_cpu_attach(ci);
311 1.2 ad if (error != 0) {
312 1.2 ad aprint_normal("\n");
313 1.2 ad aprint_error("%s: mi_cpu_attach failed with %d\n",
314 1.2 ad sc->sc_dev.dv_xname, error);
315 1.2 ad return;
316 1.2 ad }
317 1.2 ad #endif
318 1.2 ad } else {
319 1.2 ad KASSERT(ci->ci_data.cpu_idlelwp != NULL);
320 1.2 ad }
321 1.2 ad
322 1.2 ad #ifdef i386
323 1.2 ad pmap_reference(pmap_kernel());
324 1.2 ad ci->ci_pmap = pmap_kernel();
325 1.2 ad ci->ci_tlbstate = TLBSTATE_STALE;
326 1.2 ad #endif
327 1.2 ad
328 1.2 ad /* further PCB init done later. */
329 1.2 ad
330 1.2 ad switch (caa->cpu_role) {
331 1.2 ad case CPU_ROLE_SP:
332 1.2 ad aprint_normal(": (uniprocessor)\n");
333 1.2 ad ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
334 1.2 ad cpu_intr_init(ci);
335 1.2 ad identifycpu(ci);
336 1.2 ad cpu_init(ci);
337 1.2 ad cpu_set_tss_gates(ci);
338 1.2 ad pmap_cpu_init_late(ci);
339 1.2 ad break;
340 1.2 ad
341 1.2 ad case CPU_ROLE_BP:
342 1.2 ad aprint_normal(": (boot processor)\n");
343 1.2 ad ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
344 1.2 ad cpu_intr_init(ci);
345 1.2 ad identifycpu(ci);
346 1.2 ad cpu_init(ci);
347 1.2 ad cpu_set_tss_gates(ci);
348 1.2 ad pmap_cpu_init_late(ci);
349 1.2 ad #if NLAPIC > 0
350 1.2 ad /*
351 1.2 ad * Enable local apic
352 1.2 ad */
353 1.2 ad lapic_enable();
354 1.2 ad lapic_calibrate_timer(ci);
355 1.2 ad #endif
356 1.2 ad #if NIOAPIC > 0
357 1.2 ad ioapic_bsp_id = caa->cpu_number;
358 1.2 ad #endif
359 1.2 ad break;
360 1.2 ad
361 1.2 ad case CPU_ROLE_AP:
362 1.2 ad /*
363 1.2 ad * report on an AP
364 1.2 ad */
365 1.2 ad aprint_normal(": (application processor)\n");
366 1.2 ad
367 1.2 ad #if defined(MULTIPROCESSOR)
368 1.2 ad cpu_intr_init(ci);
369 1.2 ad gdt_alloc_cpu(ci);
370 1.2 ad cpu_set_tss_gates(ci);
371 1.2 ad pmap_cpu_init_early(ci);
372 1.2 ad pmap_cpu_init_late(ci);
373 1.2 ad cpu_start_secondary(ci);
374 1.2 ad if (ci->ci_flags & CPUF_PRESENT) {
375 1.2 ad identifycpu(ci);
376 1.2 ad ci->ci_next = cpu_info_list->ci_next;
377 1.2 ad cpu_info_list->ci_next = ci;
378 1.2 ad }
379 1.2 ad #else
380 1.2 ad aprint_normal("%s: not started\n", sc->sc_dev.dv_xname);
381 1.2 ad #endif
382 1.2 ad break;
383 1.2 ad
384 1.2 ad default:
385 1.2 ad printf("\n");
386 1.2 ad panic("unknown processor type??\n");
387 1.2 ad }
388 1.2 ad cpu_vm_init(ci);
389 1.2 ad
390 1.2 ad cpus_attached |= ci->ci_cpumask;
391 1.2 ad
392 1.2 ad #if defined(MULTIPROCESSOR)
393 1.2 ad if (mp_verbose) {
394 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
395 1.2 ad
396 1.2 ad aprint_verbose(
397 1.2 ad "%s: idle lwp at %p, idle sp at %p\n",
398 1.2 ad sc->sc_dev.dv_xname, l,
399 1.2 ad #ifdef i386
400 1.2 ad (void *)l->l_addr->u_pcb.pcb_esp
401 1.2 ad #else
402 1.2 ad (void *)l->l_addr->u_pcb.pcb_rsp
403 1.2 ad #endif
404 1.2 ad );
405 1.2 ad }
406 1.2 ad #endif
407 1.2 ad }
408 1.2 ad
409 1.2 ad /*
410 1.2 ad * Initialize the processor appropriately.
411 1.2 ad */
412 1.2 ad
413 1.2 ad void
414 1.2 ad cpu_init(ci)
415 1.2 ad struct cpu_info *ci;
416 1.2 ad {
417 1.2 ad /* configure the CPU if needed */
418 1.2 ad if (ci->cpu_setup != NULL)
419 1.2 ad (*ci->cpu_setup)(ci);
420 1.2 ad
421 1.2 ad #ifdef i386
422 1.2 ad /*
423 1.2 ad * On a 486 or above, enable ring 0 write protection.
424 1.2 ad */
425 1.2 ad if (ci->ci_cpu_class >= CPUCLASS_486)
426 1.2 ad lcr0(rcr0() | CR0_WP);
427 1.2 ad #else
428 1.2 ad lcr0(rcr0() | CR0_WP);
429 1.2 ad #endif
430 1.2 ad
431 1.2 ad /*
432 1.2 ad * On a P6 or above, enable global TLB caching if the
433 1.2 ad * hardware supports it.
434 1.2 ad */
435 1.2 ad if (cpu_feature & CPUID_PGE)
436 1.2 ad lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
437 1.2 ad
438 1.2 ad /*
439 1.2 ad * If we have FXSAVE/FXRESTOR, use them.
440 1.2 ad */
441 1.2 ad if (cpu_feature & CPUID_FXSR) {
442 1.2 ad lcr4(rcr4() | CR4_OSFXSR);
443 1.2 ad
444 1.2 ad /*
445 1.2 ad * If we have SSE/SSE2, enable XMM exceptions.
446 1.2 ad */
447 1.2 ad if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
448 1.2 ad lcr4(rcr4() | CR4_OSXMMEXCPT);
449 1.2 ad }
450 1.2 ad
451 1.2 ad #ifdef MTRR
452 1.2 ad /*
453 1.2 ad * On a P6 or above, initialize MTRR's if the hardware supports them.
454 1.2 ad */
455 1.2 ad if (cpu_feature & CPUID_MTRR) {
456 1.2 ad if ((ci->ci_flags & CPUF_AP) == 0)
457 1.2 ad i686_mtrr_init_first();
458 1.2 ad mtrr_init_cpu(ci);
459 1.2 ad }
460 1.2 ad
461 1.2 ad #ifdef i386
462 1.2 ad if (strcmp((char *)(ci->ci_vendor), "AuthenticAMD") == 0) {
463 1.2 ad /*
464 1.2 ad * Must be a K6-2 Step >= 7 or a K6-III.
465 1.2 ad */
466 1.2 ad if (CPUID2FAMILY(ci->ci_signature) == 5) {
467 1.2 ad if (CPUID2MODEL(ci->ci_signature) > 8 ||
468 1.2 ad (CPUID2MODEL(ci->ci_signature) == 8 &&
469 1.2 ad CPUID2STEPPING(ci->ci_signature) >= 7)) {
470 1.2 ad mtrr_funcs = &k6_mtrr_funcs;
471 1.2 ad k6_mtrr_init_first();
472 1.2 ad mtrr_init_cpu(ci);
473 1.2 ad }
474 1.2 ad }
475 1.2 ad }
476 1.2 ad #endif /* i386 */
477 1.2 ad #endif /* MTRR */
478 1.2 ad
479 1.2 ad #ifdef MULTIPROCESSOR
480 1.2 ad ci->ci_flags |= CPUF_RUNNING;
481 1.2 ad cpus_running |= ci->ci_cpumask;
482 1.2 ad #endif
483 1.2 ad }
484 1.2 ad
485 1.2 ad bool x86_mp_online;
486 1.2 ad
487 1.2 ad #ifdef MULTIPROCESSOR
488 1.2 ad void
489 1.2 ad cpu_boot_secondary_processors()
490 1.2 ad {
491 1.2 ad struct cpu_info *ci;
492 1.2 ad u_long i;
493 1.2 ad
494 1.2 ad for (i=0; i < X86_MAXPROCS; i++) {
495 1.2 ad ci = cpu_info[i];
496 1.2 ad if (ci == NULL)
497 1.2 ad continue;
498 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
499 1.2 ad continue;
500 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
501 1.2 ad continue;
502 1.2 ad if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
503 1.2 ad continue;
504 1.2 ad cpu_boot_secondary(ci);
505 1.2 ad }
506 1.2 ad
507 1.2 ad x86_mp_online = true;
508 1.2 ad }
509 1.2 ad
510 1.2 ad static void
511 1.2 ad cpu_init_idle_lwp(struct cpu_info *ci)
512 1.2 ad {
513 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
514 1.2 ad struct pcb *pcb = &l->l_addr->u_pcb;
515 1.2 ad
516 1.2 ad pcb->pcb_cr0 = rcr0();
517 1.2 ad }
518 1.2 ad
519 1.2 ad void
520 1.2 ad cpu_init_idle_lwps()
521 1.2 ad {
522 1.2 ad struct cpu_info *ci;
523 1.2 ad u_long i;
524 1.2 ad
525 1.2 ad for (i = 0; i < X86_MAXPROCS; i++) {
526 1.2 ad ci = cpu_info[i];
527 1.2 ad if (ci == NULL)
528 1.2 ad continue;
529 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
530 1.2 ad continue;
531 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
532 1.2 ad continue;
533 1.2 ad cpu_init_idle_lwp(ci);
534 1.2 ad }
535 1.2 ad }
536 1.2 ad
537 1.2 ad void
538 1.2 ad cpu_start_secondary(ci)
539 1.2 ad struct cpu_info *ci;
540 1.2 ad {
541 1.2 ad int i;
542 1.2 ad struct pmap *kpm = pmap_kernel();
543 1.2 ad extern paddr_t mp_pdirpa;
544 1.2 ad
545 1.2 ad #ifdef __x86_64__
546 1.2 ad /*
547 1.2 ad * The initial PML4 pointer must be below 4G, so if the
548 1.2 ad * current one isn't, use a "bounce buffer"
549 1.2 ad *
550 1.2 ad * XXX move elsewhere, not per CPU.
551 1.2 ad */
552 1.2 ad if (kpm->pm_pdirpa > 0xffffffff) {
553 1.2 ad extern vaddr_t lo32_vaddr;
554 1.2 ad extern paddr_t lo32_paddr;
555 1.2 ad memcpy((void *)lo32_vaddr, kpm->pm_pdir, PAGE_SIZE);
556 1.2 ad mp_pdirpa = lo32_paddr;
557 1.2 ad } else
558 1.2 ad #endif
559 1.2 ad mp_pdirpa = kpm->pm_pdirpa;
560 1.2 ad
561 1.2 ad ci->ci_flags |= CPUF_AP;
562 1.2 ad
563 1.2 ad aprint_debug("%s: starting\n", ci->ci_dev->dv_xname);
564 1.2 ad
565 1.2 ad ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
566 1.2 ad CPU_STARTUP(ci);
567 1.2 ad
568 1.2 ad /*
569 1.2 ad * wait for it to become ready
570 1.2 ad */
571 1.2 ad for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i>0;i--) {
572 1.2 ad delay(10);
573 1.2 ad }
574 1.2 ad if (! (ci->ci_flags & CPUF_PRESENT)) {
575 1.2 ad aprint_error("%s: failed to become ready\n",
576 1.2 ad ci->ci_dev->dv_xname);
577 1.2 ad #if defined(MPDEBUG) && defined(DDB)
578 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
579 1.2 ad Debugger();
580 1.2 ad #endif
581 1.2 ad }
582 1.2 ad
583 1.2 ad CPU_START_CLEANUP(ci);
584 1.2 ad }
585 1.2 ad
586 1.2 ad void
587 1.2 ad cpu_boot_secondary(ci)
588 1.2 ad struct cpu_info *ci;
589 1.2 ad {
590 1.2 ad int i;
591 1.2 ad
592 1.2 ad ci->ci_flags |= CPUF_GO; /* XXX atomic */
593 1.2 ad
594 1.2 ad for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i>0;i--) {
595 1.2 ad delay(10);
596 1.2 ad }
597 1.2 ad if (! (ci->ci_flags & CPUF_RUNNING)) {
598 1.2 ad aprint_error("%s: failed to start\n", ci->ci_dev->dv_xname);
599 1.2 ad #if defined(MPDEBUG) && defined(DDB)
600 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
601 1.2 ad Debugger();
602 1.2 ad #endif
603 1.2 ad }
604 1.2 ad }
605 1.2 ad
606 1.2 ad /*
607 1.2 ad * The CPU ends up here when its ready to run
608 1.2 ad * This is called from code in mptramp.s; at this point, we are running
609 1.2 ad * in the idle pcb/idle stack of the new CPU. When this function returns,
610 1.2 ad * this processor will enter the idle loop and start looking for work.
611 1.2 ad *
612 1.2 ad * XXX should share some of this with init386 in machdep.c
613 1.2 ad */
614 1.2 ad void
615 1.2 ad cpu_hatch(void *v)
616 1.2 ad {
617 1.2 ad struct cpu_info *ci = (struct cpu_info *)v;
618 1.2 ad int s;
619 1.2 ad
620 1.2 ad #ifdef __x86_64__
621 1.2 ad cpu_init_msrs(ci);
622 1.2 ad #endif
623 1.2 ad cpu_probe_features(ci);
624 1.2 ad cpu_feature &= ci->ci_feature_flags;
625 1.2 ad cpu_feature2 &= ci->ci_feature2_flags;
626 1.2 ad
627 1.2 ad #ifdef DEBUG
628 1.2 ad if (ci->ci_flags & CPUF_PRESENT)
629 1.2 ad panic("%s: already running!?", ci->ci_dev->dv_xname);
630 1.2 ad #endif
631 1.2 ad
632 1.2 ad ci->ci_flags |= CPUF_PRESENT;
633 1.2 ad
634 1.2 ad lapic_enable();
635 1.2 ad lapic_initclocks();
636 1.2 ad
637 1.2 ad while ((ci->ci_flags & CPUF_GO) == 0)
638 1.2 ad delay(10);
639 1.2 ad #ifdef DEBUG
640 1.2 ad if (ci->ci_flags & CPUF_RUNNING)
641 1.2 ad panic("%s: already running!?", ci->ci_dev->dv_xname);
642 1.2 ad #endif
643 1.2 ad
644 1.2 ad lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
645 1.2 ad cpu_init_idt();
646 1.2 ad lapic_set_lvt();
647 1.2 ad gdt_init_cpu(ci);
648 1.2 ad
649 1.2 ad #ifdef i386
650 1.2 ad npxinit(ci);
651 1.2 ad lldt(GSEL(GLDT_SEL, SEL_KPL));
652 1.2 ad #else
653 1.2 ad fpuinit(ci);
654 1.2 ad lldt(GSYSSEL(GLDT_SEL, SEL_KPL));
655 1.2 ad #endif
656 1.2 ad
657 1.2 ad cpu_init(ci);
658 1.2 ad
659 1.2 ad s = splhigh();
660 1.2 ad #ifdef i386
661 1.2 ad lapic_tpr = 0;
662 1.2 ad #else
663 1.2 ad lcr8(0);
664 1.2 ad #endif
665 1.3 ad x86_enable_intr();
666 1.2 ad splx(s);
667 1.2 ad
668 1.2 ad aprint_debug("%s: CPU %ld running\n", ci->ci_dev->dv_xname,
669 1.2 ad (long)ci->ci_cpuid);
670 1.2 ad }
671 1.2 ad
672 1.2 ad #if defined(DDB)
673 1.2 ad
674 1.2 ad #include <ddb/db_output.h>
675 1.2 ad #include <machine/db_machdep.h>
676 1.2 ad
677 1.2 ad /*
678 1.2 ad * Dump CPU information from ddb.
679 1.2 ad */
680 1.2 ad void
681 1.2 ad cpu_debug_dump(void)
682 1.2 ad {
683 1.2 ad struct cpu_info *ci;
684 1.2 ad CPU_INFO_ITERATOR cii;
685 1.2 ad
686 1.2 ad db_printf("addr dev id flags ipis curproc fpcurproc\n");
687 1.2 ad for (CPU_INFO_FOREACH(cii, ci)) {
688 1.2 ad db_printf("%p %s %ld %x %x %10p %10p\n",
689 1.2 ad ci,
690 1.2 ad ci->ci_dev == NULL ? "BOOT" : ci->ci_dev->dv_xname,
691 1.2 ad (long)ci->ci_cpuid,
692 1.2 ad ci->ci_flags, ci->ci_ipis,
693 1.2 ad ci->ci_curlwp,
694 1.2 ad ci->ci_fpcurlwp);
695 1.2 ad }
696 1.2 ad }
697 1.2 ad #endif
698 1.2 ad
699 1.2 ad static void
700 1.2 ad cpu_copy_trampoline()
701 1.2 ad {
702 1.2 ad /*
703 1.2 ad * Copy boot code.
704 1.2 ad */
705 1.2 ad extern u_char cpu_spinup_trampoline[];
706 1.2 ad extern u_char cpu_spinup_trampoline_end[];
707 1.2 ad pmap_kenter_pa((vaddr_t)MP_TRAMPOLINE, /* virtual */
708 1.2 ad (paddr_t)MP_TRAMPOLINE, /* physical */
709 1.2 ad VM_PROT_ALL); /* protection */
710 1.2 ad pmap_update(pmap_kernel());
711 1.2 ad memcpy((void *)MP_TRAMPOLINE,
712 1.2 ad cpu_spinup_trampoline,
713 1.2 ad cpu_spinup_trampoline_end-cpu_spinup_trampoline);
714 1.2 ad }
715 1.2 ad
716 1.2 ad #endif
717 1.2 ad
718 1.2 ad #ifdef i386
719 1.2 ad static void
720 1.2 ad cpu_init_tss(struct i386tss *tss, void *stack, void *func)
721 1.2 ad {
722 1.2 ad memset(tss, 0, sizeof *tss);
723 1.2 ad tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
724 1.2 ad tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
725 1.2 ad tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
726 1.2 ad tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
727 1.2 ad tss->tss_gs = tss->__tss_es = tss->__tss_ds =
728 1.2 ad tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
729 1.2 ad tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
730 1.2 ad tss->tss_esp = (int)((char *)stack + USPACE - 16);
731 1.2 ad tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
732 1.2 ad tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
733 1.2 ad tss->__tss_eip = (int)func;
734 1.2 ad }
735 1.2 ad
736 1.2 ad /* XXX */
737 1.2 ad #define IDTVEC(name) __CONCAT(X, name)
738 1.2 ad typedef void (vector)(void);
739 1.2 ad extern vector IDTVEC(tss_trap08);
740 1.2 ad #ifdef DDB
741 1.2 ad extern vector Xintrddbipi;
742 1.2 ad extern int ddb_vec;
743 1.2 ad #endif
744 1.2 ad
745 1.2 ad static void
746 1.2 ad cpu_set_tss_gates(struct cpu_info *ci)
747 1.2 ad {
748 1.2 ad struct segment_descriptor sd;
749 1.2 ad
750 1.2 ad ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
751 1.2 ad UVM_KMF_WIRED);
752 1.2 ad cpu_init_tss(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
753 1.2 ad IDTVEC(tss_trap08));
754 1.2 ad setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
755 1.2 ad SDT_SYS386TSS, SEL_KPL, 0, 0);
756 1.2 ad ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
757 1.2 ad setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
758 1.2 ad GSEL(GTRAPTSS_SEL, SEL_KPL));
759 1.2 ad
760 1.2 ad #if defined(DDB) && defined(MULTIPROCESSOR)
761 1.2 ad /*
762 1.2 ad * Set up separate handler for the DDB IPI, so that it doesn't
763 1.2 ad * stomp on a possibly corrupted stack.
764 1.2 ad *
765 1.2 ad * XXX overwriting the gate set in db_machine_init.
766 1.2 ad * Should rearrange the code so that it's set only once.
767 1.2 ad */
768 1.2 ad ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
769 1.2 ad UVM_KMF_WIRED);
770 1.2 ad cpu_init_tss(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
771 1.2 ad Xintrddbipi);
772 1.2 ad
773 1.2 ad setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
774 1.2 ad SDT_SYS386TSS, SEL_KPL, 0, 0);
775 1.2 ad ci->ci_gdt[GIPITSS_SEL].sd = sd;
776 1.2 ad
777 1.2 ad setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
778 1.2 ad GSEL(GIPITSS_SEL, SEL_KPL));
779 1.2 ad #endif
780 1.2 ad }
781 1.2 ad #else
782 1.2 ad static void
783 1.2 ad cpu_set_tss_gates(struct cpu_info *ci)
784 1.2 ad {
785 1.2 ad
786 1.2 ad }
787 1.2 ad #endif /* i386 */
788 1.2 ad
789 1.2 ad
790 1.2 ad int
791 1.2 ad mp_cpu_start(struct cpu_info *ci)
792 1.2 ad {
793 1.2 ad #if NLAPIC > 0
794 1.2 ad int error;
795 1.2 ad #endif
796 1.2 ad unsigned short dwordptr[2];
797 1.2 ad
798 1.2 ad /*
799 1.2 ad * "The BSP must initialize CMOS shutdown code to 0Ah ..."
800 1.2 ad */
801 1.2 ad
802 1.2 ad outb(IO_RTC, NVRAM_RESET);
803 1.2 ad outb(IO_RTC+1, NVRAM_RESET_JUMP);
804 1.2 ad
805 1.2 ad /*
806 1.2 ad * "and the warm reset vector (DWORD based at 40:67) to point
807 1.2 ad * to the AP startup code ..."
808 1.2 ad */
809 1.2 ad
810 1.2 ad dwordptr[0] = 0;
811 1.2 ad dwordptr[1] = MP_TRAMPOLINE >> 4;
812 1.2 ad
813 1.2 ad pmap_kenter_pa(0, 0, VM_PROT_READ|VM_PROT_WRITE);
814 1.2 ad pmap_update(pmap_kernel());
815 1.2 ad memcpy((uint8_t *)0x467, dwordptr, 4);
816 1.2 ad pmap_kremove(0, PAGE_SIZE);
817 1.2 ad pmap_update(pmap_kernel());
818 1.2 ad
819 1.2 ad #if NLAPIC > 0
820 1.2 ad /*
821 1.2 ad * ... prior to executing the following sequence:"
822 1.2 ad */
823 1.2 ad
824 1.2 ad if (ci->ci_flags & CPUF_AP) {
825 1.2 ad if ((error = x86_ipi_init(ci->ci_apicid)) != 0)
826 1.2 ad return error;
827 1.2 ad
828 1.2 ad delay(10000);
829 1.2 ad
830 1.2 ad if (cpu_feature & CPUID_APIC) {
831 1.2 ad
832 1.2 ad if ((error = x86_ipi(MP_TRAMPOLINE/PAGE_SIZE,
833 1.2 ad ci->ci_apicid,
834 1.2 ad LAPIC_DLMODE_STARTUP)) != 0)
835 1.2 ad return error;
836 1.2 ad delay(200);
837 1.2 ad
838 1.2 ad if ((error = x86_ipi(MP_TRAMPOLINE/PAGE_SIZE,
839 1.2 ad ci->ci_apicid,
840 1.2 ad LAPIC_DLMODE_STARTUP)) != 0)
841 1.2 ad return error;
842 1.2 ad delay(200);
843 1.2 ad }
844 1.2 ad }
845 1.2 ad #endif
846 1.2 ad return 0;
847 1.2 ad }
848 1.2 ad
849 1.2 ad void
850 1.2 ad mp_cpu_start_cleanup(struct cpu_info *ci)
851 1.2 ad {
852 1.2 ad /*
853 1.2 ad * Ensure the NVRAM reset byte contains something vaguely sane.
854 1.2 ad */
855 1.2 ad
856 1.2 ad outb(IO_RTC, NVRAM_RESET);
857 1.2 ad outb(IO_RTC+1, NVRAM_RESET_RST);
858 1.2 ad }
859 1.2 ad
860 1.2 ad #ifdef __x86_64__
861 1.2 ad typedef void (vector)(void);
862 1.2 ad extern vector Xsyscall, Xsyscall32;
863 1.2 ad
864 1.2 ad void
865 1.2 ad cpu_init_msrs(struct cpu_info *ci)
866 1.2 ad {
867 1.2 ad wrmsr(MSR_STAR,
868 1.2 ad ((uint64_t)GSEL(GCODE_SEL, SEL_KPL) << 32) |
869 1.2 ad ((uint64_t)LSEL(LSYSRETBASE_SEL, SEL_UPL) << 48));
870 1.2 ad wrmsr(MSR_LSTAR, (uint64_t)Xsyscall);
871 1.2 ad wrmsr(MSR_CSTAR, (uint64_t)Xsyscall32);
872 1.2 ad wrmsr(MSR_SFMASK, PSL_NT|PSL_T|PSL_I|PSL_C);
873 1.2 ad
874 1.2 ad wrmsr(MSR_FSBASE, 0);
875 1.2 ad wrmsr(MSR_GSBASE, (u_int64_t)ci);
876 1.2 ad wrmsr(MSR_KERNELGSBASE, 0);
877 1.2 ad
878 1.2 ad if (cpu_feature & CPUID_NOX)
879 1.2 ad wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
880 1.2 ad }
881 1.2 ad #endif /* __x86_64__ */
882