Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.11.8.2
      1  1.11.8.2      ad /*	$NetBSD: intr.h,v 1.11.8.2 2007/01/12 01:01:02 ad Exp $	*/
      2       1.3  bouyer /*	NetBSD intr.h,v 1.15 2004/10/31 10:39:34 yamt Exp	*/
      3       1.3  bouyer 
      4       1.3  bouyer /*-
      5       1.3  bouyer  * Copyright (c) 1998, 2001 The NetBSD Foundation, Inc.
      6       1.3  bouyer  * All rights reserved.
      7       1.3  bouyer  *
      8       1.3  bouyer  * This code is derived from software contributed to The NetBSD Foundation
      9       1.3  bouyer  * by Charles M. Hannum, and by Jason R. Thorpe.
     10       1.3  bouyer  *
     11       1.3  bouyer  * Redistribution and use in source and binary forms, with or without
     12       1.3  bouyer  * modification, are permitted provided that the following conditions
     13       1.3  bouyer  * are met:
     14       1.3  bouyer  * 1. Redistributions of source code must retain the above copyright
     15       1.3  bouyer  *    notice, this list of conditions and the following disclaimer.
     16       1.3  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.3  bouyer  *    notice, this list of conditions and the following disclaimer in the
     18       1.3  bouyer  *    documentation and/or other materials provided with the distribution.
     19       1.3  bouyer  * 3. All advertising materials mentioning features or use of this software
     20       1.3  bouyer  *    must display the following acknowledgement:
     21       1.3  bouyer  *        This product includes software developed by the NetBSD
     22       1.3  bouyer  *        Foundation, Inc. and its contributors.
     23       1.3  bouyer  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.3  bouyer  *    contributors may be used to endorse or promote products derived
     25       1.3  bouyer  *    from this software without specific prior written permission.
     26       1.3  bouyer  *
     27       1.3  bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.3  bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.3  bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.3  bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.3  bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.3  bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.3  bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.3  bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.3  bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.3  bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.3  bouyer  * POSSIBILITY OF SUCH DAMAGE.
     38       1.3  bouyer  */
     39       1.1      cl 
     40       1.1      cl #ifndef _XEN_INTR_H_
     41       1.1      cl #define	_XEN_INTR_H_
     42       1.1      cl 
     43       1.3  bouyer #include <machine/intrdefs.h>
     44       1.1      cl 
     45       1.1      cl #ifndef _LOCORE
     46       1.3  bouyer #include <machine/cpu.h>
     47       1.3  bouyer #include <machine/pic.h>
     48       1.3  bouyer 
     49      1.10  bouyer #include "opt_xen.h"
     50      1.10  bouyer 
     51       1.3  bouyer /*
     52       1.3  bouyer  * Struct describing an event channel.
     53       1.3  bouyer  */
     54       1.3  bouyer 
     55       1.3  bouyer struct evtsource {
     56       1.3  bouyer 	int ev_maxlevel;		/* max. IPL for this source */
     57       1.3  bouyer 	u_int32_t ev_imask;		/* interrupt mask */
     58       1.3  bouyer 	struct intrhand *ev_handlers;	/* handler chain */
     59       1.3  bouyer 	struct evcnt ev_evcnt;		/* interrupt counter */
     60       1.3  bouyer 	char ev_evname[32];		/* event counter name */
     61       1.3  bouyer };
     62       1.3  bouyer 
     63       1.3  bouyer /*
     64       1.3  bouyer  * Structure describing an interrupt level. struct cpu_info has an array of
     65       1.3  bouyer  * IPL_MAX of theses. The index in the array is equal to the stub number of
     66       1.3  bouyer  * the stubcode as present in vector.s
     67       1.3  bouyer  */
     68       1.3  bouyer 
     69       1.3  bouyer struct intrstub {
     70       1.3  bouyer #if 0
     71       1.3  bouyer 	void *ist_entry;
     72       1.3  bouyer #endif
     73       1.3  bouyer 	void *ist_recurse;
     74       1.3  bouyer 	void *ist_resume;
     75       1.3  bouyer };
     76       1.3  bouyer 
     77      1.11  dogcow #ifdef XEN3
     78      1.11  dogcow /* for x86 compatibility */
     79      1.11  dogcow extern struct intrstub i8259_stubs[];
     80  1.11.8.1      ad extern struct intrstub ioapic_edge_stubs[];
     81  1.11.8.1      ad extern struct intrstub ioapic_level_stubs[];
     82      1.11  dogcow #endif
     83      1.11  dogcow 
     84       1.3  bouyer struct iplsource {
     85       1.3  bouyer 	struct intrhand *ipl_handlers;   /* handler chain */
     86       1.3  bouyer 	void *ipl_recurse;               /* entry for spllower */
     87       1.3  bouyer 	void *ipl_resume;                /* entry for doreti */
     88       1.3  bouyer 	u_int32_t ipl_evt_mask1;	/* pending events for this IPL */
     89       1.3  bouyer 	u_int32_t ipl_evt_mask2[NR_EVENT_CHANNELS];
     90       1.3  bouyer };
     91       1.3  bouyer 
     92       1.3  bouyer 
     93       1.3  bouyer 
     94       1.3  bouyer /*
     95       1.3  bouyer  * Interrupt handler chains. These are linked in both the evtsource and
     96       1.3  bouyer  * the iplsource.
     97       1.3  bouyer  * The handler is called with its (single) argument.
     98       1.3  bouyer  */
     99       1.3  bouyer 
    100       1.3  bouyer struct intrhand {
    101       1.3  bouyer 	int	(*ih_fun)(void *);
    102       1.3  bouyer 	void	*ih_arg;
    103       1.3  bouyer 	int	ih_level;
    104       1.3  bouyer 	struct	intrhand *ih_ipl_next;
    105       1.3  bouyer 	struct	intrhand *ih_evt_next;
    106       1.3  bouyer 	struct cpu_info *ih_cpu;
    107       1.3  bouyer };
    108       1.1      cl 
    109  1.11.8.1      ad struct xen_intr_handle {
    110  1.11.8.1      ad 	int pirq; /* also contains the  APIC_INT_* flags if NIOAPIC > 0 */
    111  1.11.8.1      ad 	int evtch;
    112  1.11.8.1      ad };
    113       1.1      cl 
    114       1.1      cl extern struct intrstub xenev_stubs[];
    115       1.1      cl 
    116       1.3  bouyer #define IUNMASK(ci,level) (ci)->ci_iunmask[(level)]
    117       1.3  bouyer 
    118       1.3  bouyer extern void Xspllower(int);
    119       1.3  bouyer 
    120       1.9   perry static __inline int splraise(int);
    121       1.9   perry static __inline void spllower(int);
    122       1.9   perry static __inline void softintr(int);
    123       1.3  bouyer 
    124       1.3  bouyer /*
    125       1.3  bouyer  * Add a mask to cpl, and return the old value of cpl.
    126       1.3  bouyer  */
    127       1.9   perry static __inline int
    128       1.3  bouyer splraise(int nlevel)
    129       1.3  bouyer {
    130       1.3  bouyer 	int olevel;
    131       1.3  bouyer 	struct cpu_info *ci = curcpu();
    132       1.3  bouyer 
    133       1.3  bouyer 	olevel = ci->ci_ilevel;
    134       1.3  bouyer 	if (nlevel > olevel)
    135       1.3  bouyer 		ci->ci_ilevel = nlevel;
    136       1.3  bouyer 	__insn_barrier();
    137       1.3  bouyer 	return (olevel);
    138       1.3  bouyer }
    139       1.3  bouyer 
    140       1.3  bouyer /*
    141       1.3  bouyer  * Restore a value to cpl (unmasking interrupts).  If any unmasked
    142       1.3  bouyer  * interrupts are pending, call Xspllower() to process them.
    143       1.3  bouyer  */
    144       1.9   perry static __inline void
    145       1.3  bouyer spllower(int nlevel)
    146       1.3  bouyer {
    147       1.3  bouyer 	struct cpu_info *ci = curcpu();
    148       1.3  bouyer 	u_int32_t imask;
    149       1.3  bouyer 	u_long psl;
    150       1.3  bouyer 
    151       1.3  bouyer 	__insn_barrier();
    152       1.3  bouyer 
    153       1.3  bouyer 	imask = IUNMASK(ci, nlevel);
    154       1.3  bouyer 	psl = read_psl();
    155       1.3  bouyer 	disable_intr();
    156       1.3  bouyer 	if (ci->ci_ipending & imask) {
    157       1.3  bouyer 		Xspllower(nlevel);
    158       1.3  bouyer 		/* Xspllower does enable_intr() */
    159       1.3  bouyer 	} else {
    160       1.3  bouyer 		ci->ci_ilevel = nlevel;
    161       1.3  bouyer 		write_psl(psl);
    162       1.3  bouyer 	}
    163       1.3  bouyer }
    164       1.3  bouyer 
    165       1.3  bouyer #define SPL_ASSERT_BELOW(x) KDASSERT(curcpu()->ci_ilevel < (x))
    166       1.3  bouyer 
    167       1.3  bouyer /*
    168       1.3  bouyer  * Software interrupt masks
    169       1.3  bouyer  *
    170       1.3  bouyer  * NOTE: spllowersoftclock() is used by hardclock() to lower the priority from
    171       1.3  bouyer  * clock to softclock before it calls softclock().
    172       1.3  bouyer  */
    173       1.3  bouyer #define	spllowersoftclock() spllower(IPL_SOFTCLOCK)
    174       1.3  bouyer 
    175       1.3  bouyer #define splsoftxenevt()	splraise(IPL_SOFTXENEVT)
    176       1.3  bouyer 
    177       1.3  bouyer /*
    178       1.3  bouyer  * Miscellaneous
    179       1.3  bouyer  */
    180       1.3  bouyer #define	spl0()		spllower(IPL_NONE)
    181       1.3  bouyer #define	splx(x)		spllower(x)
    182       1.3  bouyer 
    183  1.11.8.2      ad typedef uint8_t ipl_t;
    184  1.11.8.2      ad typedef struct {
    185  1.11.8.2      ad 	ipl_t _ipl;
    186  1.11.8.2      ad } ipl_cookie_t;
    187  1.11.8.2      ad 
    188  1.11.8.2      ad static inline ipl_cookie_t
    189  1.11.8.2      ad makeiplcookie(ipl_t ipl)
    190  1.11.8.2      ad {
    191  1.11.8.2      ad 
    192  1.11.8.2      ad 	return (ipl_cookie_t){._ipl = ipl};
    193  1.11.8.2      ad }
    194  1.11.8.2      ad 
    195  1.11.8.2      ad static inline int
    196  1.11.8.2      ad splraiseipl(ipl_cookie_t icookie)
    197  1.11.8.2      ad {
    198  1.11.8.2      ad 
    199  1.11.8.2      ad 	return splraise(icookie._ipl);
    200  1.11.8.2      ad }
    201  1.11.8.2      ad 
    202       1.6    yamt #include <sys/spl.h>
    203       1.6    yamt 
    204       1.3  bouyer /*
    205       1.3  bouyer  * Software interrupt registration
    206       1.3  bouyer  *
    207       1.3  bouyer  * We hand-code this to ensure that it's atomic.
    208       1.3  bouyer  *
    209       1.3  bouyer  * XXX always scheduled on the current CPU.
    210       1.3  bouyer  */
    211       1.9   perry static __inline void
    212       1.3  bouyer softintr(int sir)
    213       1.3  bouyer {
    214       1.3  bouyer 	struct cpu_info *ci = curcpu();
    215       1.3  bouyer 
    216       1.8   perry 	__asm volatile("lock ; orl %1, %0" :
    217       1.3  bouyer 	    "=m"(ci->ci_ipending) : "ir" (1 << sir));
    218       1.3  bouyer }
    219       1.3  bouyer 
    220       1.3  bouyer /*
    221       1.3  bouyer  * XXX
    222       1.3  bouyer  */
    223       1.3  bouyer #define	setsoftnet()	softintr(SIR_NET)
    224       1.3  bouyer 
    225       1.3  bouyer /*
    226       1.3  bouyer  * Stub declarations.
    227       1.3  bouyer  */
    228       1.3  bouyer 
    229       1.3  bouyer extern void Xsoftclock(void);
    230       1.3  bouyer extern void Xsoftnet(void);
    231       1.3  bouyer extern void Xsoftserial(void);
    232       1.3  bouyer extern void Xsoftxenevt(void);
    233       1.3  bouyer 
    234       1.3  bouyer struct cpu_info;
    235       1.3  bouyer 
    236       1.3  bouyer extern char idt_allocmap[];
    237       1.3  bouyer 
    238       1.3  bouyer struct pcibus_attach_args;
    239       1.1      cl 
    240       1.3  bouyer void intr_default_setup(void);
    241       1.3  bouyer int x86_nmi(void);
    242       1.3  bouyer void intr_calculatemasks(struct evtsource *);
    243      1.10  bouyer 
    244       1.3  bouyer void *intr_establish(int, struct pic *, int, int, int, int (*)(void *), void *);
    245       1.3  bouyer void intr_disestablish(struct intrhand *);
    246       1.3  bouyer const char *intr_string(int);
    247       1.3  bouyer void cpu_intr_init(struct cpu_info *);
    248  1.11.8.1      ad int xen_intr_map(int *, int);
    249       1.3  bouyer #ifdef INTRDEBUG
    250       1.3  bouyer void intr_printconfig(void);
    251       1.2    yamt #endif
    252  1.11.8.1      ad int intr_find_mpmapping(int, int, struct xen_intr_handle *);
    253  1.11.8.1      ad struct pic *intr_findpic(int);
    254  1.11.8.1      ad void intr_add_pcibus(struct pcibus_attach_args *);
    255      1.10  bouyer 
    256       1.3  bouyer #endif /* !_LOCORE */
    257       1.3  bouyer 
    258       1.3  bouyer /*
    259       1.3  bouyer  * Generic software interrupt support.
    260       1.3  bouyer  */
    261       1.3  bouyer 
    262       1.3  bouyer #define	X86_SOFTINTR_SOFTCLOCK		0
    263       1.3  bouyer #define	X86_SOFTINTR_SOFTNET		1
    264       1.3  bouyer #define	X86_SOFTINTR_SOFTSERIAL		2
    265       1.3  bouyer #define	X86_NSOFTINTR			3
    266       1.3  bouyer 
    267       1.3  bouyer #ifndef _LOCORE
    268       1.3  bouyer #include <sys/queue.h>
    269       1.3  bouyer 
    270       1.3  bouyer struct x86_soft_intrhand {
    271       1.3  bouyer 	TAILQ_ENTRY(x86_soft_intrhand)
    272       1.3  bouyer 		sih_q;
    273       1.3  bouyer 	struct x86_soft_intr *sih_intrhead;
    274       1.3  bouyer 	void	(*sih_fn)(void *);
    275       1.3  bouyer 	void	*sih_arg;
    276       1.3  bouyer 	int	sih_pending;
    277       1.3  bouyer };
    278       1.3  bouyer 
    279       1.3  bouyer struct x86_soft_intr {
    280       1.3  bouyer 	TAILQ_HEAD(, x86_soft_intrhand)
    281       1.3  bouyer 		softintr_q;
    282       1.3  bouyer 	int softintr_ssir;
    283       1.3  bouyer 	struct simplelock softintr_slock;
    284       1.3  bouyer };
    285       1.3  bouyer 
    286       1.3  bouyer #define	x86_softintr_lock(si, s)					\
    287       1.3  bouyer do {									\
    288       1.3  bouyer 	(s) = splhigh();						\
    289       1.3  bouyer 	simple_lock(&si->softintr_slock);				\
    290       1.3  bouyer } while (/*CONSTCOND*/ 0)
    291       1.3  bouyer 
    292       1.3  bouyer #define	x86_softintr_unlock(si, s)					\
    293       1.3  bouyer do {									\
    294       1.3  bouyer 	simple_unlock(&si->softintr_slock);				\
    295       1.3  bouyer 	splx((s));							\
    296       1.3  bouyer } while (/*CONSTCOND*/ 0)
    297       1.3  bouyer 
    298       1.3  bouyer void	*softintr_establish(int, void (*)(void *), void *);
    299       1.3  bouyer void	softintr_disestablish(void *);
    300       1.3  bouyer void	softintr_init(void);
    301       1.3  bouyer void	softintr_dispatch(int);
    302       1.3  bouyer 
    303       1.3  bouyer #define	softintr_schedule(arg)						\
    304       1.3  bouyer do {									\
    305       1.3  bouyer 	struct x86_soft_intrhand *__sih = (arg);			\
    306       1.3  bouyer 	struct x86_soft_intr *__si = __sih->sih_intrhead;		\
    307       1.3  bouyer 	int __s;							\
    308       1.3  bouyer 									\
    309       1.3  bouyer 	x86_softintr_lock(__si, __s);					\
    310       1.3  bouyer 	if (__sih->sih_pending == 0) {					\
    311       1.3  bouyer 		TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q);	\
    312       1.3  bouyer 		__sih->sih_pending = 1;					\
    313       1.3  bouyer 		softintr(__si->softintr_ssir);				\
    314       1.3  bouyer 	}								\
    315       1.3  bouyer 	x86_softintr_unlock(__si, __s);					\
    316       1.3  bouyer } while (/*CONSTCOND*/ 0)
    317       1.3  bouyer #endif /* _LOCORE */
    318       1.3  bouyer 
    319       1.1      cl #endif /* _XEN_INTR_H_ */
    320