intr.h revision 1.9 1 1.9 perry /* $NetBSD: intr.h,v 1.9 2006/02/16 20:17:15 perry Exp $ */
2 1.3 bouyer /* NetBSD intr.h,v 1.15 2004/10/31 10:39:34 yamt Exp */
3 1.3 bouyer
4 1.3 bouyer /*-
5 1.3 bouyer * Copyright (c) 1998, 2001 The NetBSD Foundation, Inc.
6 1.3 bouyer * All rights reserved.
7 1.3 bouyer *
8 1.3 bouyer * This code is derived from software contributed to The NetBSD Foundation
9 1.3 bouyer * by Charles M. Hannum, and by Jason R. Thorpe.
10 1.3 bouyer *
11 1.3 bouyer * Redistribution and use in source and binary forms, with or without
12 1.3 bouyer * modification, are permitted provided that the following conditions
13 1.3 bouyer * are met:
14 1.3 bouyer * 1. Redistributions of source code must retain the above copyright
15 1.3 bouyer * notice, this list of conditions and the following disclaimer.
16 1.3 bouyer * 2. Redistributions in binary form must reproduce the above copyright
17 1.3 bouyer * notice, this list of conditions and the following disclaimer in the
18 1.3 bouyer * documentation and/or other materials provided with the distribution.
19 1.3 bouyer * 3. All advertising materials mentioning features or use of this software
20 1.3 bouyer * must display the following acknowledgement:
21 1.3 bouyer * This product includes software developed by the NetBSD
22 1.3 bouyer * Foundation, Inc. and its contributors.
23 1.3 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.3 bouyer * contributors may be used to endorse or promote products derived
25 1.3 bouyer * from this software without specific prior written permission.
26 1.3 bouyer *
27 1.3 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.3 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.3 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.3 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.3 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.3 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.3 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.3 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.3 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.3 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.3 bouyer * POSSIBILITY OF SUCH DAMAGE.
38 1.3 bouyer */
39 1.1 cl
40 1.1 cl #ifndef _XEN_INTR_H_
41 1.1 cl #define _XEN_INTR_H_
42 1.1 cl
43 1.3 bouyer #include <machine/intrdefs.h>
44 1.1 cl
45 1.1 cl #ifndef _LOCORE
46 1.3 bouyer #include <machine/cpu.h>
47 1.3 bouyer #include <machine/pic.h>
48 1.3 bouyer
49 1.3 bouyer /*
50 1.3 bouyer * Struct describing an event channel.
51 1.3 bouyer */
52 1.3 bouyer
53 1.3 bouyer struct evtsource {
54 1.3 bouyer int ev_maxlevel; /* max. IPL for this source */
55 1.3 bouyer u_int32_t ev_imask; /* interrupt mask */
56 1.3 bouyer struct intrhand *ev_handlers; /* handler chain */
57 1.3 bouyer struct evcnt ev_evcnt; /* interrupt counter */
58 1.3 bouyer char ev_evname[32]; /* event counter name */
59 1.3 bouyer };
60 1.3 bouyer
61 1.3 bouyer /*
62 1.3 bouyer * Structure describing an interrupt level. struct cpu_info has an array of
63 1.3 bouyer * IPL_MAX of theses. The index in the array is equal to the stub number of
64 1.3 bouyer * the stubcode as present in vector.s
65 1.3 bouyer */
66 1.3 bouyer
67 1.3 bouyer struct intrstub {
68 1.3 bouyer #if 0
69 1.3 bouyer void *ist_entry;
70 1.3 bouyer #endif
71 1.3 bouyer void *ist_recurse;
72 1.3 bouyer void *ist_resume;
73 1.3 bouyer };
74 1.3 bouyer
75 1.3 bouyer struct iplsource {
76 1.3 bouyer struct intrhand *ipl_handlers; /* handler chain */
77 1.3 bouyer void *ipl_recurse; /* entry for spllower */
78 1.3 bouyer void *ipl_resume; /* entry for doreti */
79 1.3 bouyer u_int32_t ipl_evt_mask1; /* pending events for this IPL */
80 1.3 bouyer u_int32_t ipl_evt_mask2[NR_EVENT_CHANNELS];
81 1.3 bouyer };
82 1.3 bouyer
83 1.3 bouyer
84 1.3 bouyer
85 1.3 bouyer /*
86 1.3 bouyer * Interrupt handler chains. These are linked in both the evtsource and
87 1.3 bouyer * the iplsource.
88 1.3 bouyer * The handler is called with its (single) argument.
89 1.3 bouyer */
90 1.3 bouyer
91 1.3 bouyer struct intrhand {
92 1.3 bouyer int (*ih_fun)(void *);
93 1.3 bouyer void *ih_arg;
94 1.3 bouyer int ih_level;
95 1.3 bouyer struct intrhand *ih_ipl_next;
96 1.3 bouyer struct intrhand *ih_evt_next;
97 1.3 bouyer struct cpu_info *ih_cpu;
98 1.3 bouyer };
99 1.1 cl
100 1.1 cl
101 1.1 cl extern struct intrstub xenev_stubs[];
102 1.1 cl
103 1.3 bouyer #define IUNMASK(ci,level) (ci)->ci_iunmask[(level)]
104 1.3 bouyer
105 1.3 bouyer extern void Xspllower(int);
106 1.3 bouyer
107 1.9 perry static __inline int splraise(int);
108 1.9 perry static __inline void spllower(int);
109 1.9 perry static __inline void softintr(int);
110 1.3 bouyer
111 1.3 bouyer /*
112 1.3 bouyer * Add a mask to cpl, and return the old value of cpl.
113 1.3 bouyer */
114 1.9 perry static __inline int
115 1.3 bouyer splraise(int nlevel)
116 1.3 bouyer {
117 1.3 bouyer int olevel;
118 1.3 bouyer struct cpu_info *ci = curcpu();
119 1.3 bouyer
120 1.3 bouyer olevel = ci->ci_ilevel;
121 1.3 bouyer if (nlevel > olevel)
122 1.3 bouyer ci->ci_ilevel = nlevel;
123 1.3 bouyer __insn_barrier();
124 1.3 bouyer return (olevel);
125 1.3 bouyer }
126 1.3 bouyer
127 1.3 bouyer /*
128 1.3 bouyer * Restore a value to cpl (unmasking interrupts). If any unmasked
129 1.3 bouyer * interrupts are pending, call Xspllower() to process them.
130 1.3 bouyer */
131 1.9 perry static __inline void
132 1.3 bouyer spllower(int nlevel)
133 1.3 bouyer {
134 1.3 bouyer struct cpu_info *ci = curcpu();
135 1.3 bouyer u_int32_t imask;
136 1.3 bouyer u_long psl;
137 1.3 bouyer
138 1.3 bouyer __insn_barrier();
139 1.3 bouyer
140 1.3 bouyer imask = IUNMASK(ci, nlevel);
141 1.3 bouyer psl = read_psl();
142 1.3 bouyer disable_intr();
143 1.3 bouyer if (ci->ci_ipending & imask) {
144 1.3 bouyer Xspllower(nlevel);
145 1.3 bouyer /* Xspllower does enable_intr() */
146 1.3 bouyer } else {
147 1.3 bouyer ci->ci_ilevel = nlevel;
148 1.3 bouyer write_psl(psl);
149 1.3 bouyer }
150 1.3 bouyer }
151 1.3 bouyer
152 1.3 bouyer #define SPL_ASSERT_BELOW(x) KDASSERT(curcpu()->ci_ilevel < (x))
153 1.3 bouyer
154 1.3 bouyer /*
155 1.3 bouyer * Software interrupt masks
156 1.3 bouyer *
157 1.3 bouyer * NOTE: spllowersoftclock() is used by hardclock() to lower the priority from
158 1.3 bouyer * clock to softclock before it calls softclock().
159 1.3 bouyer */
160 1.3 bouyer #define spllowersoftclock() spllower(IPL_SOFTCLOCK)
161 1.3 bouyer
162 1.3 bouyer #define splsoftxenevt() splraise(IPL_SOFTXENEVT)
163 1.3 bouyer
164 1.3 bouyer /*
165 1.3 bouyer * Miscellaneous
166 1.3 bouyer */
167 1.3 bouyer #define spl0() spllower(IPL_NONE)
168 1.5 yamt #define splraiseipl(x) splraise(x)
169 1.3 bouyer #define splx(x) spllower(x)
170 1.3 bouyer
171 1.6 yamt #include <sys/spl.h>
172 1.6 yamt
173 1.3 bouyer /*
174 1.3 bouyer * Software interrupt registration
175 1.3 bouyer *
176 1.3 bouyer * We hand-code this to ensure that it's atomic.
177 1.3 bouyer *
178 1.3 bouyer * XXX always scheduled on the current CPU.
179 1.3 bouyer */
180 1.9 perry static __inline void
181 1.3 bouyer softintr(int sir)
182 1.3 bouyer {
183 1.3 bouyer struct cpu_info *ci = curcpu();
184 1.3 bouyer
185 1.8 perry __asm volatile("lock ; orl %1, %0" :
186 1.3 bouyer "=m"(ci->ci_ipending) : "ir" (1 << sir));
187 1.3 bouyer }
188 1.3 bouyer
189 1.3 bouyer /*
190 1.3 bouyer * XXX
191 1.3 bouyer */
192 1.3 bouyer #define setsoftnet() softintr(SIR_NET)
193 1.3 bouyer
194 1.3 bouyer /*
195 1.3 bouyer * Stub declarations.
196 1.3 bouyer */
197 1.3 bouyer
198 1.3 bouyer extern void Xsoftclock(void);
199 1.3 bouyer extern void Xsoftnet(void);
200 1.3 bouyer extern void Xsoftserial(void);
201 1.3 bouyer extern void Xsoftxenevt(void);
202 1.3 bouyer
203 1.3 bouyer struct cpu_info;
204 1.3 bouyer
205 1.3 bouyer extern char idt_allocmap[];
206 1.3 bouyer
207 1.3 bouyer struct pcibus_attach_args;
208 1.1 cl
209 1.3 bouyer void intr_default_setup(void);
210 1.3 bouyer int x86_nmi(void);
211 1.3 bouyer void intr_calculatemasks(struct evtsource *);
212 1.3 bouyer void *intr_establish(int, struct pic *, int, int, int, int (*)(void *), void *);
213 1.3 bouyer void intr_disestablish(struct intrhand *);
214 1.3 bouyer const char *intr_string(int);
215 1.3 bouyer void cpu_intr_init(struct cpu_info *);
216 1.3 bouyer #ifdef INTRDEBUG
217 1.3 bouyer void intr_printconfig(void);
218 1.2 yamt #endif
219 1.2 yamt
220 1.3 bouyer #endif /* !_LOCORE */
221 1.3 bouyer
222 1.3 bouyer /*
223 1.3 bouyer * Generic software interrupt support.
224 1.3 bouyer */
225 1.3 bouyer
226 1.3 bouyer #define X86_SOFTINTR_SOFTCLOCK 0
227 1.3 bouyer #define X86_SOFTINTR_SOFTNET 1
228 1.3 bouyer #define X86_SOFTINTR_SOFTSERIAL 2
229 1.3 bouyer #define X86_NSOFTINTR 3
230 1.3 bouyer
231 1.3 bouyer #ifndef _LOCORE
232 1.3 bouyer #include <sys/queue.h>
233 1.3 bouyer
234 1.3 bouyer struct x86_soft_intrhand {
235 1.3 bouyer TAILQ_ENTRY(x86_soft_intrhand)
236 1.3 bouyer sih_q;
237 1.3 bouyer struct x86_soft_intr *sih_intrhead;
238 1.3 bouyer void (*sih_fn)(void *);
239 1.3 bouyer void *sih_arg;
240 1.3 bouyer int sih_pending;
241 1.3 bouyer };
242 1.3 bouyer
243 1.3 bouyer struct x86_soft_intr {
244 1.3 bouyer TAILQ_HEAD(, x86_soft_intrhand)
245 1.3 bouyer softintr_q;
246 1.3 bouyer int softintr_ssir;
247 1.3 bouyer struct simplelock softintr_slock;
248 1.3 bouyer };
249 1.3 bouyer
250 1.3 bouyer #define x86_softintr_lock(si, s) \
251 1.3 bouyer do { \
252 1.3 bouyer (s) = splhigh(); \
253 1.3 bouyer simple_lock(&si->softintr_slock); \
254 1.3 bouyer } while (/*CONSTCOND*/ 0)
255 1.3 bouyer
256 1.3 bouyer #define x86_softintr_unlock(si, s) \
257 1.3 bouyer do { \
258 1.3 bouyer simple_unlock(&si->softintr_slock); \
259 1.3 bouyer splx((s)); \
260 1.3 bouyer } while (/*CONSTCOND*/ 0)
261 1.3 bouyer
262 1.3 bouyer void *softintr_establish(int, void (*)(void *), void *);
263 1.3 bouyer void softintr_disestablish(void *);
264 1.3 bouyer void softintr_init(void);
265 1.3 bouyer void softintr_dispatch(int);
266 1.3 bouyer
267 1.3 bouyer #define softintr_schedule(arg) \
268 1.3 bouyer do { \
269 1.3 bouyer struct x86_soft_intrhand *__sih = (arg); \
270 1.3 bouyer struct x86_soft_intr *__si = __sih->sih_intrhead; \
271 1.3 bouyer int __s; \
272 1.3 bouyer \
273 1.3 bouyer x86_softintr_lock(__si, __s); \
274 1.3 bouyer if (__sih->sih_pending == 0) { \
275 1.3 bouyer TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q); \
276 1.3 bouyer __sih->sih_pending = 1; \
277 1.3 bouyer softintr(__si->softintr_ssir); \
278 1.3 bouyer } \
279 1.3 bouyer x86_softintr_unlock(__si, __s); \
280 1.3 bouyer } while (/*CONSTCOND*/ 0)
281 1.3 bouyer #endif /* _LOCORE */
282 1.3 bouyer
283 1.1 cl #endif /* _XEN_INTR_H_ */
284