cpu.c revision 1.1.4.3 1 1.1.4.3 mjf /* $NetBSD: cpu.c,v 1.1.4.3 2008/02/18 21:05:20 mjf Exp $ */
2 1.1.4.1 mjf /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp */
3 1.1.4.1 mjf
4 1.1.4.1 mjf /*-
5 1.1.4.1 mjf * Copyright (c) 2000 The NetBSD Foundation, Inc.
6 1.1.4.1 mjf * All rights reserved.
7 1.1.4.1 mjf *
8 1.1.4.1 mjf * This code is derived from software contributed to The NetBSD Foundation
9 1.1.4.1 mjf * by RedBack Networks Inc.
10 1.1.4.1 mjf *
11 1.1.4.1 mjf * Author: Bill Sommerfeld
12 1.1.4.1 mjf *
13 1.1.4.1 mjf * Redistribution and use in source and binary forms, with or without
14 1.1.4.1 mjf * modification, are permitted provided that the following conditions
15 1.1.4.1 mjf * are met:
16 1.1.4.1 mjf * 1. Redistributions of source code must retain the above copyright
17 1.1.4.1 mjf * notice, this list of conditions and the following disclaimer.
18 1.1.4.1 mjf * 2. Redistributions in binary form must reproduce the above copyright
19 1.1.4.1 mjf * notice, this list of conditions and the following disclaimer in the
20 1.1.4.1 mjf * documentation and/or other materials provided with the distribution.
21 1.1.4.1 mjf * 3. All advertising materials mentioning features or use of this software
22 1.1.4.1 mjf * must display the following acknowledgement:
23 1.1.4.1 mjf * This product includes software developed by the NetBSD
24 1.1.4.1 mjf * Foundation, Inc. and its contributors.
25 1.1.4.1 mjf * 4. Neither the name of The NetBSD Foundation nor the names of its
26 1.1.4.1 mjf * contributors may be used to endorse or promote products derived
27 1.1.4.1 mjf * from this software without specific prior written permission.
28 1.1.4.1 mjf *
29 1.1.4.1 mjf * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
30 1.1.4.1 mjf * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
31 1.1.4.1 mjf * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32 1.1.4.1 mjf * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
33 1.1.4.1 mjf * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34 1.1.4.1 mjf * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 1.1.4.1 mjf * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 1.1.4.1 mjf * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37 1.1.4.1 mjf * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 1.1.4.1 mjf * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39 1.1.4.1 mjf * POSSIBILITY OF SUCH DAMAGE.
40 1.1.4.1 mjf */
41 1.1.4.1 mjf
42 1.1.4.1 mjf /*
43 1.1.4.1 mjf * Copyright (c) 1999 Stefan Grefen
44 1.1.4.1 mjf *
45 1.1.4.1 mjf * Redistribution and use in source and binary forms, with or without
46 1.1.4.1 mjf * modification, are permitted provided that the following conditions
47 1.1.4.1 mjf * are met:
48 1.1.4.1 mjf * 1. Redistributions of source code must retain the above copyright
49 1.1.4.1 mjf * notice, this list of conditions and the following disclaimer.
50 1.1.4.1 mjf * 2. Redistributions in binary form must reproduce the above copyright
51 1.1.4.1 mjf * notice, this list of conditions and the following disclaimer in the
52 1.1.4.1 mjf * documentation and/or other materials provided with the distribution.
53 1.1.4.1 mjf * 3. All advertising materials mentioning features or use of this software
54 1.1.4.1 mjf * must display the following acknowledgement:
55 1.1.4.1 mjf * This product includes software developed by the NetBSD
56 1.1.4.1 mjf * Foundation, Inc. and its contributors.
57 1.1.4.1 mjf * 4. Neither the name of The NetBSD Foundation nor the names of its
58 1.1.4.1 mjf * contributors may be used to endorse or promote products derived
59 1.1.4.1 mjf * from this software without specific prior written permission.
60 1.1.4.1 mjf *
61 1.1.4.1 mjf * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
62 1.1.4.1 mjf * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
63 1.1.4.1 mjf * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
64 1.1.4.1 mjf * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
65 1.1.4.1 mjf * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
66 1.1.4.1 mjf * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
67 1.1.4.1 mjf * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
68 1.1.4.1 mjf * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
69 1.1.4.1 mjf * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
70 1.1.4.1 mjf * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
71 1.1.4.1 mjf * SUCH DAMAGE.
72 1.1.4.1 mjf */
73 1.1.4.1 mjf
74 1.1.4.1 mjf #include <sys/cdefs.h>
75 1.1.4.3 mjf __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.1.4.3 2008/02/18 21:05:20 mjf Exp $");
76 1.1.4.1 mjf
77 1.1.4.1 mjf #include "opt_ddb.h"
78 1.1.4.1 mjf #include "opt_multiprocessor.h"
79 1.1.4.1 mjf #include "opt_mpbios.h" /* for MPDEBUG */
80 1.1.4.1 mjf #include "opt_mtrr.h"
81 1.1.4.1 mjf #include "opt_xen.h"
82 1.1.4.1 mjf
83 1.1.4.1 mjf #include "lapic.h"
84 1.1.4.1 mjf #include "ioapic.h"
85 1.1.4.1 mjf
86 1.1.4.1 mjf #include <sys/param.h>
87 1.1.4.1 mjf #include <sys/proc.h>
88 1.1.4.1 mjf #include <sys/user.h>
89 1.1.4.1 mjf #include <sys/systm.h>
90 1.1.4.1 mjf #include <sys/device.h>
91 1.1.4.1 mjf #include <sys/malloc.h>
92 1.1.4.1 mjf
93 1.1.4.1 mjf #include <uvm/uvm_extern.h>
94 1.1.4.1 mjf
95 1.1.4.1 mjf #include <machine/cpu.h>
96 1.1.4.1 mjf #include <machine/cpufunc.h>
97 1.1.4.1 mjf #include <machine/cpuvar.h>
98 1.1.4.1 mjf #include <machine/pmap.h>
99 1.1.4.1 mjf #include <machine/vmparam.h>
100 1.1.4.1 mjf #include <machine/mpbiosvar.h>
101 1.1.4.1 mjf #include <machine/pcb.h>
102 1.1.4.1 mjf #include <machine/specialreg.h>
103 1.1.4.1 mjf #include <machine/segments.h>
104 1.1.4.1 mjf #include <machine/gdt.h>
105 1.1.4.1 mjf #include <machine/mtrr.h>
106 1.1.4.1 mjf #include <machine/pio.h>
107 1.1.4.1 mjf
108 1.1.4.1 mjf #ifdef XEN3
109 1.1.4.1 mjf #include <xen/vcpuvar.h>
110 1.1.4.1 mjf #endif
111 1.1.4.1 mjf
112 1.1.4.1 mjf #if NLAPIC > 0
113 1.1.4.1 mjf #include <machine/apicvar.h>
114 1.1.4.1 mjf #include <machine/i82489reg.h>
115 1.1.4.1 mjf #include <machine/i82489var.h>
116 1.1.4.1 mjf #endif
117 1.1.4.1 mjf
118 1.1.4.1 mjf #if NIOAPIC > 0
119 1.1.4.1 mjf #include <machine/i82093var.h>
120 1.1.4.1 mjf #endif
121 1.1.4.1 mjf
122 1.1.4.1 mjf #include <dev/ic/mc146818reg.h>
123 1.1.4.1 mjf #include <dev/isa/isareg.h>
124 1.1.4.1 mjf
125 1.1.4.1 mjf int cpu_match(struct device *, struct cfdata *, void *);
126 1.1.4.1 mjf void cpu_attach(struct device *, struct device *, void *);
127 1.1.4.1 mjf #ifdef XEN3
128 1.1.4.1 mjf int vcpu_match(struct device *, struct cfdata *, void *);
129 1.1.4.1 mjf void vcpu_attach(struct device *, struct device *, void *);
130 1.1.4.1 mjf #endif
131 1.1.4.1 mjf void cpu_attach_common(struct device *, struct device *, void *);
132 1.1.4.3 mjf void cpu_offline_md(void);
133 1.1.4.1 mjf
134 1.1.4.1 mjf struct cpu_softc {
135 1.1.4.1 mjf struct device sc_dev; /* device tree glue */
136 1.1.4.1 mjf struct cpu_info *sc_info; /* pointer to CPU info */
137 1.1.4.1 mjf };
138 1.1.4.1 mjf
139 1.1.4.2 mjf int mp_cpu_start(struct cpu_info *, paddr_t);
140 1.1.4.1 mjf void mp_cpu_start_cleanup(struct cpu_info *);
141 1.1.4.1 mjf const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
142 1.1.4.1 mjf mp_cpu_start_cleanup };
143 1.1.4.1 mjf
144 1.1.4.1 mjf CFATTACH_DECL(cpu, sizeof(struct cpu_softc),
145 1.1.4.1 mjf cpu_match, cpu_attach, NULL, NULL);
146 1.1.4.1 mjf #ifdef XEN3
147 1.1.4.1 mjf CFATTACH_DECL(vcpu, sizeof(struct cpu_softc),
148 1.1.4.1 mjf vcpu_match, vcpu_attach, NULL, NULL);
149 1.1.4.1 mjf #endif
150 1.1.4.1 mjf
151 1.1.4.1 mjf /*
152 1.1.4.1 mjf * Statically-allocated CPU info for the primary CPU (or the only
153 1.1.4.1 mjf * CPU, on uniprocessors). The CPU info list is initialized to
154 1.1.4.1 mjf * point at it.
155 1.1.4.1 mjf */
156 1.1.4.1 mjf #ifdef TRAPLOG
157 1.1.4.1 mjf #include <machine/tlog.h>
158 1.1.4.1 mjf struct tlog tlog_primary;
159 1.1.4.1 mjf #endif
160 1.1.4.1 mjf struct cpu_info cpu_info_primary = {
161 1.1.4.3 mjf .ci_dev = 0,
162 1.1.4.1 mjf .ci_self = &cpu_info_primary,
163 1.1.4.2 mjf .ci_idepth = -1,
164 1.1.4.1 mjf .ci_curlwp = &lwp0,
165 1.1.4.1 mjf #ifdef TRAPLOG
166 1.1.4.1 mjf .ci_tlog = &tlog_primary,
167 1.1.4.1 mjf #endif
168 1.1.4.1 mjf
169 1.1.4.1 mjf };
170 1.1.4.1 mjf struct cpu_info phycpu_info_primary = {
171 1.1.4.3 mjf .ci_dev = 0,
172 1.1.4.1 mjf .ci_self = &phycpu_info_primary,
173 1.1.4.1 mjf };
174 1.1.4.1 mjf
175 1.1.4.1 mjf struct cpu_info *cpu_info_list = &cpu_info_primary;
176 1.1.4.1 mjf
177 1.1.4.1 mjf static void cpu_set_tss_gates(struct cpu_info *ci);
178 1.1.4.1 mjf
179 1.1.4.1 mjf u_int32_t cpus_attached = 0;
180 1.1.4.1 mjf
181 1.1.4.1 mjf struct cpu_info *phycpu_info[X86_MAXPROCS] = { &cpu_info_primary };
182 1.1.4.1 mjf
183 1.1.4.1 mjf #ifdef MULTIPROCESSOR
184 1.1.4.1 mjf /*
185 1.1.4.1 mjf * Array of CPU info structures. Must be statically-allocated because
186 1.1.4.1 mjf * curproc, etc. are used early.
187 1.1.4.1 mjf */
188 1.1.4.1 mjf struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary };
189 1.1.4.1 mjf
190 1.1.4.1 mjf u_int32_t cpus_running = 0;
191 1.1.4.1 mjf
192 1.1.4.1 mjf void cpu_hatch(void *);
193 1.1.4.1 mjf static void cpu_boot_secondary(struct cpu_info *ci);
194 1.1.4.1 mjf static void cpu_start_secondary(struct cpu_info *ci);
195 1.1.4.1 mjf static void cpu_copy_trampoline(void);
196 1.1.4.1 mjf
197 1.1.4.1 mjf /*
198 1.1.4.1 mjf * Runs once per boot once multiprocessor goo has been detected and
199 1.1.4.1 mjf * the local APIC on the boot processor has been mapped.
200 1.1.4.1 mjf *
201 1.1.4.1 mjf * Called from lapic_boot_init() (from mpbios_scan()).
202 1.1.4.1 mjf */
203 1.1.4.1 mjf void
204 1.1.4.1 mjf cpu_init_first()
205 1.1.4.1 mjf {
206 1.1.4.1 mjf int cpunum = lapic_cpu_number();
207 1.1.4.1 mjf
208 1.1.4.1 mjf if (cpunum != 0) {
209 1.1.4.1 mjf cpu_info[0] = NULL;
210 1.1.4.1 mjf cpu_info[cpunum] = &cpu_info_primary;
211 1.1.4.1 mjf }
212 1.1.4.1 mjf
213 1.1.4.1 mjf cpu_copy_trampoline();
214 1.1.4.1 mjf }
215 1.1.4.1 mjf #endif
216 1.1.4.1 mjf
217 1.1.4.1 mjf int
218 1.1.4.1 mjf cpu_match(parent, match, aux)
219 1.1.4.1 mjf struct device *parent;
220 1.1.4.1 mjf struct cfdata *match;
221 1.1.4.1 mjf void *aux;
222 1.1.4.1 mjf {
223 1.1.4.1 mjf
224 1.1.4.1 mjf return 1;
225 1.1.4.1 mjf }
226 1.1.4.1 mjf
227 1.1.4.1 mjf void
228 1.1.4.1 mjf cpu_attach(parent, self, aux)
229 1.1.4.1 mjf struct device *parent, *self;
230 1.1.4.1 mjf void *aux;
231 1.1.4.1 mjf {
232 1.1.4.1 mjf #ifdef XEN3
233 1.1.4.1 mjf struct cpu_softc *sc = (void *) self;
234 1.1.4.1 mjf struct cpu_attach_args *caa = aux;
235 1.1.4.1 mjf struct cpu_info *ci;
236 1.1.4.1 mjf int cpunum = caa->cpu_number;
237 1.1.4.1 mjf
238 1.1.4.1 mjf /*
239 1.1.4.1 mjf * If we're an Application Processor, allocate a cpu_info
240 1.1.4.1 mjf * structure, otherwise use the primary's.
241 1.1.4.1 mjf */
242 1.1.4.1 mjf if (caa->cpu_role == CPU_ROLE_AP) {
243 1.1.4.1 mjf ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK | M_ZERO);
244 1.1.4.1 mjf if (phycpu_info[cpunum] != NULL)
245 1.1.4.1 mjf panic("cpu at apic id %d already attached?", cpunum);
246 1.1.4.1 mjf phycpu_info[cpunum] = ci;
247 1.1.4.1 mjf } else {
248 1.1.4.1 mjf ci = &phycpu_info_primary;
249 1.1.4.1 mjf if (cpunum != 0) {
250 1.1.4.1 mjf phycpu_info[0] = NULL;
251 1.1.4.1 mjf phycpu_info[cpunum] = ci;
252 1.1.4.1 mjf }
253 1.1.4.1 mjf }
254 1.1.4.1 mjf
255 1.1.4.1 mjf ci->ci_self = ci;
256 1.1.4.1 mjf sc->sc_info = ci;
257 1.1.4.1 mjf
258 1.1.4.1 mjf ci->ci_dev = self;
259 1.1.4.1 mjf ci->ci_apicid = caa->cpu_number;
260 1.1.4.1 mjf ci->ci_cpuid = ci->ci_apicid;
261 1.1.4.1 mjf
262 1.1.4.1 mjf printf(": ");
263 1.1.4.1 mjf switch (caa->cpu_role) {
264 1.1.4.1 mjf case CPU_ROLE_SP:
265 1.1.4.1 mjf printf("(uniprocessor)\n");
266 1.1.4.1 mjf ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
267 1.1.4.1 mjf break;
268 1.1.4.1 mjf
269 1.1.4.1 mjf case CPU_ROLE_BP:
270 1.1.4.1 mjf printf("(boot processor)\n");
271 1.1.4.1 mjf ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
272 1.1.4.1 mjf #if NIOAPIC > 0
273 1.1.4.1 mjf ioapic_bsp_id = caa->cpu_number;
274 1.1.4.1 mjf #endif
275 1.1.4.1 mjf break;
276 1.1.4.1 mjf
277 1.1.4.1 mjf case CPU_ROLE_AP:
278 1.1.4.1 mjf /*
279 1.1.4.1 mjf * report on an AP
280 1.1.4.1 mjf */
281 1.1.4.1 mjf printf("(application processor)\n");
282 1.1.4.1 mjf break;
283 1.1.4.1 mjf
284 1.1.4.1 mjf default:
285 1.1.4.1 mjf panic("unknown processor type??\n");
286 1.1.4.1 mjf }
287 1.1.4.1 mjf return;
288 1.1.4.1 mjf #else
289 1.1.4.1 mjf cpu_attach_common(parent, self, aux);
290 1.1.4.1 mjf #endif
291 1.1.4.1 mjf }
292 1.1.4.1 mjf
293 1.1.4.1 mjf #ifdef XEN3
294 1.1.4.1 mjf int
295 1.1.4.1 mjf vcpu_match(parent, match, aux)
296 1.1.4.1 mjf struct device *parent;
297 1.1.4.1 mjf struct cfdata *match;
298 1.1.4.1 mjf void *aux;
299 1.1.4.1 mjf {
300 1.1.4.1 mjf struct vcpu_attach_args *vcaa = aux;
301 1.1.4.1 mjf
302 1.1.4.1 mjf if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
303 1.1.4.1 mjf return 1;
304 1.1.4.1 mjf return 0;
305 1.1.4.1 mjf }
306 1.1.4.1 mjf
307 1.1.4.1 mjf void
308 1.1.4.1 mjf vcpu_attach(parent, self, aux)
309 1.1.4.1 mjf struct device *parent, *self;
310 1.1.4.1 mjf void *aux;
311 1.1.4.1 mjf {
312 1.1.4.1 mjf struct vcpu_attach_args *vcaa = aux;
313 1.1.4.1 mjf
314 1.1.4.1 mjf cpu_attach_common(parent, self, &vcaa->vcaa_caa);
315 1.1.4.1 mjf }
316 1.1.4.1 mjf #endif
317 1.1.4.1 mjf
318 1.1.4.1 mjf static void
319 1.1.4.1 mjf cpu_vm_init(struct cpu_info *ci)
320 1.1.4.1 mjf {
321 1.1.4.1 mjf int ncolors = 2, i;
322 1.1.4.1 mjf
323 1.1.4.1 mjf for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
324 1.1.4.1 mjf struct x86_cache_info *cai;
325 1.1.4.1 mjf int tcolors;
326 1.1.4.1 mjf
327 1.1.4.1 mjf cai = &ci->ci_cinfo[i];
328 1.1.4.1 mjf
329 1.1.4.1 mjf tcolors = atop(cai->cai_totalsize);
330 1.1.4.1 mjf switch(cai->cai_associativity) {
331 1.1.4.1 mjf case 0xff:
332 1.1.4.1 mjf tcolors = 1; /* fully associative */
333 1.1.4.1 mjf break;
334 1.1.4.1 mjf case 0:
335 1.1.4.1 mjf case 1:
336 1.1.4.1 mjf break;
337 1.1.4.1 mjf default:
338 1.1.4.1 mjf tcolors /= cai->cai_associativity;
339 1.1.4.1 mjf }
340 1.1.4.1 mjf ncolors = max(ncolors, tcolors);
341 1.1.4.1 mjf }
342 1.1.4.1 mjf
343 1.1.4.1 mjf /*
344 1.1.4.1 mjf * Knowing the size of the largest cache on this CPU, re-color
345 1.1.4.1 mjf * our pages.
346 1.1.4.1 mjf */
347 1.1.4.1 mjf if (ncolors <= uvmexp.ncolors)
348 1.1.4.1 mjf return;
349 1.1.4.1 mjf printf("%s: %d page colors\n", ci->ci_dev->dv_xname, ncolors);
350 1.1.4.1 mjf uvm_page_recolor(ncolors);
351 1.1.4.1 mjf }
352 1.1.4.1 mjf
353 1.1.4.1 mjf void
354 1.1.4.1 mjf cpu_attach_common(parent, self, aux)
355 1.1.4.1 mjf struct device *parent, *self;
356 1.1.4.1 mjf void *aux;
357 1.1.4.1 mjf {
358 1.1.4.1 mjf struct cpu_softc *sc = (void *) self;
359 1.1.4.1 mjf struct cpu_attach_args *caa = aux;
360 1.1.4.1 mjf struct cpu_info *ci;
361 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
362 1.1.4.1 mjf int cpunum = caa->cpu_number;
363 1.1.4.1 mjf #endif
364 1.1.4.1 mjf
365 1.1.4.1 mjf /*
366 1.1.4.1 mjf * If we're an Application Processor, allocate a cpu_info
367 1.1.4.1 mjf * structure, otherwise use the primary's.
368 1.1.4.1 mjf */
369 1.1.4.1 mjf if (caa->cpu_role == CPU_ROLE_AP) {
370 1.1.4.1 mjf ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK | M_ZERO);
371 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
372 1.1.4.1 mjf if (cpu_info[cpunum] != NULL)
373 1.1.4.1 mjf panic("cpu at apic id %d already attached?", cpunum);
374 1.1.4.1 mjf cpu_info[cpunum] = ci;
375 1.1.4.1 mjf #endif
376 1.1.4.1 mjf #ifdef TRAPLOG
377 1.1.4.1 mjf ci->ci_tlog_base = malloc(sizeof(struct tlog),
378 1.1.4.1 mjf M_DEVBUF, M_WAITOK);
379 1.1.4.1 mjf #endif
380 1.1.4.1 mjf } else {
381 1.1.4.1 mjf ci = &cpu_info_primary;
382 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
383 1.1.4.1 mjf if (cpunum != lapic_cpu_number()) {
384 1.1.4.1 mjf panic("%s: running CPU is at apic %d"
385 1.1.4.1 mjf " instead of at expected %d",
386 1.1.4.1 mjf sc->sc_dev.dv_xname, lapic_cpu_number(), cpunum);
387 1.1.4.1 mjf }
388 1.1.4.1 mjf #endif
389 1.1.4.1 mjf }
390 1.1.4.1 mjf
391 1.1.4.1 mjf ci->ci_self = ci;
392 1.1.4.1 mjf sc->sc_info = ci;
393 1.1.4.1 mjf
394 1.1.4.1 mjf ci->ci_dev = self;
395 1.1.4.1 mjf ci->ci_apicid = caa->cpu_number;
396 1.1.4.1 mjf #ifdef MULTIPROCESSOR
397 1.1.4.1 mjf ci->ci_cpuid = ci->ci_apicid;
398 1.1.4.1 mjf #else
399 1.1.4.1 mjf ci->ci_cpuid = 0; /* False for APs, but they're not used anyway */
400 1.1.4.1 mjf #endif
401 1.1.4.1 mjf ci->ci_cpumask = (1 << ci->ci_cpuid);
402 1.1.4.1 mjf ci->ci_func = caa->cpu_func;
403 1.1.4.1 mjf
404 1.1.4.1 mjf if (caa->cpu_role == CPU_ROLE_AP) {
405 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
406 1.1.4.1 mjf int error;
407 1.1.4.1 mjf
408 1.1.4.1 mjf error = mi_cpu_attach(ci);
409 1.1.4.1 mjf if (error != 0) {
410 1.1.4.1 mjf aprint_normal("\n");
411 1.1.4.1 mjf aprint_error("%s: mi_cpu_attach failed with %d\n",
412 1.1.4.1 mjf sc->sc_dev.dv_xname, error);
413 1.1.4.1 mjf return;
414 1.1.4.1 mjf }
415 1.1.4.1 mjf #endif
416 1.1.4.1 mjf } else {
417 1.1.4.1 mjf KASSERT(ci->ci_data.cpu_idlelwp != NULL);
418 1.1.4.1 mjf }
419 1.1.4.1 mjf
420 1.1.4.1 mjf pmap_reference(pmap_kernel());
421 1.1.4.1 mjf ci->ci_pmap = pmap_kernel();
422 1.1.4.1 mjf ci->ci_tlbstate = TLBSTATE_STALE;
423 1.1.4.1 mjf
424 1.1.4.1 mjf /* further PCB init done later. */
425 1.1.4.1 mjf
426 1.1.4.1 mjf printf(": ");
427 1.1.4.1 mjf
428 1.1.4.1 mjf switch (caa->cpu_role) {
429 1.1.4.1 mjf case CPU_ROLE_SP:
430 1.1.4.1 mjf printf("(uniprocessor)\n");
431 1.1.4.1 mjf ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
432 1.1.4.1 mjf cpu_intr_init(ci);
433 1.1.4.1 mjf identifycpu(ci);
434 1.1.4.1 mjf cpu_init(ci);
435 1.1.4.1 mjf cpu_set_tss_gates(ci);
436 1.1.4.1 mjf break;
437 1.1.4.1 mjf
438 1.1.4.1 mjf case CPU_ROLE_BP:
439 1.1.4.1 mjf printf("apid %d (boot processor)\n", caa->cpu_number);
440 1.1.4.1 mjf ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
441 1.1.4.1 mjf cpu_intr_init(ci);
442 1.1.4.1 mjf identifycpu(ci);
443 1.1.4.1 mjf cpu_init(ci);
444 1.1.4.1 mjf cpu_set_tss_gates(ci);
445 1.1.4.1 mjf break;
446 1.1.4.1 mjf
447 1.1.4.1 mjf case CPU_ROLE_AP:
448 1.1.4.1 mjf /*
449 1.1.4.1 mjf * report on an AP
450 1.1.4.1 mjf */
451 1.1.4.1 mjf printf("apid %d (application processor)\n", caa->cpu_number);
452 1.1.4.1 mjf
453 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
454 1.1.4.1 mjf cpu_intr_init(ci);
455 1.1.4.1 mjf gdt_alloc_cpu(ci);
456 1.1.4.1 mjf cpu_set_tss_gates(ci);
457 1.1.4.1 mjf cpu_start_secondary(ci);
458 1.1.4.1 mjf if (ci->ci_flags & CPUF_PRESENT) {
459 1.1.4.1 mjf identifycpu(ci);
460 1.1.4.1 mjf ci->ci_next = cpu_info_list->ci_next;
461 1.1.4.1 mjf cpu_info_list->ci_next = ci;
462 1.1.4.1 mjf }
463 1.1.4.1 mjf #else
464 1.1.4.1 mjf printf("%s: not started\n", sc->sc_dev.dv_xname);
465 1.1.4.1 mjf #endif
466 1.1.4.1 mjf break;
467 1.1.4.1 mjf
468 1.1.4.1 mjf default:
469 1.1.4.1 mjf panic("unknown processor type??\n");
470 1.1.4.1 mjf }
471 1.1.4.1 mjf cpu_vm_init(ci);
472 1.1.4.1 mjf
473 1.1.4.1 mjf cpus_attached |= (1 << ci->ci_cpuid);
474 1.1.4.1 mjf
475 1.1.4.1 mjf #if defined(MULTIPROCESSOR)
476 1.1.4.1 mjf if (mp_verbose) {
477 1.1.4.1 mjf struct lwp *l = ci->ci_data.cpu_idlelwp;
478 1.1.4.1 mjf
479 1.1.4.1 mjf aprint_verbose("%s: idle lwp at %p, idle sp at 0x%x\n",
480 1.1.4.1 mjf sc->sc_dev.dv_xname, l, l->l_addr->u_pcb.pcb_esp);
481 1.1.4.1 mjf }
482 1.1.4.1 mjf #endif
483 1.1.4.1 mjf }
484 1.1.4.1 mjf
485 1.1.4.1 mjf /*
486 1.1.4.1 mjf * Initialize the processor appropriately.
487 1.1.4.1 mjf */
488 1.1.4.1 mjf
489 1.1.4.1 mjf void
490 1.1.4.1 mjf cpu_init(ci)
491 1.1.4.1 mjf struct cpu_info *ci;
492 1.1.4.1 mjf {
493 1.1.4.1 mjf /* configure the CPU if needed */
494 1.1.4.1 mjf if (ci->cpu_setup != NULL)
495 1.1.4.1 mjf (*ci->cpu_setup)(ci);
496 1.1.4.1 mjf
497 1.1.4.1 mjf /*
498 1.1.4.1 mjf * On a P6 or above, enable global TLB caching if the
499 1.1.4.1 mjf * hardware supports it.
500 1.1.4.1 mjf */
501 1.1.4.1 mjf if (cpu_feature & CPUID_PGE)
502 1.1.4.1 mjf lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
503 1.1.4.1 mjf
504 1.1.4.1 mjf #ifdef XXXMTRR
505 1.1.4.1 mjf /*
506 1.1.4.1 mjf * On a P6 or above, initialize MTRR's if the hardware supports them.
507 1.1.4.1 mjf */
508 1.1.4.1 mjf if (cpu_feature & CPUID_MTRR) {
509 1.1.4.1 mjf if ((ci->ci_flags & CPUF_AP) == 0)
510 1.1.4.1 mjf i686_mtrr_init_first();
511 1.1.4.1 mjf mtrr_init_cpu(ci);
512 1.1.4.1 mjf }
513 1.1.4.1 mjf #endif
514 1.1.4.1 mjf /*
515 1.1.4.1 mjf * If we have FXSAVE/FXRESTOR, use them.
516 1.1.4.1 mjf */
517 1.1.4.1 mjf if (cpu_feature & CPUID_FXSR) {
518 1.1.4.1 mjf lcr4(rcr4() | CR4_OSFXSR);
519 1.1.4.1 mjf
520 1.1.4.1 mjf /*
521 1.1.4.1 mjf * If we have SSE/SSE2, enable XMM exceptions.
522 1.1.4.1 mjf */
523 1.1.4.1 mjf if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
524 1.1.4.1 mjf lcr4(rcr4() | CR4_OSXMMEXCPT);
525 1.1.4.1 mjf }
526 1.1.4.1 mjf
527 1.1.4.1 mjf #ifdef MULTIPROCESSOR
528 1.1.4.1 mjf ci->ci_flags |= CPUF_RUNNING;
529 1.1.4.1 mjf cpus_running |= 1 << ci->ci_cpuid;
530 1.1.4.1 mjf #endif
531 1.1.4.1 mjf }
532 1.1.4.1 mjf
533 1.1.4.1 mjf
534 1.1.4.1 mjf #ifdef MULTIPROCESSOR
535 1.1.4.1 mjf void
536 1.1.4.1 mjf cpu_boot_secondary_processors()
537 1.1.4.1 mjf {
538 1.1.4.1 mjf struct cpu_info *ci;
539 1.1.4.1 mjf u_long i;
540 1.1.4.1 mjf
541 1.1.4.1 mjf for (i=0; i < X86_MAXPROCS; i++) {
542 1.1.4.1 mjf ci = cpu_info[i];
543 1.1.4.1 mjf if (ci == NULL)
544 1.1.4.1 mjf continue;
545 1.1.4.1 mjf if (ci->ci_data.cpu_idlelwp == NULL)
546 1.1.4.1 mjf continue;
547 1.1.4.1 mjf if ((ci->ci_flags & CPUF_PRESENT) == 0)
548 1.1.4.1 mjf continue;
549 1.1.4.1 mjf if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
550 1.1.4.1 mjf continue;
551 1.1.4.1 mjf cpu_boot_secondary(ci);
552 1.1.4.1 mjf }
553 1.1.4.1 mjf }
554 1.1.4.1 mjf
555 1.1.4.1 mjf static void
556 1.1.4.1 mjf cpu_init_idle_lwp(struct cpu_info *ci)
557 1.1.4.1 mjf {
558 1.1.4.1 mjf struct lwp *l = ci->ci_data.cpu_idlelwp;
559 1.1.4.1 mjf struct pcb *pcb = &l->l_addr->u_pcb;
560 1.1.4.1 mjf
561 1.1.4.1 mjf pcb->pcb_cr0 = rcr0();
562 1.1.4.1 mjf }
563 1.1.4.1 mjf
564 1.1.4.1 mjf void
565 1.1.4.1 mjf cpu_init_idle_lwps()
566 1.1.4.1 mjf {
567 1.1.4.1 mjf struct cpu_info *ci;
568 1.1.4.1 mjf u_long i;
569 1.1.4.1 mjf
570 1.1.4.1 mjf for (i = 0; i < X86_MAXPROCS; i++) {
571 1.1.4.1 mjf ci = cpu_info[i];
572 1.1.4.1 mjf if (ci == NULL)
573 1.1.4.1 mjf continue;
574 1.1.4.1 mjf if (ci->ci_data.cpu_idlelwp == NULL)
575 1.1.4.1 mjf continue;
576 1.1.4.1 mjf if ((ci->ci_flags & CPUF_PRESENT) == 0)
577 1.1.4.1 mjf continue;
578 1.1.4.1 mjf cpu_init_idle_lwp(ci);
579 1.1.4.1 mjf }
580 1.1.4.1 mjf }
581 1.1.4.1 mjf
582 1.1.4.1 mjf void
583 1.1.4.1 mjf cpu_start_secondary (ci)
584 1.1.4.1 mjf struct cpu_info *ci;
585 1.1.4.1 mjf {
586 1.1.4.1 mjf int i;
587 1.1.4.1 mjf struct pmap *kpm = pmap_kernel();
588 1.1.4.1 mjf extern u_int32_t mp_pdirpa;
589 1.1.4.1 mjf
590 1.1.4.1 mjf mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
591 1.1.4.1 mjf
592 1.1.4.1 mjf ci->ci_flags |= CPUF_AP;
593 1.1.4.1 mjf
594 1.1.4.1 mjf printf("%s: starting\n", ci->ci_dev->dv_xname);
595 1.1.4.1 mjf
596 1.1.4.1 mjf ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
597 1.1.4.1 mjf CPU_STARTUP(ci);
598 1.1.4.1 mjf
599 1.1.4.1 mjf /*
600 1.1.4.1 mjf * wait for it to become ready
601 1.1.4.1 mjf */
602 1.1.4.1 mjf for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i>0;i--) {
603 1.1.4.1 mjf delay(10);
604 1.1.4.1 mjf }
605 1.1.4.1 mjf if (! (ci->ci_flags & CPUF_PRESENT)) {
606 1.1.4.1 mjf printf("%s: failed to become ready\n", ci->ci_dev->dv_xname);
607 1.1.4.1 mjf #if defined(MPDEBUG) && defined(DDB)
608 1.1.4.1 mjf printf("dropping into debugger; continue from here to resume boot\n");
609 1.1.4.1 mjf Debugger();
610 1.1.4.1 mjf #endif
611 1.1.4.1 mjf }
612 1.1.4.1 mjf
613 1.1.4.1 mjf CPU_START_CLEANUP(ci);
614 1.1.4.1 mjf }
615 1.1.4.1 mjf
616 1.1.4.1 mjf void
617 1.1.4.1 mjf cpu_boot_secondary(ci)
618 1.1.4.1 mjf struct cpu_info *ci;
619 1.1.4.1 mjf {
620 1.1.4.1 mjf int i;
621 1.1.4.1 mjf
622 1.1.4.1 mjf ci->ci_flags |= CPUF_GO; /* XXX atomic */
623 1.1.4.1 mjf
624 1.1.4.1 mjf for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i>0;i--) {
625 1.1.4.1 mjf delay(10);
626 1.1.4.1 mjf }
627 1.1.4.1 mjf if (! (ci->ci_flags & CPUF_RUNNING)) {
628 1.1.4.1 mjf printf("CPU failed to start\n");
629 1.1.4.1 mjf #if defined(MPDEBUG) && defined(DDB)
630 1.1.4.1 mjf printf("dropping into debugger; continue from here to resume boot\n");
631 1.1.4.1 mjf Debugger();
632 1.1.4.1 mjf #endif
633 1.1.4.1 mjf }
634 1.1.4.1 mjf }
635 1.1.4.1 mjf
636 1.1.4.1 mjf /*
637 1.1.4.1 mjf * The CPU ends up here when its ready to run
638 1.1.4.1 mjf * This is called from code in mptramp.s; at this point, we are running
639 1.1.4.1 mjf * in the idle pcb/idle stack of the new CPU. When this function returns,
640 1.1.4.1 mjf * this processor will enter the idle loop and start looking for work.
641 1.1.4.1 mjf *
642 1.1.4.1 mjf * XXX should share some of this with init386 in machdep.c
643 1.1.4.1 mjf */
644 1.1.4.1 mjf void
645 1.1.4.1 mjf cpu_hatch(void *v)
646 1.1.4.1 mjf {
647 1.1.4.1 mjf struct cpu_info *ci = (struct cpu_info *)v;
648 1.1.4.1 mjf int s;
649 1.1.4.1 mjf #ifdef __x86_64__
650 1.1.4.1 mjf cpu_init_msrs(ci);
651 1.1.4.1 mjf #endif
652 1.1.4.1 mjf
653 1.1.4.1 mjf cpu_probe_features(ci);
654 1.1.4.1 mjf cpu_feature &= ci->ci_feature_flags;
655 1.1.4.1 mjf /* not on Xen... */
656 1.1.4.1 mjf cpu_feature &= ~(CPUID_PGE|CPUID_PSE|CPUID_MTRR|CPUID_FXSR|CPUID_NOX);
657 1.1.4.1 mjf
658 1.1.4.1 mjf #ifdef DEBUG
659 1.1.4.1 mjf if (ci->ci_flags & CPUF_PRESENT)
660 1.1.4.1 mjf panic("%s: already running!?", ci->ci_dev->dv_xname);
661 1.1.4.1 mjf #endif
662 1.1.4.1 mjf
663 1.1.4.1 mjf ci->ci_flags |= CPUF_PRESENT;
664 1.1.4.1 mjf
665 1.1.4.1 mjf lapic_enable();
666 1.1.4.1 mjf lapic_initclocks();
667 1.1.4.1 mjf
668 1.1.4.1 mjf while ((ci->ci_flags & CPUF_GO) == 0)
669 1.1.4.1 mjf delay(10);
670 1.1.4.1 mjf #ifdef DEBUG
671 1.1.4.1 mjf if (ci->ci_flags & CPUF_RUNNING)
672 1.1.4.1 mjf panic("%s: already running!?", ci->ci_dev->dv_xname);
673 1.1.4.1 mjf #endif
674 1.1.4.1 mjf
675 1.1.4.1 mjf lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
676 1.1.4.1 mjf cpu_init_idt();
677 1.1.4.1 mjf lapic_set_lvt();
678 1.1.4.1 mjf gdt_init_cpu(ci);
679 1.1.4.1 mjf npxinit(ci);
680 1.1.4.1 mjf
681 1.1.4.1 mjf lldt(GSEL(GLDT_SEL, SEL_KPL));
682 1.1.4.1 mjf
683 1.1.4.1 mjf cpu_init(ci);
684 1.1.4.1 mjf
685 1.1.4.1 mjf s = splhigh();
686 1.1.4.1 mjf lapic_tpr = 0;
687 1.1.4.1 mjf enable_intr();
688 1.1.4.1 mjf
689 1.1.4.1 mjf printf("%s: CPU %ld running\n",ci->ci_dev->dv_xname, ci->ci_cpuid);
690 1.1.4.1 mjf if (ci->ci_feature_flags & CPUID_TSC)
691 1.1.4.1 mjf cc_microset(ci);
692 1.1.4.1 mjf splx(s);
693 1.1.4.1 mjf }
694 1.1.4.1 mjf
695 1.1.4.1 mjf #if defined(DDB)
696 1.1.4.1 mjf
697 1.1.4.1 mjf #include <ddb/db_output.h>
698 1.1.4.1 mjf #include <machine/db_machdep.h>
699 1.1.4.1 mjf
700 1.1.4.1 mjf /*
701 1.1.4.1 mjf * Dump CPU information from ddb.
702 1.1.4.1 mjf */
703 1.1.4.1 mjf void
704 1.1.4.1 mjf cpu_debug_dump(void)
705 1.1.4.1 mjf {
706 1.1.4.1 mjf struct cpu_info *ci;
707 1.1.4.1 mjf CPU_INFO_ITERATOR cii;
708 1.1.4.1 mjf
709 1.1.4.1 mjf db_printf("addr dev id flags ipis curproc fpcurproc\n");
710 1.1.4.1 mjf for (CPU_INFO_FOREACH(cii, ci)) {
711 1.1.4.1 mjf db_printf("%p %s %ld %x %x %10p %10p\n",
712 1.1.4.1 mjf ci,
713 1.1.4.1 mjf ci->ci_dev == NULL ? "BOOT" : ci->ci_dev->dv_xname,
714 1.1.4.1 mjf ci->ci_cpuid,
715 1.1.4.1 mjf ci->ci_flags, ci->ci_ipis,
716 1.1.4.1 mjf ci->ci_curlwp,
717 1.1.4.1 mjf ci->ci_fpcurlwp);
718 1.1.4.1 mjf }
719 1.1.4.1 mjf }
720 1.1.4.1 mjf #endif
721 1.1.4.1 mjf
722 1.1.4.1 mjf static void
723 1.1.4.1 mjf cpu_copy_trampoline()
724 1.1.4.1 mjf {
725 1.1.4.1 mjf /*
726 1.1.4.1 mjf * Copy boot code.
727 1.1.4.1 mjf */
728 1.1.4.1 mjf extern u_char cpu_spinup_trampoline[];
729 1.1.4.1 mjf extern u_char cpu_spinup_trampoline_end[];
730 1.1.4.1 mjf pmap_kenter_pa((vaddr_t)MP_TRAMPOLINE, /* virtual */
731 1.1.4.1 mjf (paddr_t)MP_TRAMPOLINE, /* physical */
732 1.1.4.1 mjf VM_PROT_ALL); /* protection */
733 1.1.4.1 mjf memcpy((void *)MP_TRAMPOLINE,
734 1.1.4.1 mjf cpu_spinup_trampoline,
735 1.1.4.1 mjf cpu_spinup_trampoline_end-cpu_spinup_trampoline);
736 1.1.4.1 mjf }
737 1.1.4.1 mjf
738 1.1.4.1 mjf #endif
739 1.1.4.1 mjf
740 1.1.4.1 mjf
741 1.1.4.1 mjf /* XXX */
742 1.1.4.1 mjf #define IDTVEC(name) __CONCAT(X, name)
743 1.1.4.1 mjf typedef void (vector)(void);
744 1.1.4.1 mjf extern vector IDTVEC(tss_trap08);
745 1.1.4.1 mjf #ifdef DDB
746 1.1.4.1 mjf extern vector Xintrddbipi;
747 1.1.4.1 mjf extern int ddb_vec;
748 1.1.4.1 mjf #endif
749 1.1.4.1 mjf
750 1.1.4.1 mjf static void
751 1.1.4.1 mjf cpu_set_tss_gates(struct cpu_info *ci)
752 1.1.4.1 mjf {
753 1.1.4.1 mjf #if defined(DDB) && defined(MULTIPROCESSOR)
754 1.1.4.1 mjf /*
755 1.1.4.1 mjf * Set up separate handler for the DDB IPI, so that it doesn't
756 1.1.4.1 mjf * stomp on a possibly corrupted stack.
757 1.1.4.1 mjf *
758 1.1.4.1 mjf * XXX overwriting the gate set in db_machine_init.
759 1.1.4.1 mjf * Should rearrange the code so that it's set only once.
760 1.1.4.1 mjf */
761 1.1.4.1 mjf ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
762 1.1.4.1 mjf UVM_KMF_WIRED);
763 1.1.4.3 mjf tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
764 1.1.4.1 mjf Xintrddbipi);
765 1.1.4.1 mjf
766 1.1.4.1 mjf setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
767 1.1.4.1 mjf SDT_SYS386TSS, SEL_KPL, 0, 0);
768 1.1.4.1 mjf ci->ci_gdt[GIPITSS_SEL].sd = sd;
769 1.1.4.1 mjf
770 1.1.4.1 mjf setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
771 1.1.4.1 mjf GSEL(GIPITSS_SEL, SEL_KPL));
772 1.1.4.1 mjf #endif
773 1.1.4.1 mjf }
774 1.1.4.1 mjf
775 1.1.4.1 mjf int
776 1.1.4.2 mjf mp_cpu_start(struct cpu_info *ci, paddr_t target)
777 1.1.4.1 mjf {
778 1.1.4.1 mjf #if 0
779 1.1.4.1 mjf #if NLAPIC > 0
780 1.1.4.1 mjf int error;
781 1.1.4.1 mjf #endif
782 1.1.4.1 mjf unsigned short dwordptr[2];
783 1.1.4.1 mjf
784 1.1.4.1 mjf /*
785 1.1.4.1 mjf * "The BSP must initialize CMOS shutdown code to 0Ah ..."
786 1.1.4.1 mjf */
787 1.1.4.1 mjf
788 1.1.4.1 mjf outb(IO_RTC, NVRAM_RESET);
789 1.1.4.1 mjf outb(IO_RTC+1, NVRAM_RESET_JUMP);
790 1.1.4.1 mjf
791 1.1.4.1 mjf /*
792 1.1.4.1 mjf * "and the warm reset vector (DWORD based at 40:67) to point
793 1.1.4.1 mjf * to the AP startup code ..."
794 1.1.4.1 mjf */
795 1.1.4.1 mjf
796 1.1.4.1 mjf dwordptr[0] = 0;
797 1.1.4.2 mjf dwordptr[1] = target >> 4;
798 1.1.4.1 mjf
799 1.1.4.1 mjf pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE);
800 1.1.4.1 mjf memcpy ((u_int8_t *) 0x467, dwordptr, 4);
801 1.1.4.1 mjf pmap_kremove (0, PAGE_SIZE);
802 1.1.4.1 mjf
803 1.1.4.1 mjf #if NLAPIC > 0
804 1.1.4.1 mjf /*
805 1.1.4.1 mjf * ... prior to executing the following sequence:"
806 1.1.4.1 mjf */
807 1.1.4.1 mjf
808 1.1.4.1 mjf if (ci->ci_flags & CPUF_AP) {
809 1.1.4.1 mjf if ((error = x86_ipi_init(ci->ci_apicid)) != 0)
810 1.1.4.1 mjf return error;
811 1.1.4.1 mjf
812 1.1.4.1 mjf delay(10000);
813 1.1.4.1 mjf
814 1.1.4.1 mjf if (cpu_feature & CPUID_APIC) {
815 1.1.4.1 mjf
816 1.1.4.2 mjf if ((error = x86_ipi(target/PAGE_SIZE,
817 1.1.4.1 mjf ci->ci_apicid,
818 1.1.4.1 mjf LAPIC_DLMODE_STARTUP)) != 0)
819 1.1.4.1 mjf return error;
820 1.1.4.1 mjf delay(200);
821 1.1.4.1 mjf
822 1.1.4.2 mjf if ((error = x86_ipi(target/PAGE_SIZE,
823 1.1.4.1 mjf ci->ci_apicid,
824 1.1.4.1 mjf LAPIC_DLMODE_STARTUP)) != 0)
825 1.1.4.1 mjf return error;
826 1.1.4.1 mjf delay(200);
827 1.1.4.1 mjf }
828 1.1.4.1 mjf }
829 1.1.4.1 mjf #endif
830 1.1.4.1 mjf #endif /* 0 */
831 1.1.4.1 mjf return 0;
832 1.1.4.1 mjf }
833 1.1.4.1 mjf
834 1.1.4.1 mjf void
835 1.1.4.1 mjf mp_cpu_start_cleanup(struct cpu_info *ci)
836 1.1.4.1 mjf {
837 1.1.4.1 mjf #if 0
838 1.1.4.1 mjf /*
839 1.1.4.1 mjf * Ensure the NVRAM reset byte contains something vaguely sane.
840 1.1.4.1 mjf */
841 1.1.4.1 mjf
842 1.1.4.1 mjf outb(IO_RTC, NVRAM_RESET);
843 1.1.4.1 mjf outb(IO_RTC+1, NVRAM_RESET_RST);
844 1.1.4.1 mjf #endif
845 1.1.4.1 mjf }
846 1.1.4.1 mjf
847 1.1.4.1 mjf #ifdef __x86_64__
848 1.1.4.1 mjf
849 1.1.4.1 mjf void
850 1.1.4.2 mjf cpu_init_msrs(struct cpu_info *ci, bool full)
851 1.1.4.1 mjf {
852 1.1.4.2 mjf if (full) {
853 1.1.4.2 mjf HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
854 1.1.4.2 mjf HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (u_int64_t) ci);
855 1.1.4.2 mjf HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
856 1.1.4.2 mjf }
857 1.1.4.1 mjf }
858 1.1.4.1 mjf #endif /* __x86_64__ */
859 1.1.4.1 mjf
860 1.1.4.1 mjf void
861 1.1.4.1 mjf cpu_get_tsc_freq(struct cpu_info *ci)
862 1.1.4.1 mjf {
863 1.1.4.1 mjf #ifdef XEN3
864 1.1.4.1 mjf const volatile vcpu_time_info_t *tinfo =
865 1.1.4.1 mjf &HYPERVISOR_shared_info->vcpu_info[0].time;
866 1.1.4.1 mjf delay(1000000);
867 1.1.4.1 mjf uint64_t freq = 1000000000ULL << 32;
868 1.1.4.1 mjf freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
869 1.1.4.1 mjf if ( tinfo->tsc_shift < 0 )
870 1.1.4.1 mjf freq = freq << -tinfo->tsc_shift;
871 1.1.4.1 mjf else
872 1.1.4.1 mjf freq = freq >> tinfo->tsc_shift;
873 1.1.4.1 mjf ci->ci_tsc_freq = freq;
874 1.1.4.1 mjf #else
875 1.1.4.1 mjf /* XXX this needs to read the shared_info of the CPU being probed.. */
876 1.1.4.1 mjf ci->ci_tsc_freq = HYPERVISOR_shared_info->cpu_freq;
877 1.1.4.1 mjf #endif /* XEN3 */
878 1.1.4.1 mjf }
879 1.1.4.3 mjf
880 1.1.4.3 mjf void
881 1.1.4.3 mjf cpu_offline_md(void)
882 1.1.4.3 mjf {
883 1.1.4.3 mjf int s;
884 1.1.4.3 mjf
885 1.1.4.3 mjf s = splhigh();
886 1.1.4.3 mjf #ifdef __i386__
887 1.1.4.3 mjf npxsave_cpu(true);
888 1.1.4.3 mjf #else
889 1.1.4.3 mjf fpusave_cpu(true);
890 1.1.4.3 mjf #endif
891 1.1.4.3 mjf splx(s);
892 1.1.4.3 mjf }
893