cpu.c revision 1.17 1 1.17 cegger /* $NetBSD: cpu.c,v 1.17 2008/04/24 20:44:02 cegger Exp $ */
2 1.2 bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp */
3 1.2 bouyer
4 1.2 bouyer /*-
5 1.2 bouyer * Copyright (c) 2000 The NetBSD Foundation, Inc.
6 1.2 bouyer * All rights reserved.
7 1.2 bouyer *
8 1.2 bouyer * This code is derived from software contributed to The NetBSD Foundation
9 1.2 bouyer * by RedBack Networks Inc.
10 1.2 bouyer *
11 1.2 bouyer * Author: Bill Sommerfeld
12 1.2 bouyer *
13 1.2 bouyer * Redistribution and use in source and binary forms, with or without
14 1.2 bouyer * modification, are permitted provided that the following conditions
15 1.2 bouyer * are met:
16 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
17 1.2 bouyer * notice, this list of conditions and the following disclaimer.
18 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
19 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
20 1.2 bouyer * documentation and/or other materials provided with the distribution.
21 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
22 1.2 bouyer * must display the following acknowledgement:
23 1.2 bouyer * This product includes software developed by the NetBSD
24 1.2 bouyer * Foundation, Inc. and its contributors.
25 1.2 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
26 1.2 bouyer * contributors may be used to endorse or promote products derived
27 1.2 bouyer * from this software without specific prior written permission.
28 1.2 bouyer *
29 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
30 1.2 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
31 1.2 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32 1.2 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
33 1.2 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34 1.2 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 1.2 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 1.2 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37 1.2 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 1.2 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39 1.2 bouyer * POSSIBILITY OF SUCH DAMAGE.
40 1.2 bouyer */
41 1.2 bouyer
42 1.2 bouyer /*
43 1.2 bouyer * Copyright (c) 1999 Stefan Grefen
44 1.2 bouyer *
45 1.2 bouyer * Redistribution and use in source and binary forms, with or without
46 1.2 bouyer * modification, are permitted provided that the following conditions
47 1.2 bouyer * are met:
48 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
49 1.2 bouyer * notice, this list of conditions and the following disclaimer.
50 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
51 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
52 1.2 bouyer * documentation and/or other materials provided with the distribution.
53 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
54 1.2 bouyer * must display the following acknowledgement:
55 1.2 bouyer * This product includes software developed by the NetBSD
56 1.2 bouyer * Foundation, Inc. and its contributors.
57 1.2 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
58 1.2 bouyer * contributors may be used to endorse or promote products derived
59 1.2 bouyer * from this software without specific prior written permission.
60 1.2 bouyer *
61 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
62 1.2 bouyer * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
63 1.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
64 1.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
65 1.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
66 1.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
67 1.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
68 1.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
69 1.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
70 1.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
71 1.2 bouyer * SUCH DAMAGE.
72 1.2 bouyer */
73 1.2 bouyer
74 1.2 bouyer #include <sys/cdefs.h>
75 1.17 cegger __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.17 2008/04/24 20:44:02 cegger Exp $");
76 1.2 bouyer
77 1.2 bouyer #include "opt_ddb.h"
78 1.2 bouyer #include "opt_multiprocessor.h"
79 1.2 bouyer #include "opt_mpbios.h" /* for MPDEBUG */
80 1.2 bouyer #include "opt_mtrr.h"
81 1.2 bouyer #include "opt_xen.h"
82 1.2 bouyer
83 1.2 bouyer #include "lapic.h"
84 1.2 bouyer #include "ioapic.h"
85 1.2 bouyer
86 1.2 bouyer #include <sys/param.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer #include <sys/user.h>
89 1.2 bouyer #include <sys/systm.h>
90 1.2 bouyer #include <sys/device.h>
91 1.2 bouyer #include <sys/malloc.h>
92 1.11 cegger #include <sys/cpu.h>
93 1.11 cegger #include <sys/atomic.h>
94 1.2 bouyer
95 1.2 bouyer #include <uvm/uvm_extern.h>
96 1.2 bouyer
97 1.2 bouyer #include <machine/cpufunc.h>
98 1.2 bouyer #include <machine/cpuvar.h>
99 1.2 bouyer #include <machine/pmap.h>
100 1.2 bouyer #include <machine/vmparam.h>
101 1.2 bouyer #include <machine/mpbiosvar.h>
102 1.2 bouyer #include <machine/pcb.h>
103 1.2 bouyer #include <machine/specialreg.h>
104 1.2 bouyer #include <machine/segments.h>
105 1.2 bouyer #include <machine/gdt.h>
106 1.2 bouyer #include <machine/mtrr.h>
107 1.2 bouyer #include <machine/pio.h>
108 1.2 bouyer
109 1.2 bouyer #ifdef XEN3
110 1.2 bouyer #include <xen/vcpuvar.h>
111 1.2 bouyer #endif
112 1.2 bouyer
113 1.2 bouyer #if NLAPIC > 0
114 1.2 bouyer #include <machine/apicvar.h>
115 1.2 bouyer #include <machine/i82489reg.h>
116 1.2 bouyer #include <machine/i82489var.h>
117 1.2 bouyer #endif
118 1.2 bouyer
119 1.2 bouyer #include <dev/ic/mc146818reg.h>
120 1.2 bouyer #include <dev/isa/isareg.h>
121 1.2 bouyer
122 1.10 cegger int cpu_match(device_t, cfdata_t, void *);
123 1.10 cegger void cpu_attach(device_t, device_t, void *);
124 1.2 bouyer #ifdef XEN3
125 1.10 cegger int vcpu_match(device_t, cfdata_t, void *);
126 1.10 cegger void vcpu_attach(device_t, device_t, void *);
127 1.2 bouyer #endif
128 1.10 cegger void cpu_attach_common(device_t, device_t, void *);
129 1.8 dogcow void cpu_offline_md(void);
130 1.2 bouyer
131 1.2 bouyer struct cpu_softc {
132 1.10 cegger device_t sc_dev; /* device tree glue */
133 1.2 bouyer struct cpu_info *sc_info; /* pointer to CPU info */
134 1.2 bouyer };
135 1.2 bouyer
136 1.5 joerg int mp_cpu_start(struct cpu_info *, paddr_t);
137 1.2 bouyer void mp_cpu_start_cleanup(struct cpu_info *);
138 1.2 bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
139 1.2 bouyer mp_cpu_start_cleanup };
140 1.2 bouyer
141 1.10 cegger CFATTACH_DECL_NEW(cpu, sizeof(struct cpu_softc),
142 1.2 bouyer cpu_match, cpu_attach, NULL, NULL);
143 1.2 bouyer #ifdef XEN3
144 1.10 cegger CFATTACH_DECL_NEW(vcpu, sizeof(struct cpu_softc),
145 1.2 bouyer vcpu_match, vcpu_attach, NULL, NULL);
146 1.2 bouyer #endif
147 1.2 bouyer
148 1.2 bouyer /*
149 1.2 bouyer * Statically-allocated CPU info for the primary CPU (or the only
150 1.2 bouyer * CPU, on uniprocessors). The CPU info list is initialized to
151 1.2 bouyer * point at it.
152 1.2 bouyer */
153 1.2 bouyer #ifdef TRAPLOG
154 1.2 bouyer #include <machine/tlog.h>
155 1.2 bouyer struct tlog tlog_primary;
156 1.2 bouyer #endif
157 1.2 bouyer struct cpu_info cpu_info_primary = {
158 1.7 bouyer .ci_dev = 0,
159 1.2 bouyer .ci_self = &cpu_info_primary,
160 1.4 bouyer .ci_idepth = -1,
161 1.2 bouyer .ci_curlwp = &lwp0,
162 1.2 bouyer #ifdef TRAPLOG
163 1.2 bouyer .ci_tlog = &tlog_primary,
164 1.2 bouyer #endif
165 1.2 bouyer
166 1.2 bouyer };
167 1.2 bouyer struct cpu_info phycpu_info_primary = {
168 1.7 bouyer .ci_dev = 0,
169 1.2 bouyer .ci_self = &phycpu_info_primary,
170 1.2 bouyer };
171 1.2 bouyer
172 1.2 bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
173 1.2 bouyer
174 1.2 bouyer static void cpu_set_tss_gates(struct cpu_info *ci);
175 1.2 bouyer
176 1.11 cegger uint32_t cpus_attached = 0;
177 1.11 cegger uint32_t cpus_running = 0;
178 1.11 cegger
179 1.11 cegger bool x86_mp_online;
180 1.11 cegger paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
181 1.2 bouyer
182 1.2 bouyer struct cpu_info *phycpu_info[X86_MAXPROCS] = { &cpu_info_primary };
183 1.2 bouyer
184 1.2 bouyer #ifdef MULTIPROCESSOR
185 1.2 bouyer /*
186 1.2 bouyer * Array of CPU info structures. Must be statically-allocated because
187 1.2 bouyer * curproc, etc. are used early.
188 1.2 bouyer */
189 1.2 bouyer struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary };
190 1.2 bouyer
191 1.2 bouyer void cpu_hatch(void *);
192 1.2 bouyer static void cpu_boot_secondary(struct cpu_info *ci);
193 1.2 bouyer static void cpu_start_secondary(struct cpu_info *ci);
194 1.2 bouyer static void cpu_copy_trampoline(void);
195 1.2 bouyer
196 1.2 bouyer /*
197 1.2 bouyer * Runs once per boot once multiprocessor goo has been detected and
198 1.2 bouyer * the local APIC on the boot processor has been mapped.
199 1.2 bouyer *
200 1.2 bouyer * Called from lapic_boot_init() (from mpbios_scan()).
201 1.2 bouyer */
202 1.2 bouyer void
203 1.10 cegger cpu_init_first(void)
204 1.2 bouyer {
205 1.2 bouyer int cpunum = lapic_cpu_number();
206 1.2 bouyer
207 1.2 bouyer if (cpunum != 0) {
208 1.2 bouyer cpu_info[0] = NULL;
209 1.2 bouyer cpu_info[cpunum] = &cpu_info_primary;
210 1.2 bouyer }
211 1.2 bouyer
212 1.2 bouyer cpu_copy_trampoline();
213 1.2 bouyer }
214 1.2 bouyer #endif
215 1.2 bouyer
216 1.2 bouyer int
217 1.10 cegger cpu_match(device_t parent, cfdata_t match, void *aux)
218 1.2 bouyer {
219 1.2 bouyer
220 1.2 bouyer return 1;
221 1.2 bouyer }
222 1.2 bouyer
223 1.2 bouyer void
224 1.10 cegger cpu_attach(device_t parent, device_t self, void *aux)
225 1.2 bouyer {
226 1.2 bouyer #ifdef XEN3
227 1.10 cegger struct cpu_softc *sc = device_private(self);
228 1.2 bouyer struct cpu_attach_args *caa = aux;
229 1.2 bouyer struct cpu_info *ci;
230 1.2 bouyer int cpunum = caa->cpu_number;
231 1.2 bouyer
232 1.10 cegger sc->sc_dev = self;
233 1.10 cegger
234 1.2 bouyer /*
235 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
236 1.2 bouyer * structure, otherwise use the primary's.
237 1.2 bouyer */
238 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
239 1.2 bouyer ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK | M_ZERO);
240 1.2 bouyer if (phycpu_info[cpunum] != NULL)
241 1.2 bouyer panic("cpu at apic id %d already attached?", cpunum);
242 1.2 bouyer phycpu_info[cpunum] = ci;
243 1.2 bouyer } else {
244 1.2 bouyer ci = &phycpu_info_primary;
245 1.2 bouyer if (cpunum != 0) {
246 1.2 bouyer phycpu_info[0] = NULL;
247 1.2 bouyer phycpu_info[cpunum] = ci;
248 1.2 bouyer }
249 1.2 bouyer }
250 1.2 bouyer
251 1.2 bouyer ci->ci_self = ci;
252 1.2 bouyer sc->sc_info = ci;
253 1.2 bouyer
254 1.2 bouyer ci->ci_dev = self;
255 1.2 bouyer ci->ci_apicid = caa->cpu_number;
256 1.2 bouyer ci->ci_cpuid = ci->ci_apicid;
257 1.16 cegger ci->ci_vcpu = NULL;
258 1.2 bouyer
259 1.2 bouyer printf(": ");
260 1.2 bouyer switch (caa->cpu_role) {
261 1.2 bouyer case CPU_ROLE_SP:
262 1.2 bouyer printf("(uniprocessor)\n");
263 1.2 bouyer ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
264 1.2 bouyer break;
265 1.2 bouyer
266 1.2 bouyer case CPU_ROLE_BP:
267 1.2 bouyer printf("(boot processor)\n");
268 1.2 bouyer ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
269 1.2 bouyer break;
270 1.2 bouyer
271 1.2 bouyer case CPU_ROLE_AP:
272 1.2 bouyer /*
273 1.2 bouyer * report on an AP
274 1.2 bouyer */
275 1.2 bouyer printf("(application processor)\n");
276 1.2 bouyer break;
277 1.2 bouyer
278 1.2 bouyer default:
279 1.2 bouyer panic("unknown processor type??\n");
280 1.2 bouyer }
281 1.2 bouyer return;
282 1.2 bouyer #else
283 1.2 bouyer cpu_attach_common(parent, self, aux);
284 1.2 bouyer #endif
285 1.2 bouyer }
286 1.2 bouyer
287 1.2 bouyer #ifdef XEN3
288 1.2 bouyer int
289 1.10 cegger vcpu_match(device_t parent, cfdata_t match, void *aux)
290 1.2 bouyer {
291 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
292 1.2 bouyer
293 1.2 bouyer if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
294 1.2 bouyer return 1;
295 1.2 bouyer return 0;
296 1.2 bouyer }
297 1.2 bouyer
298 1.2 bouyer void
299 1.10 cegger vcpu_attach(device_t parent, device_t self, void *aux)
300 1.2 bouyer {
301 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
302 1.2 bouyer
303 1.2 bouyer cpu_attach_common(parent, self, &vcaa->vcaa_caa);
304 1.2 bouyer }
305 1.2 bouyer #endif
306 1.2 bouyer
307 1.2 bouyer static void
308 1.2 bouyer cpu_vm_init(struct cpu_info *ci)
309 1.2 bouyer {
310 1.2 bouyer int ncolors = 2, i;
311 1.2 bouyer
312 1.2 bouyer for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
313 1.2 bouyer struct x86_cache_info *cai;
314 1.2 bouyer int tcolors;
315 1.2 bouyer
316 1.2 bouyer cai = &ci->ci_cinfo[i];
317 1.2 bouyer
318 1.2 bouyer tcolors = atop(cai->cai_totalsize);
319 1.2 bouyer switch(cai->cai_associativity) {
320 1.2 bouyer case 0xff:
321 1.2 bouyer tcolors = 1; /* fully associative */
322 1.2 bouyer break;
323 1.2 bouyer case 0:
324 1.2 bouyer case 1:
325 1.2 bouyer break;
326 1.2 bouyer default:
327 1.2 bouyer tcolors /= cai->cai_associativity;
328 1.2 bouyer }
329 1.2 bouyer ncolors = max(ncolors, tcolors);
330 1.2 bouyer }
331 1.2 bouyer
332 1.2 bouyer /*
333 1.2 bouyer * Knowing the size of the largest cache on this CPU, re-color
334 1.2 bouyer * our pages.
335 1.2 bouyer */
336 1.2 bouyer if (ncolors <= uvmexp.ncolors)
337 1.2 bouyer return;
338 1.9 cegger printf("%s: %d page colors\n", device_xname(ci->ci_dev), ncolors);
339 1.2 bouyer uvm_page_recolor(ncolors);
340 1.2 bouyer }
341 1.2 bouyer
342 1.2 bouyer void
343 1.11 cegger cpu_attach_common(device_t parent, device_t self, void *aux)
344 1.2 bouyer {
345 1.10 cegger struct cpu_softc *sc = device_private(self);
346 1.2 bouyer struct cpu_attach_args *caa = aux;
347 1.2 bouyer struct cpu_info *ci;
348 1.12 cegger uintptr_t ptr;
349 1.2 bouyer int cpunum = caa->cpu_number;
350 1.2 bouyer
351 1.10 cegger sc->sc_dev = self;
352 1.10 cegger
353 1.2 bouyer /*
354 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
355 1.2 bouyer * structure, otherwise use the primary's.
356 1.2 bouyer */
357 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
358 1.17 cegger if (cpunum >= X86_MAXPROCS) {
359 1.17 cegger aprint_error(": apic id %d ignored, "
360 1.17 cegger "please increase X86_MAXPROCS\n", cpunum);
361 1.17 cegger }
362 1.17 cegger
363 1.12 cegger aprint_naive(": Application Processor\n");
364 1.12 cegger ptr = (uintptr_t)malloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
365 1.12 cegger M_DEVBUF, M_WAITOK);
366 1.12 cegger ci = (struct cpu_info *)((ptr + CACHE_LINE_SIZE - 1) &
367 1.12 cegger ~(CACHE_LINE_SIZE - 1));
368 1.12 cegger memset(ci, 0, sizeof(*ci));
369 1.2 bouyer #if defined(MULTIPROCESSOR)
370 1.2 bouyer if (cpu_info[cpunum] != NULL)
371 1.2 bouyer panic("cpu at apic id %d already attached?", cpunum);
372 1.2 bouyer cpu_info[cpunum] = ci;
373 1.2 bouyer #endif
374 1.2 bouyer #ifdef TRAPLOG
375 1.2 bouyer ci->ci_tlog_base = malloc(sizeof(struct tlog),
376 1.2 bouyer M_DEVBUF, M_WAITOK);
377 1.2 bouyer #endif
378 1.2 bouyer } else {
379 1.12 cegger aprint_naive(": %s Processor\n",
380 1.12 cegger caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
381 1.2 bouyer ci = &cpu_info_primary;
382 1.2 bouyer #if defined(MULTIPROCESSOR)
383 1.2 bouyer if (cpunum != lapic_cpu_number()) {
384 1.2 bouyer panic("%s: running CPU is at apic %d"
385 1.2 bouyer " instead of at expected %d",
386 1.9 cegger device_xname(sc->sc_dev), lapic_cpu_number(), cpunum);
387 1.2 bouyer }
388 1.2 bouyer #endif
389 1.2 bouyer }
390 1.2 bouyer
391 1.2 bouyer ci->ci_self = ci;
392 1.2 bouyer sc->sc_info = ci;
393 1.2 bouyer
394 1.2 bouyer ci->ci_dev = self;
395 1.16 cegger ci->ci_apicid = cpunum;
396 1.16 cegger
397 1.16 cegger KASSERT(HYPERVISOR_shared_info != NULL);
398 1.16 cegger ci->ci_vcpu = &HYPERVISOR_shared_info->vcpu_info[cpunum];
399 1.16 cegger
400 1.2 bouyer #ifdef MULTIPROCESSOR
401 1.2 bouyer ci->ci_cpuid = ci->ci_apicid;
402 1.2 bouyer #else
403 1.2 bouyer ci->ci_cpuid = 0; /* False for APs, but they're not used anyway */
404 1.2 bouyer #endif
405 1.2 bouyer ci->ci_cpumask = (1 << ci->ci_cpuid);
406 1.2 bouyer ci->ci_func = caa->cpu_func;
407 1.2 bouyer
408 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
409 1.2 bouyer #if defined(MULTIPROCESSOR)
410 1.2 bouyer int error;
411 1.2 bouyer
412 1.2 bouyer error = mi_cpu_attach(ci);
413 1.2 bouyer if (error != 0) {
414 1.2 bouyer aprint_normal("\n");
415 1.10 cegger aprint_error_dev(sc->sc_dev, "mi_cpu_attach failed with %d\n",
416 1.9 cegger error);
417 1.2 bouyer return;
418 1.2 bouyer }
419 1.2 bouyer #endif
420 1.2 bouyer } else {
421 1.2 bouyer KASSERT(ci->ci_data.cpu_idlelwp != NULL);
422 1.2 bouyer }
423 1.2 bouyer
424 1.2 bouyer pmap_reference(pmap_kernel());
425 1.2 bouyer ci->ci_pmap = pmap_kernel();
426 1.2 bouyer ci->ci_tlbstate = TLBSTATE_STALE;
427 1.2 bouyer
428 1.2 bouyer /* further PCB init done later. */
429 1.2 bouyer
430 1.2 bouyer switch (caa->cpu_role) {
431 1.2 bouyer case CPU_ROLE_SP:
432 1.12 cegger aprint_normal(": (uniprocessor)\n");
433 1.12 cegger atomic_or_32(&ci->ci_flags,
434 1.12 cegger CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY);
435 1.2 bouyer cpu_intr_init(ci);
436 1.2 bouyer identifycpu(ci);
437 1.2 bouyer cpu_init(ci);
438 1.2 bouyer cpu_set_tss_gates(ci);
439 1.12 cegger pmap_cpu_init_late(ci);
440 1.12 cegger #if 0
441 1.12 cegger x86_errata();
442 1.12 cegger #endif
443 1.2 bouyer break;
444 1.2 bouyer
445 1.2 bouyer case CPU_ROLE_BP:
446 1.12 cegger aprint_normal("apid %d (boot processor)\n", caa->cpu_number);
447 1.12 cegger atomic_or_32(&ci->ci_flags,
448 1.12 cegger CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY);
449 1.2 bouyer cpu_intr_init(ci);
450 1.2 bouyer identifycpu(ci);
451 1.2 bouyer cpu_init(ci);
452 1.2 bouyer cpu_set_tss_gates(ci);
453 1.12 cegger pmap_cpu_init_late(ci);
454 1.12 cegger #if NLAPIC > 0
455 1.12 cegger /*
456 1.12 cegger * Enable local apic
457 1.12 cegger */
458 1.12 cegger lapic_enable();
459 1.12 cegger lapic_set_lvt();
460 1.12 cegger lapic_calibrate_timer(ci);
461 1.12 cegger #endif
462 1.14 bouyer #if 0
463 1.12 cegger x86_errata();
464 1.12 cegger #endif
465 1.2 bouyer break;
466 1.2 bouyer
467 1.2 bouyer case CPU_ROLE_AP:
468 1.2 bouyer /*
469 1.2 bouyer * report on an AP
470 1.2 bouyer */
471 1.12 cegger aprint_normal("apid %d (application processor)\n", caa->cpu_number);
472 1.2 bouyer
473 1.2 bouyer #if defined(MULTIPROCESSOR)
474 1.2 bouyer cpu_intr_init(ci);
475 1.2 bouyer gdt_alloc_cpu(ci);
476 1.2 bouyer cpu_set_tss_gates(ci);
477 1.12 cegger pmap_cpu_init_early(ci);
478 1.12 cegger pmap_cpu_init_late(ci);
479 1.2 bouyer cpu_start_secondary(ci);
480 1.2 bouyer if (ci->ci_flags & CPUF_PRESENT) {
481 1.2 bouyer identifycpu(ci);
482 1.2 bouyer ci->ci_next = cpu_info_list->ci_next;
483 1.2 bouyer cpu_info_list->ci_next = ci;
484 1.2 bouyer }
485 1.2 bouyer #else
486 1.12 cegger aprint_normal_dev(sc->sc_dev, "not started\n");
487 1.2 bouyer #endif
488 1.2 bouyer break;
489 1.2 bouyer
490 1.2 bouyer default:
491 1.12 cegger aprint_normal("\n");
492 1.2 bouyer panic("unknown processor type??\n");
493 1.2 bouyer }
494 1.2 bouyer cpu_vm_init(ci);
495 1.2 bouyer
496 1.2 bouyer cpus_attached |= (1 << ci->ci_cpuid);
497 1.2 bouyer
498 1.12 cegger #if 0
499 1.12 cegger if (!pmf_device_register(self, cpu_suspend, cpu_resume))
500 1.12 cegger aprint_error_dev(self, "couldn't establish power handler\n");
501 1.12 cegger #endif
502 1.12 cegger
503 1.2 bouyer #if defined(MULTIPROCESSOR)
504 1.2 bouyer if (mp_verbose) {
505 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
506 1.2 bouyer
507 1.12 cegger aprint_verbose_dev(sc->sc_dev, "idle lwp at %p, idle sp at 0x%p\n",
508 1.12 cegger l,
509 1.12 cegger #ifdef i386
510 1.12 cegger (void *)l->l_addr->u_pcb.pcb_esp
511 1.12 cegger #else
512 1.12 cegger (void *)l->l_addr->u_pcb.pcb_rsp
513 1.12 cegger #endif
514 1.12 cegger );
515 1.12 cegger
516 1.2 bouyer }
517 1.2 bouyer #endif
518 1.2 bouyer }
519 1.2 bouyer
520 1.2 bouyer /*
521 1.2 bouyer * Initialize the processor appropriately.
522 1.2 bouyer */
523 1.2 bouyer
524 1.2 bouyer void
525 1.10 cegger cpu_init(struct cpu_info *ci)
526 1.2 bouyer {
527 1.2 bouyer /* configure the CPU if needed */
528 1.2 bouyer if (ci->cpu_setup != NULL)
529 1.2 bouyer (*ci->cpu_setup)(ci);
530 1.2 bouyer
531 1.2 bouyer /*
532 1.2 bouyer * On a P6 or above, enable global TLB caching if the
533 1.2 bouyer * hardware supports it.
534 1.2 bouyer */
535 1.2 bouyer if (cpu_feature & CPUID_PGE)
536 1.2 bouyer lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
537 1.2 bouyer
538 1.2 bouyer #ifdef XXXMTRR
539 1.2 bouyer /*
540 1.2 bouyer * On a P6 or above, initialize MTRR's if the hardware supports them.
541 1.2 bouyer */
542 1.2 bouyer if (cpu_feature & CPUID_MTRR) {
543 1.2 bouyer if ((ci->ci_flags & CPUF_AP) == 0)
544 1.2 bouyer i686_mtrr_init_first();
545 1.2 bouyer mtrr_init_cpu(ci);
546 1.2 bouyer }
547 1.2 bouyer #endif
548 1.2 bouyer /*
549 1.2 bouyer * If we have FXSAVE/FXRESTOR, use them.
550 1.2 bouyer */
551 1.2 bouyer if (cpu_feature & CPUID_FXSR) {
552 1.2 bouyer lcr4(rcr4() | CR4_OSFXSR);
553 1.2 bouyer
554 1.2 bouyer /*
555 1.2 bouyer * If we have SSE/SSE2, enable XMM exceptions.
556 1.2 bouyer */
557 1.2 bouyer if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
558 1.2 bouyer lcr4(rcr4() | CR4_OSXMMEXCPT);
559 1.2 bouyer }
560 1.2 bouyer
561 1.2 bouyer #ifdef MULTIPROCESSOR
562 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
563 1.11 cegger atomic_or_32(&cpus_running, ci->ci_cpumask);
564 1.2 bouyer #endif
565 1.2 bouyer }
566 1.2 bouyer
567 1.2 bouyer
568 1.2 bouyer #ifdef MULTIPROCESSOR
569 1.2 bouyer void
570 1.10 cegger cpu_boot_secondary_processors(void)
571 1.2 bouyer {
572 1.2 bouyer struct cpu_info *ci;
573 1.2 bouyer u_long i;
574 1.2 bouyer
575 1.11 cegger for (i = 0; i < X86_MAXPROCS; i++) {
576 1.2 bouyer ci = cpu_info[i];
577 1.2 bouyer if (ci == NULL)
578 1.2 bouyer continue;
579 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
580 1.2 bouyer continue;
581 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
582 1.2 bouyer continue;
583 1.2 bouyer if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
584 1.2 bouyer continue;
585 1.2 bouyer cpu_boot_secondary(ci);
586 1.2 bouyer }
587 1.11 cegger
588 1.11 cegger x86_mp_online = true;
589 1.2 bouyer }
590 1.2 bouyer
591 1.2 bouyer static void
592 1.2 bouyer cpu_init_idle_lwp(struct cpu_info *ci)
593 1.2 bouyer {
594 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
595 1.2 bouyer struct pcb *pcb = &l->l_addr->u_pcb;
596 1.2 bouyer
597 1.2 bouyer pcb->pcb_cr0 = rcr0();
598 1.2 bouyer }
599 1.2 bouyer
600 1.2 bouyer void
601 1.10 cegger cpu_init_idle_lwps(void)
602 1.2 bouyer {
603 1.2 bouyer struct cpu_info *ci;
604 1.2 bouyer u_long i;
605 1.2 bouyer
606 1.2 bouyer for (i = 0; i < X86_MAXPROCS; i++) {
607 1.2 bouyer ci = cpu_info[i];
608 1.2 bouyer if (ci == NULL)
609 1.2 bouyer continue;
610 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
611 1.2 bouyer continue;
612 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
613 1.2 bouyer continue;
614 1.2 bouyer cpu_init_idle_lwp(ci);
615 1.2 bouyer }
616 1.2 bouyer }
617 1.2 bouyer
618 1.2 bouyer void
619 1.10 cegger cpu_start_secondary(struct cpu_info *ci)
620 1.2 bouyer {
621 1.2 bouyer int i;
622 1.2 bouyer struct pmap *kpm = pmap_kernel();
623 1.11 cegger extern uint32_t mp_pdirpa;
624 1.2 bouyer
625 1.2 bouyer mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
626 1.2 bouyer
627 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_AP);
628 1.2 bouyer
629 1.11 cegger aprint_debug_dev(ci->ci_dev, "starting\n");
630 1.2 bouyer
631 1.2 bouyer ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
632 1.11 cegger if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0)
633 1.11 cegger return;
634 1.2 bouyer
635 1.2 bouyer /*
636 1.2 bouyer * wait for it to become ready
637 1.2 bouyer */
638 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
639 1.11 cegger #ifdef MPDEBUG
640 1.11 cegger extern int cpu_trace[3];
641 1.11 cegger static int otrace[3];
642 1.11 cegger if (memcmp(otrace, cpu_trace, sizeof(otrace)) != 0) {
643 1.11 cegger aprint_debug_dev(ci->ci_dev, "trace %02x %02x %02x\n",
644 1.11 cegger cpu_trace[0], cpu_trace[1], cpu_trace[2]);
645 1.11 cegger memcpy(otrace, cpu_trace, sizeof(otrace));
646 1.11 cegger }
647 1.11 cegger #endif
648 1.2 bouyer delay(10);
649 1.2 bouyer }
650 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0) {
651 1.9 cegger aprint_error_dev(ci->ci_dev, "failed to become ready\n");
652 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
653 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
654 1.2 bouyer Debugger();
655 1.2 bouyer #endif
656 1.2 bouyer }
657 1.2 bouyer
658 1.2 bouyer CPU_START_CLEANUP(ci);
659 1.2 bouyer }
660 1.2 bouyer
661 1.2 bouyer void
662 1.10 cegger cpu_boot_secondary(struct cpu_info *ci)
663 1.2 bouyer {
664 1.2 bouyer int i;
665 1.2 bouyer
666 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_GO);
667 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
668 1.2 bouyer delay(10);
669 1.2 bouyer }
670 1.11 cegger if ((ci->ci_flags & CPUF_RUNNING) == 0) {
671 1.11 cegger aprint_error_dev(ci->ci_dev, "CPU failed to start\n");
672 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
673 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
674 1.2 bouyer Debugger();
675 1.2 bouyer #endif
676 1.2 bouyer }
677 1.2 bouyer }
678 1.2 bouyer
679 1.2 bouyer /*
680 1.2 bouyer * The CPU ends up here when its ready to run
681 1.2 bouyer * This is called from code in mptramp.s; at this point, we are running
682 1.2 bouyer * in the idle pcb/idle stack of the new CPU. When this function returns,
683 1.2 bouyer * this processor will enter the idle loop and start looking for work.
684 1.2 bouyer *
685 1.2 bouyer * XXX should share some of this with init386 in machdep.c
686 1.2 bouyer */
687 1.2 bouyer void
688 1.2 bouyer cpu_hatch(void *v)
689 1.2 bouyer {
690 1.2 bouyer struct cpu_info *ci = (struct cpu_info *)v;
691 1.11 cegger int s, i;
692 1.11 cegger uint32_t blacklist_features;
693 1.11 cegger
694 1.2 bouyer #ifdef __x86_64__
695 1.11 cegger cpu_init_msrs(ci, true);
696 1.2 bouyer #endif
697 1.2 bouyer
698 1.2 bouyer cpu_probe_features(ci);
699 1.2 bouyer cpu_feature &= ci->ci_feature_flags;
700 1.11 cegger cpu_feature2 &= ci->ci_feature2_flags;
701 1.11 cegger
702 1.2 bouyer /* not on Xen... */
703 1.11 cegger blacklist_features = ~(CPUID_PGE|CPUID_PSE|CPUID_MTRR|CPUID_FXSR|CPUID_NOX); /* XXX add CPUID_SVM */
704 1.2 bouyer
705 1.11 cegger cpu_feature &= blacklist_features;
706 1.2 bouyer
707 1.11 cegger KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
708 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
709 1.11 cegger while ((ci->ci_flags & CPUF_GO) == 0) {
710 1.11 cegger /* Don't use delay, boot CPU may be patching the text. */
711 1.11 cegger for (i = 10000; i != 0; i--)
712 1.11 cegger x86_pause();
713 1.11 cegger }
714 1.2 bouyer
715 1.11 cegger /* Because the text may have been patched in x86_patch(). */
716 1.11 cegger wbinvd();
717 1.11 cegger x86_flush();
718 1.2 bouyer
719 1.11 cegger KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
720 1.2 bouyer
721 1.12 cegger lcr3(pmap_kernel()->pm_pdirpa);
722 1.12 cegger curlwp->l_addr->u_pcb.pcb_cr3 = pmap_kernel()->pm_pdirpa;
723 1.2 bouyer lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
724 1.2 bouyer cpu_init_idt();
725 1.11 cegger gdt_init_cpu(ci);
726 1.11 cegger lapic_enable();
727 1.2 bouyer lapic_set_lvt();
728 1.11 cegger lapic_initclocks();
729 1.11 cegger
730 1.12 cegger #ifdef i386
731 1.2 bouyer npxinit(ci);
732 1.12 cegger #else
733 1.12 cegger fpuinit(ci);
734 1.12 cegger #endif
735 1.2 bouyer
736 1.2 bouyer lldt(GSEL(GLDT_SEL, SEL_KPL));
737 1.12 cegger ltr(ci->ci_tss_sel);
738 1.2 bouyer
739 1.2 bouyer cpu_init(ci);
740 1.11 cegger cpu_get_tsc_freq(ci);
741 1.2 bouyer
742 1.2 bouyer s = splhigh();
743 1.11 cegger #ifdef i386
744 1.2 bouyer lapic_tpr = 0;
745 1.11 cegger #else
746 1.11 cegger lcr8(0);
747 1.11 cegger #endif
748 1.11 cegger x86_enable_intr();
749 1.11 cegger splx(s);
750 1.12 cegger #if 0
751 1.11 cegger x86_errata();
752 1.11 cegger #endif
753 1.2 bouyer
754 1.11 cegger aprint_debug_dev(ci->ci_dev, "CPU %ld running\n",
755 1.11 cegger (long)ci->ci_cpuid);
756 1.2 bouyer }
757 1.2 bouyer
758 1.2 bouyer #if defined(DDB)
759 1.2 bouyer
760 1.2 bouyer #include <ddb/db_output.h>
761 1.2 bouyer #include <machine/db_machdep.h>
762 1.2 bouyer
763 1.2 bouyer /*
764 1.2 bouyer * Dump CPU information from ddb.
765 1.2 bouyer */
766 1.2 bouyer void
767 1.2 bouyer cpu_debug_dump(void)
768 1.2 bouyer {
769 1.2 bouyer struct cpu_info *ci;
770 1.2 bouyer CPU_INFO_ITERATOR cii;
771 1.2 bouyer
772 1.13 yamt db_printf("addr dev id flags ipis curlwp fpcurlwp\n");
773 1.2 bouyer for (CPU_INFO_FOREACH(cii, ci)) {
774 1.2 bouyer db_printf("%p %s %ld %x %x %10p %10p\n",
775 1.2 bouyer ci,
776 1.9 cegger ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
777 1.12 cegger (long)ci->ci_cpuid,
778 1.2 bouyer ci->ci_flags, ci->ci_ipis,
779 1.2 bouyer ci->ci_curlwp,
780 1.2 bouyer ci->ci_fpcurlwp);
781 1.2 bouyer }
782 1.2 bouyer }
783 1.2 bouyer #endif
784 1.2 bouyer
785 1.2 bouyer static void
786 1.10 cegger cpu_copy_trampoline(void)
787 1.2 bouyer {
788 1.2 bouyer /*
789 1.2 bouyer * Copy boot code.
790 1.2 bouyer */
791 1.2 bouyer extern u_char cpu_spinup_trampoline[];
792 1.2 bouyer extern u_char cpu_spinup_trampoline_end[];
793 1.11 cegger
794 1.11 cegger vaddr_t mp_trampoline_vaddr;
795 1.11 cegger
796 1.11 cegger mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
797 1.11 cegger UVM_KMF_VAONLY);
798 1.11 cegger
799 1.11 cegger pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
800 1.11 cegger VM_PROT_READ | VM_PROT_WRITE);
801 1.11 cegger pmap_update(pmap_kernel());
802 1.11 cegger memcpy((void *)mp_trampoline_vaddr,
803 1.11 cegger cpu_spinup_trampoline,
804 1.11 cegger cpu_spinup_trampoline_end - cpu_spinup_trampoline);
805 1.11 cegger
806 1.11 cegger pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
807 1.11 cegger pmap_update(pmap_kernel());
808 1.11 cegger uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
809 1.2 bouyer }
810 1.2 bouyer
811 1.2 bouyer #endif
812 1.2 bouyer
813 1.11 cegger #ifdef i386
814 1.11 cegger #if 0
815 1.11 cegger static void
816 1.11 cegger tss_init(struct i386tss *tss, void *stack, void *func)
817 1.11 cegger {
818 1.11 cegger memset(tss, 0, sizeof *tss);
819 1.11 cegger tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
820 1.11 cegger tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
821 1.11 cegger tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
822 1.11 cegger tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
823 1.11 cegger tss->tss_gs = tss->__tss_es = tss->__tss_ds =
824 1.11 cegger tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
825 1.11 cegger tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
826 1.11 cegger tss->tss_esp = (int)((char *)stack + USPACE - 16);
827 1.11 cegger tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
828 1.11 cegger tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
829 1.11 cegger tss->__tss_eip = (int)func;
830 1.11 cegger }
831 1.11 cegger #endif
832 1.2 bouyer
833 1.2 bouyer /* XXX */
834 1.2 bouyer #define IDTVEC(name) __CONCAT(X, name)
835 1.2 bouyer typedef void (vector)(void);
836 1.2 bouyer extern vector IDTVEC(tss_trap08);
837 1.2 bouyer #ifdef DDB
838 1.2 bouyer extern vector Xintrddbipi;
839 1.2 bouyer extern int ddb_vec;
840 1.2 bouyer #endif
841 1.2 bouyer
842 1.2 bouyer static void
843 1.2 bouyer cpu_set_tss_gates(struct cpu_info *ci)
844 1.2 bouyer {
845 1.11 cegger #if 0
846 1.11 cegger struct segment_descriptor sd;
847 1.11 cegger
848 1.11 cegger ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
849 1.11 cegger UVM_KMF_WIRED);
850 1.11 cegger tss_init(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
851 1.11 cegger IDTVEC(tss_trap08));
852 1.11 cegger setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
853 1.11 cegger SDT_SYS386TSS, SEL_KPL, 0, 0);
854 1.11 cegger ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
855 1.11 cegger setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
856 1.11 cegger GSEL(GTRAPTSS_SEL, SEL_KPL));
857 1.11 cegger #endif
858 1.11 cegger
859 1.2 bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
860 1.2 bouyer /*
861 1.2 bouyer * Set up separate handler for the DDB IPI, so that it doesn't
862 1.2 bouyer * stomp on a possibly corrupted stack.
863 1.2 bouyer *
864 1.2 bouyer * XXX overwriting the gate set in db_machine_init.
865 1.2 bouyer * Should rearrange the code so that it's set only once.
866 1.2 bouyer */
867 1.2 bouyer ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
868 1.2 bouyer UVM_KMF_WIRED);
869 1.6 yamt tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
870 1.2 bouyer Xintrddbipi);
871 1.2 bouyer
872 1.2 bouyer setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
873 1.2 bouyer SDT_SYS386TSS, SEL_KPL, 0, 0);
874 1.2 bouyer ci->ci_gdt[GIPITSS_SEL].sd = sd;
875 1.2 bouyer
876 1.2 bouyer setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
877 1.2 bouyer GSEL(GIPITSS_SEL, SEL_KPL));
878 1.2 bouyer #endif
879 1.2 bouyer }
880 1.11 cegger #else
881 1.11 cegger static void
882 1.11 cegger cpu_set_tss_gates(struct cpu_info *ci)
883 1.11 cegger {
884 1.11 cegger
885 1.11 cegger }
886 1.11 cegger #endif /* i386 */
887 1.2 bouyer
888 1.2 bouyer int
889 1.5 joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
890 1.2 bouyer {
891 1.2 bouyer #if 0
892 1.2 bouyer #if NLAPIC > 0
893 1.2 bouyer int error;
894 1.2 bouyer #endif
895 1.2 bouyer unsigned short dwordptr[2];
896 1.2 bouyer
897 1.2 bouyer /*
898 1.11 cegger * Bootstrap code must be addressable in real mode
899 1.11 cegger * and it must be page aligned.
900 1.11 cegger */
901 1.11 cegger KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
902 1.11 cegger
903 1.11 cegger /*
904 1.2 bouyer * "The BSP must initialize CMOS shutdown code to 0Ah ..."
905 1.2 bouyer */
906 1.2 bouyer
907 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
908 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_JUMP);
909 1.2 bouyer
910 1.2 bouyer /*
911 1.2 bouyer * "and the warm reset vector (DWORD based at 40:67) to point
912 1.2 bouyer * to the AP startup code ..."
913 1.2 bouyer */
914 1.2 bouyer
915 1.2 bouyer dwordptr[0] = 0;
916 1.5 joerg dwordptr[1] = target >> 4;
917 1.2 bouyer
918 1.2 bouyer pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE);
919 1.11 cegger memcpy ((uint8_t *) 0x467, dwordptr, 4);
920 1.2 bouyer pmap_kremove (0, PAGE_SIZE);
921 1.2 bouyer
922 1.2 bouyer #if NLAPIC > 0
923 1.2 bouyer /*
924 1.2 bouyer * ... prior to executing the following sequence:"
925 1.2 bouyer */
926 1.2 bouyer
927 1.2 bouyer if (ci->ci_flags & CPUF_AP) {
928 1.2 bouyer if ((error = x86_ipi_init(ci->ci_apicid)) != 0)
929 1.2 bouyer return error;
930 1.2 bouyer
931 1.2 bouyer delay(10000);
932 1.2 bouyer
933 1.2 bouyer if (cpu_feature & CPUID_APIC) {
934 1.11 cegger error = x86_ipi_init(ci->ci_apicid);
935 1.11 cegger if (error != 0) {
936 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
937 1.11 cegger __func__);
938 1.11 cegger return error;
939 1.11 cegger }
940 1.11 cegger
941 1.11 cegger delay(10000);
942 1.2 bouyer
943 1.11 cegger error = x86_ipi(target / PAGE_SIZE, ci->ci_apicid,
944 1.11 cegger LAPIC_DLMODE_STARTUP);
945 1.11 cegger if (error != 0) {
946 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
947 1.11 cegger __func__);
948 1.2 bouyer return error;
949 1.11 cegger }
950 1.2 bouyer delay(200);
951 1.2 bouyer
952 1.11 cegger error = x86_ipi(target / PAGE_SIZE, ci->ci_apicid,
953 1.11 cegger LAPIC_DLMODE_STARTUP);
954 1.11 cegger if (error != 0) {
955 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken ((3)\n",
956 1.11 cegger __func__);
957 1.2 bouyer return error;
958 1.11 cegger }
959 1.2 bouyer delay(200);
960 1.2 bouyer }
961 1.2 bouyer }
962 1.2 bouyer #endif
963 1.2 bouyer #endif /* 0 */
964 1.2 bouyer return 0;
965 1.2 bouyer }
966 1.2 bouyer
967 1.2 bouyer void
968 1.2 bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
969 1.2 bouyer {
970 1.2 bouyer #if 0
971 1.2 bouyer /*
972 1.2 bouyer * Ensure the NVRAM reset byte contains something vaguely sane.
973 1.2 bouyer */
974 1.2 bouyer
975 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
976 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_RST);
977 1.2 bouyer #endif
978 1.2 bouyer }
979 1.2 bouyer
980 1.2 bouyer #ifdef __x86_64__
981 1.2 bouyer
982 1.2 bouyer void
983 1.3 bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
984 1.2 bouyer {
985 1.3 bouyer if (full) {
986 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
987 1.11 cegger HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (uint64_t) ci);
988 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
989 1.3 bouyer }
990 1.2 bouyer }
991 1.2 bouyer #endif /* __x86_64__ */
992 1.2 bouyer
993 1.11 cegger void
994 1.11 cegger cpu_offline_md(void)
995 1.11 cegger {
996 1.11 cegger int s;
997 1.11 cegger
998 1.11 cegger s = splhigh();
999 1.11 cegger #ifdef __i386__
1000 1.11 cegger npxsave_cpu(true);
1001 1.11 cegger #else
1002 1.11 cegger fpusave_cpu(true);
1003 1.11 cegger #endif
1004 1.11 cegger splx(s);
1005 1.11 cegger }
1006 1.11 cegger
1007 1.11 cegger #if 0
1008 1.11 cegger /* XXX joerg restructure and restart CPUs individually */
1009 1.11 cegger static bool
1010 1.11 cegger cpu_suspend(device_t dv PMF_FN_ARGS)
1011 1.11 cegger {
1012 1.11 cegger struct cpu_softc *sc = device_private(dv);
1013 1.11 cegger struct cpu_info *ci = sc->sc_info;
1014 1.11 cegger int err;
1015 1.11 cegger
1016 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1017 1.11 cegger return true;
1018 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1019 1.11 cegger return true;
1020 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1021 1.11 cegger return true;
1022 1.11 cegger
1023 1.11 cegger sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
1024 1.11 cegger
1025 1.11 cegger if (sc->sc_wasonline) {
1026 1.11 cegger mutex_enter(&cpu_lock);
1027 1.11 cegger err = cpu_setonline(ci, false);
1028 1.11 cegger mutex_exit(&cpu_lock);
1029 1.11 cegger
1030 1.11 cegger if (err)
1031 1.11 cegger return false;
1032 1.11 cegger }
1033 1.11 cegger
1034 1.11 cegger return true;
1035 1.11 cegger }
1036 1.11 cegger
1037 1.11 cegger static bool
1038 1.11 cegger cpu_resume(device_t dv PMF_FN_ARGS)
1039 1.11 cegger {
1040 1.11 cegger struct cpu_softc *sc = device_private(dv);
1041 1.11 cegger struct cpu_info *ci = sc->sc_info;
1042 1.11 cegger int err = 0;
1043 1.11 cegger
1044 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1045 1.11 cegger return true;
1046 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1047 1.11 cegger return true;
1048 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1049 1.11 cegger return true;
1050 1.11 cegger
1051 1.11 cegger if (sc->sc_wasonline) {
1052 1.11 cegger mutex_enter(&cpu_lock);
1053 1.11 cegger err = cpu_setonline(ci, true);
1054 1.11 cegger mutex_exit(&cpu_lock);
1055 1.11 cegger }
1056 1.11 cegger
1057 1.11 cegger return err == 0;
1058 1.11 cegger }
1059 1.11 cegger #endif
1060 1.11 cegger
1061 1.2 bouyer void
1062 1.2 bouyer cpu_get_tsc_freq(struct cpu_info *ci)
1063 1.2 bouyer {
1064 1.2 bouyer #ifdef XEN3
1065 1.16 cegger const volatile vcpu_time_info_t *tinfo = &ci->ci_vcpu->time;
1066 1.2 bouyer delay(1000000);
1067 1.2 bouyer uint64_t freq = 1000000000ULL << 32;
1068 1.2 bouyer freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
1069 1.2 bouyer if ( tinfo->tsc_shift < 0 )
1070 1.2 bouyer freq = freq << -tinfo->tsc_shift;
1071 1.2 bouyer else
1072 1.2 bouyer freq = freq >> tinfo->tsc_shift;
1073 1.2 bouyer ci->ci_tsc_freq = freq;
1074 1.2 bouyer #else
1075 1.16 cegger /* Xen2 */
1076 1.2 bouyer /* XXX this needs to read the shared_info of the CPU being probed.. */
1077 1.2 bouyer ci->ci_tsc_freq = HYPERVISOR_shared_info->cpu_freq;
1078 1.2 bouyer #endif /* XEN3 */
1079 1.2 bouyer }
1080