cpu.c revision 1.31.2.3 1 1.31.2.3 jym /* $NetBSD: cpu.c,v 1.31.2.3 2009/07/23 23:31:37 jym Exp $ */
2 1.2 bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp */
3 1.2 bouyer
4 1.2 bouyer /*-
5 1.2 bouyer * Copyright (c) 2000 The NetBSD Foundation, Inc.
6 1.19 joerg * Copyright (c) 2002, 2006, 2007 YAMAMOTO Takashi,
7 1.2 bouyer * All rights reserved.
8 1.2 bouyer *
9 1.2 bouyer * This code is derived from software contributed to The NetBSD Foundation
10 1.2 bouyer * by RedBack Networks Inc.
11 1.2 bouyer *
12 1.2 bouyer * Author: Bill Sommerfeld
13 1.2 bouyer *
14 1.2 bouyer * Redistribution and use in source and binary forms, with or without
15 1.2 bouyer * modification, are permitted provided that the following conditions
16 1.2 bouyer * are met:
17 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
18 1.2 bouyer * notice, this list of conditions and the following disclaimer.
19 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
20 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
21 1.2 bouyer * documentation and/or other materials provided with the distribution.
22 1.2 bouyer *
23 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.2 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.2 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.2 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.2 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.2 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.2 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.2 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.2 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.2 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.2 bouyer * POSSIBILITY OF SUCH DAMAGE.
34 1.2 bouyer */
35 1.2 bouyer
36 1.2 bouyer /*
37 1.2 bouyer * Copyright (c) 1999 Stefan Grefen
38 1.2 bouyer *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.2 bouyer * This product includes software developed by the NetBSD
50 1.2 bouyer * Foundation, Inc. and its contributors.
51 1.2 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.2 bouyer * contributors may be used to endorse or promote products derived
53 1.2 bouyer * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
56 1.2 bouyer * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
57 1.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
58 1.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
59 1.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
60 1.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
61 1.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
63 1.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
64 1.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
65 1.2 bouyer * SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.2 bouyer #include <sys/cdefs.h>
69 1.31.2.3 jym __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.31.2.3 2009/07/23 23:31:37 jym Exp $");
70 1.2 bouyer
71 1.2 bouyer #include "opt_ddb.h"
72 1.2 bouyer #include "opt_multiprocessor.h"
73 1.2 bouyer #include "opt_mpbios.h" /* for MPDEBUG */
74 1.2 bouyer #include "opt_mtrr.h"
75 1.2 bouyer #include "opt_xen.h"
76 1.2 bouyer
77 1.2 bouyer #include "lapic.h"
78 1.2 bouyer #include "ioapic.h"
79 1.2 bouyer
80 1.2 bouyer #include <sys/param.h>
81 1.2 bouyer #include <sys/proc.h>
82 1.2 bouyer #include <sys/user.h>
83 1.2 bouyer #include <sys/systm.h>
84 1.2 bouyer #include <sys/device.h>
85 1.31 cegger #include <sys/kmem.h>
86 1.11 cegger #include <sys/cpu.h>
87 1.11 cegger #include <sys/atomic.h>
88 1.31.2.3 jym #include <sys/reboot.h>
89 1.2 bouyer
90 1.2 bouyer #include <uvm/uvm_extern.h>
91 1.2 bouyer
92 1.2 bouyer #include <machine/cpufunc.h>
93 1.2 bouyer #include <machine/cpuvar.h>
94 1.2 bouyer #include <machine/pmap.h>
95 1.2 bouyer #include <machine/vmparam.h>
96 1.2 bouyer #include <machine/mpbiosvar.h>
97 1.2 bouyer #include <machine/pcb.h>
98 1.2 bouyer #include <machine/specialreg.h>
99 1.2 bouyer #include <machine/segments.h>
100 1.2 bouyer #include <machine/gdt.h>
101 1.2 bouyer #include <machine/mtrr.h>
102 1.2 bouyer #include <machine/pio.h>
103 1.2 bouyer
104 1.2 bouyer #ifdef XEN3
105 1.2 bouyer #include <xen/vcpuvar.h>
106 1.2 bouyer #endif
107 1.2 bouyer
108 1.2 bouyer #if NLAPIC > 0
109 1.2 bouyer #include <machine/apicvar.h>
110 1.2 bouyer #include <machine/i82489reg.h>
111 1.2 bouyer #include <machine/i82489var.h>
112 1.2 bouyer #endif
113 1.2 bouyer
114 1.2 bouyer #include <dev/ic/mc146818reg.h>
115 1.2 bouyer #include <dev/isa/isareg.h>
116 1.2 bouyer
117 1.27 ad #define X86_MAXPROCS 32
118 1.27 ad
119 1.10 cegger int cpu_match(device_t, cfdata_t, void *);
120 1.10 cegger void cpu_attach(device_t, device_t, void *);
121 1.2 bouyer #ifdef XEN3
122 1.10 cegger int vcpu_match(device_t, cfdata_t, void *);
123 1.10 cegger void vcpu_attach(device_t, device_t, void *);
124 1.2 bouyer #endif
125 1.10 cegger void cpu_attach_common(device_t, device_t, void *);
126 1.8 dogcow void cpu_offline_md(void);
127 1.2 bouyer
128 1.2 bouyer struct cpu_softc {
129 1.10 cegger device_t sc_dev; /* device tree glue */
130 1.2 bouyer struct cpu_info *sc_info; /* pointer to CPU info */
131 1.31.2.3 jym bool sc_wasonline;
132 1.2 bouyer };
133 1.2 bouyer
134 1.5 joerg int mp_cpu_start(struct cpu_info *, paddr_t);
135 1.2 bouyer void mp_cpu_start_cleanup(struct cpu_info *);
136 1.2 bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
137 1.2 bouyer mp_cpu_start_cleanup };
138 1.2 bouyer
139 1.10 cegger CFATTACH_DECL_NEW(cpu, sizeof(struct cpu_softc),
140 1.2 bouyer cpu_match, cpu_attach, NULL, NULL);
141 1.2 bouyer #ifdef XEN3
142 1.10 cegger CFATTACH_DECL_NEW(vcpu, sizeof(struct cpu_softc),
143 1.2 bouyer vcpu_match, vcpu_attach, NULL, NULL);
144 1.2 bouyer #endif
145 1.2 bouyer
146 1.2 bouyer /*
147 1.2 bouyer * Statically-allocated CPU info for the primary CPU (or the only
148 1.2 bouyer * CPU, on uniprocessors). The CPU info list is initialized to
149 1.2 bouyer * point at it.
150 1.2 bouyer */
151 1.2 bouyer #ifdef TRAPLOG
152 1.2 bouyer #include <machine/tlog.h>
153 1.2 bouyer struct tlog tlog_primary;
154 1.2 bouyer #endif
155 1.2 bouyer struct cpu_info cpu_info_primary = {
156 1.7 bouyer .ci_dev = 0,
157 1.2 bouyer .ci_self = &cpu_info_primary,
158 1.4 bouyer .ci_idepth = -1,
159 1.2 bouyer .ci_curlwp = &lwp0,
160 1.25 ad .ci_curldt = -1,
161 1.2 bouyer #ifdef TRAPLOG
162 1.2 bouyer .ci_tlog = &tlog_primary,
163 1.2 bouyer #endif
164 1.2 bouyer
165 1.2 bouyer };
166 1.2 bouyer struct cpu_info phycpu_info_primary = {
167 1.7 bouyer .ci_dev = 0,
168 1.2 bouyer .ci_self = &phycpu_info_primary,
169 1.2 bouyer };
170 1.2 bouyer
171 1.2 bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
172 1.2 bouyer
173 1.2 bouyer static void cpu_set_tss_gates(struct cpu_info *ci);
174 1.2 bouyer
175 1.11 cegger uint32_t cpus_attached = 0;
176 1.11 cegger uint32_t cpus_running = 0;
177 1.11 cegger
178 1.11 cegger bool x86_mp_online;
179 1.11 cegger paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
180 1.2 bouyer
181 1.2 bouyer struct cpu_info *phycpu_info[X86_MAXPROCS] = { &cpu_info_primary };
182 1.2 bouyer
183 1.2 bouyer #ifdef MULTIPROCESSOR
184 1.2 bouyer /*
185 1.2 bouyer * Array of CPU info structures. Must be statically-allocated because
186 1.2 bouyer * curproc, etc. are used early.
187 1.2 bouyer */
188 1.2 bouyer struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary };
189 1.2 bouyer
190 1.2 bouyer void cpu_hatch(void *);
191 1.2 bouyer static void cpu_boot_secondary(struct cpu_info *ci);
192 1.2 bouyer static void cpu_start_secondary(struct cpu_info *ci);
193 1.2 bouyer static void cpu_copy_trampoline(void);
194 1.2 bouyer
195 1.2 bouyer /*
196 1.2 bouyer * Runs once per boot once multiprocessor goo has been detected and
197 1.2 bouyer * the local APIC on the boot processor has been mapped.
198 1.2 bouyer *
199 1.2 bouyer * Called from lapic_boot_init() (from mpbios_scan()).
200 1.2 bouyer */
201 1.2 bouyer void
202 1.10 cegger cpu_init_first(void)
203 1.2 bouyer {
204 1.2 bouyer int cpunum = lapic_cpu_number();
205 1.2 bouyer
206 1.2 bouyer if (cpunum != 0) {
207 1.2 bouyer cpu_info[0] = NULL;
208 1.2 bouyer cpu_info[cpunum] = &cpu_info_primary;
209 1.2 bouyer }
210 1.2 bouyer
211 1.2 bouyer cpu_copy_trampoline();
212 1.2 bouyer }
213 1.2 bouyer #endif
214 1.2 bouyer
215 1.2 bouyer int
216 1.10 cegger cpu_match(device_t parent, cfdata_t match, void *aux)
217 1.2 bouyer {
218 1.2 bouyer
219 1.2 bouyer return 1;
220 1.2 bouyer }
221 1.2 bouyer
222 1.2 bouyer void
223 1.10 cegger cpu_attach(device_t parent, device_t self, void *aux)
224 1.2 bouyer {
225 1.2 bouyer #ifdef XEN3
226 1.10 cegger struct cpu_softc *sc = device_private(self);
227 1.2 bouyer struct cpu_attach_args *caa = aux;
228 1.2 bouyer struct cpu_info *ci;
229 1.2 bouyer int cpunum = caa->cpu_number;
230 1.2 bouyer
231 1.10 cegger sc->sc_dev = self;
232 1.10 cegger
233 1.2 bouyer /*
234 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
235 1.2 bouyer * structure, otherwise use the primary's.
236 1.2 bouyer */
237 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
238 1.31.2.3 jym if ((boothowto & RB_MD1) != 0) {
239 1.31.2.3 jym aprint_error(": multiprocessor boot disabled\n");
240 1.31.2.3 jym if (!pmf_device_register(self, NULL, NULL))
241 1.31.2.3 jym aprint_error_dev(self,
242 1.31.2.3 jym "couldn't establish power handler\n");
243 1.31.2.3 jym return;
244 1.31.2.3 jym }
245 1.31.2.3 jym aprint_naive(": Application Processor\n");
246 1.31 cegger ci = kmem_zalloc(sizeof(*ci), KM_SLEEP);
247 1.24 ad ci->ci_curldt = -1;
248 1.2 bouyer if (phycpu_info[cpunum] != NULL)
249 1.2 bouyer panic("cpu at apic id %d already attached?", cpunum);
250 1.2 bouyer phycpu_info[cpunum] = ci;
251 1.2 bouyer } else {
252 1.31.2.3 jym aprint_naive(": %s Processor\n",
253 1.31.2.3 jym caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
254 1.2 bouyer ci = &phycpu_info_primary;
255 1.2 bouyer if (cpunum != 0) {
256 1.2 bouyer phycpu_info[0] = NULL;
257 1.2 bouyer phycpu_info[cpunum] = ci;
258 1.2 bouyer }
259 1.2 bouyer }
260 1.2 bouyer
261 1.2 bouyer ci->ci_self = ci;
262 1.2 bouyer sc->sc_info = ci;
263 1.2 bouyer
264 1.2 bouyer ci->ci_dev = self;
265 1.23 ad ci->ci_cpuid = caa->cpu_number;
266 1.16 cegger ci->ci_vcpu = NULL;
267 1.2 bouyer
268 1.2 bouyer printf(": ");
269 1.2 bouyer switch (caa->cpu_role) {
270 1.2 bouyer case CPU_ROLE_SP:
271 1.2 bouyer printf("(uniprocessor)\n");
272 1.2 bouyer ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
273 1.2 bouyer break;
274 1.2 bouyer
275 1.2 bouyer case CPU_ROLE_BP:
276 1.2 bouyer printf("(boot processor)\n");
277 1.2 bouyer ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
278 1.2 bouyer break;
279 1.2 bouyer
280 1.2 bouyer case CPU_ROLE_AP:
281 1.2 bouyer /*
282 1.2 bouyer * report on an AP
283 1.2 bouyer */
284 1.2 bouyer printf("(application processor)\n");
285 1.2 bouyer break;
286 1.2 bouyer
287 1.2 bouyer default:
288 1.2 bouyer panic("unknown processor type??\n");
289 1.2 bouyer }
290 1.31.2.2 cegger
291 1.31.2.2 cegger if (!pmf_device_register(self, NULL, NULL))
292 1.31.2.2 cegger aprint_error_dev(self, "couldn't establish power handler\n");
293 1.31.2.2 cegger
294 1.2 bouyer return;
295 1.2 bouyer #else
296 1.2 bouyer cpu_attach_common(parent, self, aux);
297 1.2 bouyer #endif
298 1.2 bouyer }
299 1.2 bouyer
300 1.2 bouyer #ifdef XEN3
301 1.2 bouyer int
302 1.10 cegger vcpu_match(device_t parent, cfdata_t match, void *aux)
303 1.2 bouyer {
304 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
305 1.2 bouyer
306 1.2 bouyer if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
307 1.2 bouyer return 1;
308 1.2 bouyer return 0;
309 1.2 bouyer }
310 1.2 bouyer
311 1.2 bouyer void
312 1.10 cegger vcpu_attach(device_t parent, device_t self, void *aux)
313 1.2 bouyer {
314 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
315 1.2 bouyer
316 1.2 bouyer cpu_attach_common(parent, self, &vcaa->vcaa_caa);
317 1.31.2.1 jym
318 1.31.2.1 jym if (!pmf_device_register(self, NULL, NULL))
319 1.31.2.1 jym aprint_error_dev(self, "couldn't establish power handler\n");
320 1.2 bouyer }
321 1.2 bouyer #endif
322 1.2 bouyer
323 1.2 bouyer static void
324 1.2 bouyer cpu_vm_init(struct cpu_info *ci)
325 1.2 bouyer {
326 1.2 bouyer int ncolors = 2, i;
327 1.2 bouyer
328 1.2 bouyer for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
329 1.2 bouyer struct x86_cache_info *cai;
330 1.2 bouyer int tcolors;
331 1.2 bouyer
332 1.2 bouyer cai = &ci->ci_cinfo[i];
333 1.2 bouyer
334 1.2 bouyer tcolors = atop(cai->cai_totalsize);
335 1.2 bouyer switch(cai->cai_associativity) {
336 1.2 bouyer case 0xff:
337 1.2 bouyer tcolors = 1; /* fully associative */
338 1.2 bouyer break;
339 1.2 bouyer case 0:
340 1.2 bouyer case 1:
341 1.2 bouyer break;
342 1.2 bouyer default:
343 1.2 bouyer tcolors /= cai->cai_associativity;
344 1.2 bouyer }
345 1.2 bouyer ncolors = max(ncolors, tcolors);
346 1.2 bouyer }
347 1.2 bouyer
348 1.2 bouyer /*
349 1.2 bouyer * Knowing the size of the largest cache on this CPU, re-color
350 1.2 bouyer * our pages.
351 1.2 bouyer */
352 1.2 bouyer if (ncolors <= uvmexp.ncolors)
353 1.2 bouyer return;
354 1.28 bouyer aprint_debug_dev(ci->ci_dev, "%d page colors\n", ncolors);
355 1.2 bouyer uvm_page_recolor(ncolors);
356 1.2 bouyer }
357 1.2 bouyer
358 1.2 bouyer void
359 1.11 cegger cpu_attach_common(device_t parent, device_t self, void *aux)
360 1.2 bouyer {
361 1.10 cegger struct cpu_softc *sc = device_private(self);
362 1.2 bouyer struct cpu_attach_args *caa = aux;
363 1.2 bouyer struct cpu_info *ci;
364 1.12 cegger uintptr_t ptr;
365 1.2 bouyer int cpunum = caa->cpu_number;
366 1.2 bouyer
367 1.10 cegger sc->sc_dev = self;
368 1.10 cegger
369 1.2 bouyer /*
370 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
371 1.2 bouyer * structure, otherwise use the primary's.
372 1.2 bouyer */
373 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
374 1.17 cegger if (cpunum >= X86_MAXPROCS) {
375 1.17 cegger aprint_error(": apic id %d ignored, "
376 1.17 cegger "please increase X86_MAXPROCS\n", cpunum);
377 1.17 cegger }
378 1.17 cegger
379 1.12 cegger aprint_naive(": Application Processor\n");
380 1.31 cegger ptr = (uintptr_t)kmem_alloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
381 1.31 cegger KM_SLEEP);
382 1.12 cegger ci = (struct cpu_info *)((ptr + CACHE_LINE_SIZE - 1) &
383 1.12 cegger ~(CACHE_LINE_SIZE - 1));
384 1.12 cegger memset(ci, 0, sizeof(*ci));
385 1.2 bouyer #if defined(MULTIPROCESSOR)
386 1.2 bouyer if (cpu_info[cpunum] != NULL)
387 1.2 bouyer panic("cpu at apic id %d already attached?", cpunum);
388 1.2 bouyer cpu_info[cpunum] = ci;
389 1.2 bouyer #endif
390 1.2 bouyer #ifdef TRAPLOG
391 1.31 cegger ci->ci_tlog_base = kmem_zalloc(sizeof(struct tlog), KM_SLEEP);
392 1.2 bouyer #endif
393 1.2 bouyer } else {
394 1.12 cegger aprint_naive(": %s Processor\n",
395 1.12 cegger caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
396 1.2 bouyer ci = &cpu_info_primary;
397 1.2 bouyer #if defined(MULTIPROCESSOR)
398 1.2 bouyer if (cpunum != lapic_cpu_number()) {
399 1.2 bouyer panic("%s: running CPU is at apic %d"
400 1.2 bouyer " instead of at expected %d",
401 1.9 cegger device_xname(sc->sc_dev), lapic_cpu_number(), cpunum);
402 1.2 bouyer }
403 1.2 bouyer #endif
404 1.2 bouyer }
405 1.2 bouyer
406 1.2 bouyer ci->ci_self = ci;
407 1.2 bouyer sc->sc_info = ci;
408 1.2 bouyer
409 1.2 bouyer ci->ci_dev = self;
410 1.23 ad ci->ci_cpuid = cpunum;
411 1.16 cegger
412 1.16 cegger KASSERT(HYPERVISOR_shared_info != NULL);
413 1.16 cegger ci->ci_vcpu = &HYPERVISOR_shared_info->vcpu_info[cpunum];
414 1.16 cegger
415 1.2 bouyer ci->ci_func = caa->cpu_func;
416 1.2 bouyer
417 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
418 1.2 bouyer #if defined(MULTIPROCESSOR)
419 1.2 bouyer int error;
420 1.2 bouyer
421 1.2 bouyer error = mi_cpu_attach(ci);
422 1.2 bouyer if (error != 0) {
423 1.2 bouyer aprint_normal("\n");
424 1.10 cegger aprint_error_dev(sc->sc_dev, "mi_cpu_attach failed with %d\n",
425 1.9 cegger error);
426 1.2 bouyer return;
427 1.2 bouyer }
428 1.2 bouyer #endif
429 1.2 bouyer } else {
430 1.2 bouyer KASSERT(ci->ci_data.cpu_idlelwp != NULL);
431 1.2 bouyer }
432 1.2 bouyer
433 1.23 ad ci->ci_cpumask = (1 << cpu_index(ci));
434 1.2 bouyer pmap_reference(pmap_kernel());
435 1.2 bouyer ci->ci_pmap = pmap_kernel();
436 1.2 bouyer ci->ci_tlbstate = TLBSTATE_STALE;
437 1.2 bouyer
438 1.2 bouyer /* further PCB init done later. */
439 1.2 bouyer
440 1.2 bouyer switch (caa->cpu_role) {
441 1.2 bouyer case CPU_ROLE_SP:
442 1.12 cegger atomic_or_32(&ci->ci_flags,
443 1.12 cegger CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY);
444 1.2 bouyer cpu_intr_init(ci);
445 1.21 ad cpu_get_tsc_freq(ci);
446 1.21 ad cpu_identify(ci);
447 1.2 bouyer cpu_init(ci);
448 1.2 bouyer cpu_set_tss_gates(ci);
449 1.12 cegger pmap_cpu_init_late(ci);
450 1.26 bouyer x86_cpu_idle_init();
451 1.12 cegger #if 0
452 1.12 cegger x86_errata();
453 1.12 cegger #endif
454 1.2 bouyer break;
455 1.2 bouyer
456 1.2 bouyer case CPU_ROLE_BP:
457 1.12 cegger atomic_or_32(&ci->ci_flags,
458 1.12 cegger CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY);
459 1.2 bouyer cpu_intr_init(ci);
460 1.21 ad cpu_get_tsc_freq(ci);
461 1.21 ad cpu_identify(ci);
462 1.2 bouyer cpu_init(ci);
463 1.2 bouyer cpu_set_tss_gates(ci);
464 1.12 cegger pmap_cpu_init_late(ci);
465 1.26 bouyer x86_cpu_idle_init();
466 1.12 cegger #if NLAPIC > 0
467 1.12 cegger /*
468 1.12 cegger * Enable local apic
469 1.12 cegger */
470 1.12 cegger lapic_enable();
471 1.12 cegger lapic_set_lvt();
472 1.12 cegger lapic_calibrate_timer(ci);
473 1.12 cegger #endif
474 1.14 bouyer #if 0
475 1.12 cegger x86_errata();
476 1.12 cegger #endif
477 1.2 bouyer break;
478 1.2 bouyer
479 1.2 bouyer case CPU_ROLE_AP:
480 1.2 bouyer /*
481 1.2 bouyer * report on an AP
482 1.2 bouyer */
483 1.2 bouyer
484 1.2 bouyer #if defined(MULTIPROCESSOR)
485 1.2 bouyer cpu_intr_init(ci);
486 1.2 bouyer gdt_alloc_cpu(ci);
487 1.2 bouyer cpu_set_tss_gates(ci);
488 1.12 cegger pmap_cpu_init_early(ci);
489 1.12 cegger pmap_cpu_init_late(ci);
490 1.2 bouyer cpu_start_secondary(ci);
491 1.2 bouyer if (ci->ci_flags & CPUF_PRESENT) {
492 1.30 cegger struct cpu_info *tmp;
493 1.30 cegger
494 1.2 bouyer identifycpu(ci);
495 1.30 cegger tmp = cpu_info_list;
496 1.30 cegger while (tmp->ci_next)
497 1.30 cegger tmp = tmp->ci_next;
498 1.30 cegger
499 1.30 cegger tmp->ci_next = ci;
500 1.2 bouyer }
501 1.2 bouyer #else
502 1.12 cegger aprint_normal_dev(sc->sc_dev, "not started\n");
503 1.2 bouyer #endif
504 1.2 bouyer break;
505 1.2 bouyer
506 1.2 bouyer default:
507 1.12 cegger aprint_normal("\n");
508 1.2 bouyer panic("unknown processor type??\n");
509 1.2 bouyer }
510 1.2 bouyer cpu_vm_init(ci);
511 1.2 bouyer
512 1.2 bouyer cpus_attached |= (1 << ci->ci_cpuid);
513 1.2 bouyer
514 1.12 cegger #if 0
515 1.12 cegger if (!pmf_device_register(self, cpu_suspend, cpu_resume))
516 1.12 cegger aprint_error_dev(self, "couldn't establish power handler\n");
517 1.12 cegger #endif
518 1.12 cegger
519 1.2 bouyer #if defined(MULTIPROCESSOR)
520 1.2 bouyer if (mp_verbose) {
521 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
522 1.2 bouyer
523 1.12 cegger aprint_verbose_dev(sc->sc_dev, "idle lwp at %p, idle sp at 0x%p\n",
524 1.12 cegger l,
525 1.12 cegger #ifdef i386
526 1.12 cegger (void *)l->l_addr->u_pcb.pcb_esp
527 1.12 cegger #else
528 1.12 cegger (void *)l->l_addr->u_pcb.pcb_rsp
529 1.12 cegger #endif
530 1.12 cegger );
531 1.12 cegger
532 1.2 bouyer }
533 1.2 bouyer #endif
534 1.2 bouyer }
535 1.2 bouyer
536 1.2 bouyer /*
537 1.2 bouyer * Initialize the processor appropriately.
538 1.2 bouyer */
539 1.2 bouyer
540 1.2 bouyer void
541 1.10 cegger cpu_init(struct cpu_info *ci)
542 1.2 bouyer {
543 1.2 bouyer
544 1.2 bouyer /*
545 1.2 bouyer * On a P6 or above, enable global TLB caching if the
546 1.2 bouyer * hardware supports it.
547 1.2 bouyer */
548 1.2 bouyer if (cpu_feature & CPUID_PGE)
549 1.2 bouyer lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
550 1.2 bouyer
551 1.2 bouyer #ifdef XXXMTRR
552 1.2 bouyer /*
553 1.2 bouyer * On a P6 or above, initialize MTRR's if the hardware supports them.
554 1.2 bouyer */
555 1.2 bouyer if (cpu_feature & CPUID_MTRR) {
556 1.2 bouyer if ((ci->ci_flags & CPUF_AP) == 0)
557 1.2 bouyer i686_mtrr_init_first();
558 1.2 bouyer mtrr_init_cpu(ci);
559 1.2 bouyer }
560 1.2 bouyer #endif
561 1.2 bouyer /*
562 1.2 bouyer * If we have FXSAVE/FXRESTOR, use them.
563 1.2 bouyer */
564 1.2 bouyer if (cpu_feature & CPUID_FXSR) {
565 1.2 bouyer lcr4(rcr4() | CR4_OSFXSR);
566 1.2 bouyer
567 1.2 bouyer /*
568 1.2 bouyer * If we have SSE/SSE2, enable XMM exceptions.
569 1.2 bouyer */
570 1.2 bouyer if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
571 1.2 bouyer lcr4(rcr4() | CR4_OSXMMEXCPT);
572 1.2 bouyer }
573 1.2 bouyer
574 1.2 bouyer #ifdef MULTIPROCESSOR
575 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
576 1.11 cegger atomic_or_32(&cpus_running, ci->ci_cpumask);
577 1.2 bouyer #endif
578 1.2 bouyer }
579 1.2 bouyer
580 1.2 bouyer
581 1.2 bouyer #ifdef MULTIPROCESSOR
582 1.2 bouyer void
583 1.10 cegger cpu_boot_secondary_processors(void)
584 1.2 bouyer {
585 1.2 bouyer struct cpu_info *ci;
586 1.2 bouyer u_long i;
587 1.2 bouyer
588 1.11 cegger for (i = 0; i < X86_MAXPROCS; i++) {
589 1.2 bouyer ci = cpu_info[i];
590 1.2 bouyer if (ci == NULL)
591 1.2 bouyer continue;
592 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
593 1.2 bouyer continue;
594 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
595 1.2 bouyer continue;
596 1.2 bouyer if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
597 1.2 bouyer continue;
598 1.2 bouyer cpu_boot_secondary(ci);
599 1.2 bouyer }
600 1.11 cegger
601 1.11 cegger x86_mp_online = true;
602 1.2 bouyer }
603 1.2 bouyer
604 1.2 bouyer static void
605 1.2 bouyer cpu_init_idle_lwp(struct cpu_info *ci)
606 1.2 bouyer {
607 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
608 1.2 bouyer struct pcb *pcb = &l->l_addr->u_pcb;
609 1.2 bouyer
610 1.2 bouyer pcb->pcb_cr0 = rcr0();
611 1.2 bouyer }
612 1.2 bouyer
613 1.2 bouyer void
614 1.10 cegger cpu_init_idle_lwps(void)
615 1.2 bouyer {
616 1.2 bouyer struct cpu_info *ci;
617 1.2 bouyer u_long i;
618 1.2 bouyer
619 1.2 bouyer for (i = 0; i < X86_MAXPROCS; i++) {
620 1.2 bouyer ci = cpu_info[i];
621 1.2 bouyer if (ci == NULL)
622 1.2 bouyer continue;
623 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
624 1.2 bouyer continue;
625 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
626 1.2 bouyer continue;
627 1.2 bouyer cpu_init_idle_lwp(ci);
628 1.2 bouyer }
629 1.2 bouyer }
630 1.2 bouyer
631 1.2 bouyer void
632 1.10 cegger cpu_start_secondary(struct cpu_info *ci)
633 1.2 bouyer {
634 1.2 bouyer int i;
635 1.2 bouyer struct pmap *kpm = pmap_kernel();
636 1.11 cegger extern uint32_t mp_pdirpa;
637 1.2 bouyer
638 1.2 bouyer mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
639 1.2 bouyer
640 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_AP);
641 1.2 bouyer
642 1.11 cegger aprint_debug_dev(ci->ci_dev, "starting\n");
643 1.2 bouyer
644 1.2 bouyer ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
645 1.11 cegger if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0)
646 1.11 cegger return;
647 1.2 bouyer
648 1.2 bouyer /*
649 1.2 bouyer * wait for it to become ready
650 1.2 bouyer */
651 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
652 1.11 cegger #ifdef MPDEBUG
653 1.11 cegger extern int cpu_trace[3];
654 1.11 cegger static int otrace[3];
655 1.11 cegger if (memcmp(otrace, cpu_trace, sizeof(otrace)) != 0) {
656 1.11 cegger aprint_debug_dev(ci->ci_dev, "trace %02x %02x %02x\n",
657 1.11 cegger cpu_trace[0], cpu_trace[1], cpu_trace[2]);
658 1.11 cegger memcpy(otrace, cpu_trace, sizeof(otrace));
659 1.11 cegger }
660 1.11 cegger #endif
661 1.2 bouyer delay(10);
662 1.2 bouyer }
663 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0) {
664 1.9 cegger aprint_error_dev(ci->ci_dev, "failed to become ready\n");
665 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
666 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
667 1.2 bouyer Debugger();
668 1.2 bouyer #endif
669 1.2 bouyer }
670 1.2 bouyer
671 1.2 bouyer CPU_START_CLEANUP(ci);
672 1.2 bouyer }
673 1.2 bouyer
674 1.2 bouyer void
675 1.10 cegger cpu_boot_secondary(struct cpu_info *ci)
676 1.2 bouyer {
677 1.2 bouyer int i;
678 1.2 bouyer
679 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_GO);
680 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
681 1.2 bouyer delay(10);
682 1.2 bouyer }
683 1.11 cegger if ((ci->ci_flags & CPUF_RUNNING) == 0) {
684 1.11 cegger aprint_error_dev(ci->ci_dev, "CPU failed to start\n");
685 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
686 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
687 1.2 bouyer Debugger();
688 1.2 bouyer #endif
689 1.2 bouyer }
690 1.2 bouyer }
691 1.2 bouyer
692 1.2 bouyer /*
693 1.2 bouyer * The CPU ends up here when its ready to run
694 1.2 bouyer * This is called from code in mptramp.s; at this point, we are running
695 1.2 bouyer * in the idle pcb/idle stack of the new CPU. When this function returns,
696 1.2 bouyer * this processor will enter the idle loop and start looking for work.
697 1.2 bouyer *
698 1.2 bouyer * XXX should share some of this with init386 in machdep.c
699 1.2 bouyer */
700 1.2 bouyer void
701 1.2 bouyer cpu_hatch(void *v)
702 1.2 bouyer {
703 1.2 bouyer struct cpu_info *ci = (struct cpu_info *)v;
704 1.11 cegger int s, i;
705 1.11 cegger uint32_t blacklist_features;
706 1.11 cegger
707 1.2 bouyer #ifdef __x86_64__
708 1.11 cegger cpu_init_msrs(ci, true);
709 1.2 bouyer #endif
710 1.2 bouyer
711 1.21 ad cpu_probe(ci);
712 1.11 cegger
713 1.2 bouyer /* not on Xen... */
714 1.11 cegger blacklist_features = ~(CPUID_PGE|CPUID_PSE|CPUID_MTRR|CPUID_FXSR|CPUID_NOX); /* XXX add CPUID_SVM */
715 1.2 bouyer
716 1.11 cegger cpu_feature &= blacklist_features;
717 1.2 bouyer
718 1.11 cegger KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
719 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
720 1.11 cegger while ((ci->ci_flags & CPUF_GO) == 0) {
721 1.11 cegger /* Don't use delay, boot CPU may be patching the text. */
722 1.11 cegger for (i = 10000; i != 0; i--)
723 1.11 cegger x86_pause();
724 1.11 cegger }
725 1.2 bouyer
726 1.11 cegger /* Because the text may have been patched in x86_patch(). */
727 1.11 cegger wbinvd();
728 1.11 cegger x86_flush();
729 1.2 bouyer
730 1.11 cegger KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
731 1.2 bouyer
732 1.12 cegger lcr3(pmap_kernel()->pm_pdirpa);
733 1.12 cegger curlwp->l_addr->u_pcb.pcb_cr3 = pmap_kernel()->pm_pdirpa;
734 1.2 bouyer lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
735 1.2 bouyer cpu_init_idt();
736 1.11 cegger gdt_init_cpu(ci);
737 1.11 cegger lapic_enable();
738 1.2 bouyer lapic_set_lvt();
739 1.11 cegger lapic_initclocks();
740 1.11 cegger
741 1.12 cegger #ifdef i386
742 1.2 bouyer npxinit(ci);
743 1.12 cegger #else
744 1.12 cegger fpuinit(ci);
745 1.12 cegger #endif
746 1.2 bouyer
747 1.2 bouyer lldt(GSEL(GLDT_SEL, SEL_KPL));
748 1.12 cegger ltr(ci->ci_tss_sel);
749 1.2 bouyer
750 1.2 bouyer cpu_init(ci);
751 1.11 cegger cpu_get_tsc_freq(ci);
752 1.2 bouyer
753 1.2 bouyer s = splhigh();
754 1.11 cegger #ifdef i386
755 1.2 bouyer lapic_tpr = 0;
756 1.11 cegger #else
757 1.11 cegger lcr8(0);
758 1.11 cegger #endif
759 1.11 cegger x86_enable_intr();
760 1.11 cegger splx(s);
761 1.12 cegger #if 0
762 1.11 cegger x86_errata();
763 1.11 cegger #endif
764 1.2 bouyer
765 1.11 cegger aprint_debug_dev(ci->ci_dev, "CPU %ld running\n",
766 1.11 cegger (long)ci->ci_cpuid);
767 1.2 bouyer }
768 1.2 bouyer
769 1.2 bouyer #if defined(DDB)
770 1.2 bouyer
771 1.2 bouyer #include <ddb/db_output.h>
772 1.2 bouyer #include <machine/db_machdep.h>
773 1.2 bouyer
774 1.2 bouyer /*
775 1.2 bouyer * Dump CPU information from ddb.
776 1.2 bouyer */
777 1.2 bouyer void
778 1.2 bouyer cpu_debug_dump(void)
779 1.2 bouyer {
780 1.2 bouyer struct cpu_info *ci;
781 1.2 bouyer CPU_INFO_ITERATOR cii;
782 1.2 bouyer
783 1.13 yamt db_printf("addr dev id flags ipis curlwp fpcurlwp\n");
784 1.2 bouyer for (CPU_INFO_FOREACH(cii, ci)) {
785 1.2 bouyer db_printf("%p %s %ld %x %x %10p %10p\n",
786 1.2 bouyer ci,
787 1.9 cegger ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
788 1.12 cegger (long)ci->ci_cpuid,
789 1.2 bouyer ci->ci_flags, ci->ci_ipis,
790 1.2 bouyer ci->ci_curlwp,
791 1.2 bouyer ci->ci_fpcurlwp);
792 1.2 bouyer }
793 1.2 bouyer }
794 1.2 bouyer #endif
795 1.2 bouyer
796 1.2 bouyer static void
797 1.10 cegger cpu_copy_trampoline(void)
798 1.2 bouyer {
799 1.2 bouyer /*
800 1.2 bouyer * Copy boot code.
801 1.2 bouyer */
802 1.2 bouyer extern u_char cpu_spinup_trampoline[];
803 1.2 bouyer extern u_char cpu_spinup_trampoline_end[];
804 1.11 cegger
805 1.11 cegger vaddr_t mp_trampoline_vaddr;
806 1.11 cegger
807 1.11 cegger mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
808 1.11 cegger UVM_KMF_VAONLY);
809 1.11 cegger
810 1.11 cegger pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
811 1.11 cegger VM_PROT_READ | VM_PROT_WRITE);
812 1.11 cegger pmap_update(pmap_kernel());
813 1.11 cegger memcpy((void *)mp_trampoline_vaddr,
814 1.11 cegger cpu_spinup_trampoline,
815 1.11 cegger cpu_spinup_trampoline_end - cpu_spinup_trampoline);
816 1.11 cegger
817 1.11 cegger pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
818 1.11 cegger pmap_update(pmap_kernel());
819 1.11 cegger uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
820 1.2 bouyer }
821 1.2 bouyer
822 1.2 bouyer #endif
823 1.2 bouyer
824 1.11 cegger #ifdef i386
825 1.11 cegger #if 0
826 1.11 cegger static void
827 1.11 cegger tss_init(struct i386tss *tss, void *stack, void *func)
828 1.11 cegger {
829 1.11 cegger memset(tss, 0, sizeof *tss);
830 1.11 cegger tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
831 1.11 cegger tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
832 1.11 cegger tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
833 1.11 cegger tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
834 1.11 cegger tss->tss_gs = tss->__tss_es = tss->__tss_ds =
835 1.11 cegger tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
836 1.11 cegger tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
837 1.11 cegger tss->tss_esp = (int)((char *)stack + USPACE - 16);
838 1.11 cegger tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
839 1.11 cegger tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
840 1.11 cegger tss->__tss_eip = (int)func;
841 1.11 cegger }
842 1.11 cegger #endif
843 1.2 bouyer
844 1.2 bouyer /* XXX */
845 1.2 bouyer #define IDTVEC(name) __CONCAT(X, name)
846 1.2 bouyer typedef void (vector)(void);
847 1.2 bouyer extern vector IDTVEC(tss_trap08);
848 1.2 bouyer #ifdef DDB
849 1.2 bouyer extern vector Xintrddbipi;
850 1.2 bouyer extern int ddb_vec;
851 1.2 bouyer #endif
852 1.2 bouyer
853 1.2 bouyer static void
854 1.2 bouyer cpu_set_tss_gates(struct cpu_info *ci)
855 1.2 bouyer {
856 1.11 cegger #if 0
857 1.11 cegger struct segment_descriptor sd;
858 1.11 cegger
859 1.11 cegger ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
860 1.11 cegger UVM_KMF_WIRED);
861 1.11 cegger tss_init(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
862 1.11 cegger IDTVEC(tss_trap08));
863 1.11 cegger setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
864 1.11 cegger SDT_SYS386TSS, SEL_KPL, 0, 0);
865 1.11 cegger ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
866 1.11 cegger setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
867 1.11 cegger GSEL(GTRAPTSS_SEL, SEL_KPL));
868 1.11 cegger #endif
869 1.11 cegger
870 1.2 bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
871 1.2 bouyer /*
872 1.2 bouyer * Set up separate handler for the DDB IPI, so that it doesn't
873 1.2 bouyer * stomp on a possibly corrupted stack.
874 1.2 bouyer *
875 1.2 bouyer * XXX overwriting the gate set in db_machine_init.
876 1.2 bouyer * Should rearrange the code so that it's set only once.
877 1.2 bouyer */
878 1.2 bouyer ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
879 1.2 bouyer UVM_KMF_WIRED);
880 1.6 yamt tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
881 1.2 bouyer Xintrddbipi);
882 1.2 bouyer
883 1.2 bouyer setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
884 1.2 bouyer SDT_SYS386TSS, SEL_KPL, 0, 0);
885 1.2 bouyer ci->ci_gdt[GIPITSS_SEL].sd = sd;
886 1.2 bouyer
887 1.2 bouyer setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
888 1.2 bouyer GSEL(GIPITSS_SEL, SEL_KPL));
889 1.2 bouyer #endif
890 1.2 bouyer }
891 1.11 cegger #else
892 1.11 cegger static void
893 1.11 cegger cpu_set_tss_gates(struct cpu_info *ci)
894 1.11 cegger {
895 1.11 cegger
896 1.11 cegger }
897 1.11 cegger #endif /* i386 */
898 1.2 bouyer
899 1.2 bouyer int
900 1.5 joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
901 1.2 bouyer {
902 1.2 bouyer #if 0
903 1.2 bouyer #if NLAPIC > 0
904 1.2 bouyer int error;
905 1.2 bouyer #endif
906 1.2 bouyer unsigned short dwordptr[2];
907 1.2 bouyer
908 1.2 bouyer /*
909 1.11 cegger * Bootstrap code must be addressable in real mode
910 1.11 cegger * and it must be page aligned.
911 1.11 cegger */
912 1.11 cegger KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
913 1.11 cegger
914 1.11 cegger /*
915 1.2 bouyer * "The BSP must initialize CMOS shutdown code to 0Ah ..."
916 1.2 bouyer */
917 1.2 bouyer
918 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
919 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_JUMP);
920 1.2 bouyer
921 1.2 bouyer /*
922 1.2 bouyer * "and the warm reset vector (DWORD based at 40:67) to point
923 1.2 bouyer * to the AP startup code ..."
924 1.2 bouyer */
925 1.2 bouyer
926 1.2 bouyer dwordptr[0] = 0;
927 1.5 joerg dwordptr[1] = target >> 4;
928 1.2 bouyer
929 1.2 bouyer pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE);
930 1.11 cegger memcpy ((uint8_t *) 0x467, dwordptr, 4);
931 1.2 bouyer pmap_kremove (0, PAGE_SIZE);
932 1.2 bouyer
933 1.2 bouyer #if NLAPIC > 0
934 1.2 bouyer /*
935 1.2 bouyer * ... prior to executing the following sequence:"
936 1.2 bouyer */
937 1.2 bouyer
938 1.2 bouyer if (ci->ci_flags & CPUF_AP) {
939 1.23 ad if ((error = x86_ipi_init(ci->ci_cpuid)) != 0)
940 1.2 bouyer return error;
941 1.2 bouyer
942 1.2 bouyer delay(10000);
943 1.2 bouyer
944 1.2 bouyer if (cpu_feature & CPUID_APIC) {
945 1.23 ad error = x86_ipi_init(ci->ci_cpuid);
946 1.11 cegger if (error != 0) {
947 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
948 1.11 cegger __func__);
949 1.11 cegger return error;
950 1.11 cegger }
951 1.11 cegger
952 1.11 cegger delay(10000);
953 1.2 bouyer
954 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
955 1.11 cegger LAPIC_DLMODE_STARTUP);
956 1.11 cegger if (error != 0) {
957 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
958 1.11 cegger __func__);
959 1.2 bouyer return error;
960 1.11 cegger }
961 1.2 bouyer delay(200);
962 1.2 bouyer
963 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
964 1.11 cegger LAPIC_DLMODE_STARTUP);
965 1.11 cegger if (error != 0) {
966 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken ((3)\n",
967 1.11 cegger __func__);
968 1.2 bouyer return error;
969 1.11 cegger }
970 1.2 bouyer delay(200);
971 1.2 bouyer }
972 1.2 bouyer }
973 1.2 bouyer #endif
974 1.2 bouyer #endif /* 0 */
975 1.2 bouyer return 0;
976 1.2 bouyer }
977 1.2 bouyer
978 1.2 bouyer void
979 1.2 bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
980 1.2 bouyer {
981 1.2 bouyer #if 0
982 1.2 bouyer /*
983 1.2 bouyer * Ensure the NVRAM reset byte contains something vaguely sane.
984 1.2 bouyer */
985 1.2 bouyer
986 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
987 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_RST);
988 1.2 bouyer #endif
989 1.2 bouyer }
990 1.2 bouyer
991 1.2 bouyer #ifdef __x86_64__
992 1.2 bouyer
993 1.2 bouyer void
994 1.3 bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
995 1.2 bouyer {
996 1.3 bouyer if (full) {
997 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
998 1.11 cegger HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (uint64_t) ci);
999 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
1000 1.3 bouyer }
1001 1.2 bouyer }
1002 1.2 bouyer #endif /* __x86_64__ */
1003 1.2 bouyer
1004 1.11 cegger void
1005 1.11 cegger cpu_offline_md(void)
1006 1.11 cegger {
1007 1.11 cegger int s;
1008 1.11 cegger
1009 1.11 cegger s = splhigh();
1010 1.11 cegger #ifdef __i386__
1011 1.11 cegger npxsave_cpu(true);
1012 1.11 cegger #else
1013 1.11 cegger fpusave_cpu(true);
1014 1.11 cegger #endif
1015 1.11 cegger splx(s);
1016 1.11 cegger }
1017 1.11 cegger
1018 1.11 cegger #if 0
1019 1.11 cegger /* XXX joerg restructure and restart CPUs individually */
1020 1.11 cegger static bool
1021 1.11 cegger cpu_suspend(device_t dv PMF_FN_ARGS)
1022 1.11 cegger {
1023 1.11 cegger struct cpu_softc *sc = device_private(dv);
1024 1.11 cegger struct cpu_info *ci = sc->sc_info;
1025 1.11 cegger int err;
1026 1.11 cegger
1027 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1028 1.11 cegger return true;
1029 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1030 1.11 cegger return true;
1031 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1032 1.11 cegger return true;
1033 1.11 cegger
1034 1.11 cegger sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
1035 1.11 cegger
1036 1.11 cegger if (sc->sc_wasonline) {
1037 1.11 cegger mutex_enter(&cpu_lock);
1038 1.29 rmind err = cpu_setstate(ci, false);
1039 1.11 cegger mutex_exit(&cpu_lock);
1040 1.11 cegger
1041 1.11 cegger if (err)
1042 1.11 cegger return false;
1043 1.11 cegger }
1044 1.11 cegger
1045 1.11 cegger return true;
1046 1.11 cegger }
1047 1.11 cegger
1048 1.11 cegger static bool
1049 1.11 cegger cpu_resume(device_t dv PMF_FN_ARGS)
1050 1.11 cegger {
1051 1.11 cegger struct cpu_softc *sc = device_private(dv);
1052 1.11 cegger struct cpu_info *ci = sc->sc_info;
1053 1.11 cegger int err = 0;
1054 1.11 cegger
1055 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1056 1.11 cegger return true;
1057 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1058 1.11 cegger return true;
1059 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1060 1.11 cegger return true;
1061 1.11 cegger
1062 1.11 cegger if (sc->sc_wasonline) {
1063 1.11 cegger mutex_enter(&cpu_lock);
1064 1.29 rmind err = cpu_setstate(ci, true);
1065 1.11 cegger mutex_exit(&cpu_lock);
1066 1.11 cegger }
1067 1.11 cegger
1068 1.11 cegger return err == 0;
1069 1.11 cegger }
1070 1.11 cegger #endif
1071 1.11 cegger
1072 1.2 bouyer void
1073 1.2 bouyer cpu_get_tsc_freq(struct cpu_info *ci)
1074 1.2 bouyer {
1075 1.2 bouyer #ifdef XEN3
1076 1.16 cegger const volatile vcpu_time_info_t *tinfo = &ci->ci_vcpu->time;
1077 1.2 bouyer delay(1000000);
1078 1.2 bouyer uint64_t freq = 1000000000ULL << 32;
1079 1.2 bouyer freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
1080 1.2 bouyer if ( tinfo->tsc_shift < 0 )
1081 1.2 bouyer freq = freq << -tinfo->tsc_shift;
1082 1.2 bouyer else
1083 1.2 bouyer freq = freq >> tinfo->tsc_shift;
1084 1.20 ad ci->ci_data.cpu_cc_freq = freq;
1085 1.2 bouyer #else
1086 1.16 cegger /* Xen2 */
1087 1.2 bouyer /* XXX this needs to read the shared_info of the CPU being probed.. */
1088 1.20 ad ci->ci_data.cpu_cc_freq = HYPERVISOR_shared_info->cpu_freq;
1089 1.2 bouyer #endif /* XEN3 */
1090 1.2 bouyer }
1091 1.19 joerg
1092 1.19 joerg void
1093 1.19 joerg x86_cpu_idle_xen(void)
1094 1.19 joerg {
1095 1.19 joerg struct cpu_info *ci = curcpu();
1096 1.19 joerg
1097 1.19 joerg KASSERT(ci->ci_ilevel == IPL_NONE);
1098 1.19 joerg
1099 1.19 joerg x86_disable_intr();
1100 1.19 joerg if (!__predict_false(ci->ci_want_resched)) {
1101 1.19 joerg idle_block();
1102 1.19 joerg } else {
1103 1.19 joerg x86_enable_intr();
1104 1.19 joerg }
1105 1.19 joerg }
1106