cpu.c revision 1.31.2.8 1 1.31.2.8 jym /* $NetBSD: cpu.c,v 1.31.2.8 2011/03/28 23:04:56 jym Exp $ */
2 1.2 bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp */
3 1.2 bouyer
4 1.2 bouyer /*-
5 1.2 bouyer * Copyright (c) 2000 The NetBSD Foundation, Inc.
6 1.19 joerg * Copyright (c) 2002, 2006, 2007 YAMAMOTO Takashi,
7 1.2 bouyer * All rights reserved.
8 1.2 bouyer *
9 1.2 bouyer * This code is derived from software contributed to The NetBSD Foundation
10 1.2 bouyer * by RedBack Networks Inc.
11 1.2 bouyer *
12 1.2 bouyer * Author: Bill Sommerfeld
13 1.2 bouyer *
14 1.2 bouyer * Redistribution and use in source and binary forms, with or without
15 1.2 bouyer * modification, are permitted provided that the following conditions
16 1.2 bouyer * are met:
17 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
18 1.2 bouyer * notice, this list of conditions and the following disclaimer.
19 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
20 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
21 1.2 bouyer * documentation and/or other materials provided with the distribution.
22 1.2 bouyer *
23 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.2 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.2 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.2 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.2 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.2 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.2 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.2 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.2 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.2 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.2 bouyer * POSSIBILITY OF SUCH DAMAGE.
34 1.2 bouyer */
35 1.2 bouyer
36 1.2 bouyer /*
37 1.2 bouyer * Copyright (c) 1999 Stefan Grefen
38 1.2 bouyer *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.2 bouyer * This product includes software developed by the NetBSD
50 1.2 bouyer * Foundation, Inc. and its contributors.
51 1.2 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.2 bouyer * contributors may be used to endorse or promote products derived
53 1.2 bouyer * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
56 1.2 bouyer * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
57 1.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
58 1.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
59 1.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
60 1.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
61 1.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
63 1.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
64 1.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
65 1.2 bouyer * SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.2 bouyer #include <sys/cdefs.h>
69 1.31.2.8 jym __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.31.2.8 2011/03/28 23:04:56 jym Exp $");
70 1.2 bouyer
71 1.2 bouyer #include "opt_ddb.h"
72 1.2 bouyer #include "opt_multiprocessor.h"
73 1.2 bouyer #include "opt_mpbios.h" /* for MPDEBUG */
74 1.2 bouyer #include "opt_mtrr.h"
75 1.2 bouyer #include "opt_xen.h"
76 1.2 bouyer
77 1.2 bouyer #include "lapic.h"
78 1.2 bouyer #include "ioapic.h"
79 1.2 bouyer
80 1.2 bouyer #include <sys/param.h>
81 1.2 bouyer #include <sys/proc.h>
82 1.2 bouyer #include <sys/systm.h>
83 1.2 bouyer #include <sys/device.h>
84 1.31 cegger #include <sys/kmem.h>
85 1.11 cegger #include <sys/cpu.h>
86 1.11 cegger #include <sys/atomic.h>
87 1.31.2.3 jym #include <sys/reboot.h>
88 1.2 bouyer
89 1.31.2.7 jym #include <uvm/uvm.h>
90 1.2 bouyer
91 1.2 bouyer #include <machine/cpufunc.h>
92 1.2 bouyer #include <machine/cpuvar.h>
93 1.2 bouyer #include <machine/pmap.h>
94 1.2 bouyer #include <machine/vmparam.h>
95 1.2 bouyer #include <machine/mpbiosvar.h>
96 1.2 bouyer #include <machine/pcb.h>
97 1.2 bouyer #include <machine/specialreg.h>
98 1.2 bouyer #include <machine/segments.h>
99 1.2 bouyer #include <machine/gdt.h>
100 1.2 bouyer #include <machine/mtrr.h>
101 1.2 bouyer #include <machine/pio.h>
102 1.2 bouyer
103 1.2 bouyer #include <xen/vcpuvar.h>
104 1.2 bouyer
105 1.2 bouyer #if NLAPIC > 0
106 1.2 bouyer #include <machine/apicvar.h>
107 1.2 bouyer #include <machine/i82489reg.h>
108 1.2 bouyer #include <machine/i82489var.h>
109 1.2 bouyer #endif
110 1.2 bouyer
111 1.2 bouyer #include <dev/ic/mc146818reg.h>
112 1.2 bouyer #include <dev/isa/isareg.h>
113 1.2 bouyer
114 1.31.2.6 jym #if MAXCPUS > 32
115 1.31.2.6 jym #error cpu_info contains 32bit bitmasks
116 1.31.2.6 jym #endif
117 1.27 ad
118 1.31.2.8 jym static int cpu_match(device_t, cfdata_t, void *);
119 1.31.2.8 jym static void cpu_attach(device_t, device_t, void *);
120 1.31.2.8 jym static void cpu_defer(device_t);
121 1.31.2.8 jym static int cpu_rescan(device_t, const char *, const int *);
122 1.31.2.8 jym static void cpu_childdetached(device_t, device_t);
123 1.31.2.8 jym static int vcpu_match(device_t, cfdata_t, void *);
124 1.31.2.8 jym static void vcpu_attach(device_t, device_t, void *);
125 1.31.2.8 jym static void cpu_attach_common(device_t, device_t, void *);
126 1.31.2.8 jym void cpu_offline_md(void);
127 1.2 bouyer
128 1.2 bouyer struct cpu_softc {
129 1.10 cegger device_t sc_dev; /* device tree glue */
130 1.2 bouyer struct cpu_info *sc_info; /* pointer to CPU info */
131 1.31.2.3 jym bool sc_wasonline;
132 1.2 bouyer };
133 1.2 bouyer
134 1.5 joerg int mp_cpu_start(struct cpu_info *, paddr_t);
135 1.2 bouyer void mp_cpu_start_cleanup(struct cpu_info *);
136 1.2 bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
137 1.2 bouyer mp_cpu_start_cleanup };
138 1.2 bouyer
139 1.31.2.8 jym CFATTACH_DECL2_NEW(cpu, sizeof(struct cpu_softc),
140 1.31.2.8 jym cpu_match, cpu_attach, NULL, NULL, cpu_rescan, cpu_childdetached);
141 1.31.2.8 jym
142 1.10 cegger CFATTACH_DECL_NEW(vcpu, sizeof(struct cpu_softc),
143 1.2 bouyer vcpu_match, vcpu_attach, NULL, NULL);
144 1.2 bouyer
145 1.2 bouyer /*
146 1.2 bouyer * Statically-allocated CPU info for the primary CPU (or the only
147 1.2 bouyer * CPU, on uniprocessors). The CPU info list is initialized to
148 1.2 bouyer * point at it.
149 1.2 bouyer */
150 1.2 bouyer #ifdef TRAPLOG
151 1.2 bouyer #include <machine/tlog.h>
152 1.2 bouyer struct tlog tlog_primary;
153 1.2 bouyer #endif
154 1.31.2.6 jym struct cpu_info cpu_info_primary __aligned(CACHE_LINE_SIZE) = {
155 1.7 bouyer .ci_dev = 0,
156 1.2 bouyer .ci_self = &cpu_info_primary,
157 1.4 bouyer .ci_idepth = -1,
158 1.2 bouyer .ci_curlwp = &lwp0,
159 1.25 ad .ci_curldt = -1,
160 1.2 bouyer #ifdef TRAPLOG
161 1.2 bouyer .ci_tlog = &tlog_primary,
162 1.2 bouyer #endif
163 1.2 bouyer
164 1.2 bouyer };
165 1.31.2.6 jym struct cpu_info phycpu_info_primary __aligned(CACHE_LINE_SIZE) = {
166 1.7 bouyer .ci_dev = 0,
167 1.2 bouyer .ci_self = &phycpu_info_primary,
168 1.2 bouyer };
169 1.2 bouyer
170 1.2 bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
171 1.31.2.6 jym struct cpu_info *phycpu_info_list = &phycpu_info_primary;
172 1.2 bouyer
173 1.2 bouyer static void cpu_set_tss_gates(struct cpu_info *ci);
174 1.2 bouyer
175 1.11 cegger uint32_t cpus_attached = 0;
176 1.11 cegger uint32_t cpus_running = 0;
177 1.11 cegger
178 1.31.2.6 jym uint32_t phycpus_attached = 0;
179 1.31.2.6 jym uint32_t phycpus_running = 0;
180 1.2 bouyer
181 1.31.2.6 jym uint32_t cpu_feature[5]; /* X86 CPUID feature bits
182 1.31.2.6 jym * [0] basic features %edx
183 1.31.2.6 jym * [1] basic features %ecx
184 1.31.2.6 jym * [2] extended features %edx
185 1.31.2.6 jym * [3] extended features %ecx
186 1.31.2.6 jym * [4] VIA padlock features
187 1.31.2.6 jym */
188 1.2 bouyer
189 1.31.2.6 jym bool x86_mp_online;
190 1.31.2.6 jym paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
191 1.2 bouyer
192 1.31.2.6 jym #if defined(MULTIPROCESSOR)
193 1.2 bouyer void cpu_hatch(void *);
194 1.2 bouyer static void cpu_boot_secondary(struct cpu_info *ci);
195 1.2 bouyer static void cpu_start_secondary(struct cpu_info *ci);
196 1.2 bouyer static void cpu_copy_trampoline(void);
197 1.2 bouyer
198 1.2 bouyer /*
199 1.2 bouyer * Runs once per boot once multiprocessor goo has been detected and
200 1.2 bouyer * the local APIC on the boot processor has been mapped.
201 1.2 bouyer *
202 1.2 bouyer * Called from lapic_boot_init() (from mpbios_scan()).
203 1.2 bouyer */
204 1.2 bouyer void
205 1.10 cegger cpu_init_first(void)
206 1.2 bouyer {
207 1.2 bouyer
208 1.31.2.6 jym cpu_info_primary.ci_cpuid = lapic_cpu_number();
209 1.2 bouyer cpu_copy_trampoline();
210 1.2 bouyer }
211 1.31.2.6 jym #endif /* MULTIPROCESSOR */
212 1.2 bouyer
213 1.31.2.8 jym static int
214 1.10 cegger cpu_match(device_t parent, cfdata_t match, void *aux)
215 1.2 bouyer {
216 1.2 bouyer
217 1.2 bouyer return 1;
218 1.2 bouyer }
219 1.2 bouyer
220 1.31.2.8 jym static void
221 1.10 cegger cpu_attach(device_t parent, device_t self, void *aux)
222 1.2 bouyer {
223 1.10 cegger struct cpu_softc *sc = device_private(self);
224 1.2 bouyer struct cpu_attach_args *caa = aux;
225 1.2 bouyer struct cpu_info *ci;
226 1.31.2.4 jym uintptr_t ptr;
227 1.31.2.7 jym static int nphycpu = 0;
228 1.2 bouyer
229 1.10 cegger sc->sc_dev = self;
230 1.10 cegger
231 1.31.2.6 jym if (phycpus_attached == ~0) {
232 1.31.2.4 jym aprint_error(": increase MAXCPUS\n");
233 1.31.2.4 jym return;
234 1.31.2.4 jym }
235 1.31.2.4 jym
236 1.2 bouyer /*
237 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
238 1.31.2.7 jym * If we're the first attached CPU use the primary cpu_info,
239 1.31.2.7 jym * otherwise allocate a new one
240 1.2 bouyer */
241 1.31.2.7 jym aprint_naive("\n");
242 1.31.2.7 jym aprint_normal("\n");
243 1.31.2.7 jym if (nphycpu > 0) {
244 1.31.2.7 jym struct cpu_info *tmp;
245 1.31.2.4 jym ptr = (uintptr_t)kmem_zalloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
246 1.31.2.4 jym KM_SLEEP);
247 1.31.2.6 jym ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
248 1.24 ad ci->ci_curldt = -1;
249 1.31.2.7 jym
250 1.31.2.7 jym tmp = phycpu_info_list;
251 1.31.2.7 jym while (tmp->ci_next)
252 1.31.2.7 jym tmp = tmp->ci_next;
253 1.31.2.7 jym
254 1.31.2.7 jym tmp->ci_next = ci;
255 1.2 bouyer } else {
256 1.2 bouyer ci = &phycpu_info_primary;
257 1.2 bouyer }
258 1.2 bouyer
259 1.2 bouyer ci->ci_self = ci;
260 1.2 bouyer sc->sc_info = ci;
261 1.2 bouyer
262 1.2 bouyer ci->ci_dev = self;
263 1.31.2.7 jym ci->ci_acpiid = caa->cpu_id;
264 1.23 ad ci->ci_cpuid = caa->cpu_number;
265 1.16 cegger ci->ci_vcpu = NULL;
266 1.31.2.7 jym ci->ci_index = nphycpu++;
267 1.31.2.7 jym ci->ci_cpumask = (1 << cpu_index(ci));
268 1.31.2.2 cegger
269 1.31.2.6 jym atomic_or_32(&phycpus_attached, ci->ci_cpumask);
270 1.31.2.7 jym
271 1.31.2.5 jym if (!pmf_device_register(self, NULL, NULL))
272 1.31.2.5 jym aprint_error_dev(self, "couldn't establish power handler\n");
273 1.31.2.2 cegger
274 1.31.2.8 jym (void)config_defer(self, cpu_defer);
275 1.2 bouyer }
276 1.2 bouyer
277 1.31.2.8 jym static void
278 1.31.2.8 jym cpu_defer(device_t self)
279 1.31.2.8 jym {
280 1.31.2.8 jym cpu_rescan(self, NULL, NULL);
281 1.31.2.8 jym }
282 1.31.2.8 jym
283 1.31.2.8 jym static int
284 1.31.2.8 jym cpu_rescan(device_t self, const char *ifattr, const int *locators)
285 1.31.2.8 jym {
286 1.31.2.8 jym struct cpu_softc *sc = device_private(self);
287 1.31.2.8 jym struct cpufeature_attach_args cfaa;
288 1.31.2.8 jym struct cpu_info *ci = sc->sc_info;
289 1.31.2.8 jym
290 1.31.2.8 jym memset(&cfaa, 0, sizeof(cfaa));
291 1.31.2.8 jym cfaa.ci = ci;
292 1.31.2.8 jym
293 1.31.2.8 jym if (ifattr_match(ifattr, "cpufeaturebus")) {
294 1.31.2.8 jym
295 1.31.2.8 jym if (ci->ci_frequency == NULL) {
296 1.31.2.8 jym cfaa.name = "frequency";
297 1.31.2.8 jym ci->ci_frequency = config_found_ia(self,
298 1.31.2.8 jym "cpufeaturebus", &cfaa, NULL);
299 1.31.2.8 jym }
300 1.31.2.8 jym }
301 1.31.2.8 jym
302 1.31.2.8 jym return 0;
303 1.31.2.8 jym }
304 1.31.2.8 jym
305 1.31.2.8 jym static void
306 1.31.2.8 jym cpu_childdetached(device_t self, device_t child)
307 1.31.2.8 jym {
308 1.31.2.8 jym struct cpu_softc *sc = device_private(self);
309 1.31.2.8 jym struct cpu_info *ci = sc->sc_info;
310 1.31.2.8 jym
311 1.31.2.8 jym if (ci->ci_frequency == child)
312 1.31.2.8 jym ci->ci_frequency = NULL;
313 1.31.2.8 jym }
314 1.31.2.8 jym
315 1.31.2.8 jym static int
316 1.10 cegger vcpu_match(device_t parent, cfdata_t match, void *aux)
317 1.2 bouyer {
318 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
319 1.2 bouyer
320 1.2 bouyer if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
321 1.2 bouyer return 1;
322 1.2 bouyer return 0;
323 1.2 bouyer }
324 1.2 bouyer
325 1.31.2.8 jym static void
326 1.10 cegger vcpu_attach(device_t parent, device_t self, void *aux)
327 1.2 bouyer {
328 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
329 1.2 bouyer
330 1.2 bouyer cpu_attach_common(parent, self, &vcaa->vcaa_caa);
331 1.31.2.5 jym
332 1.31.2.5 jym if (!pmf_device_register(self, NULL, NULL))
333 1.31.2.5 jym aprint_error_dev(self, "couldn't establish power handler\n");
334 1.2 bouyer }
335 1.2 bouyer
336 1.2 bouyer static void
337 1.2 bouyer cpu_vm_init(struct cpu_info *ci)
338 1.2 bouyer {
339 1.2 bouyer int ncolors = 2, i;
340 1.2 bouyer
341 1.2 bouyer for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
342 1.2 bouyer struct x86_cache_info *cai;
343 1.2 bouyer int tcolors;
344 1.2 bouyer
345 1.2 bouyer cai = &ci->ci_cinfo[i];
346 1.2 bouyer
347 1.2 bouyer tcolors = atop(cai->cai_totalsize);
348 1.2 bouyer switch(cai->cai_associativity) {
349 1.2 bouyer case 0xff:
350 1.2 bouyer tcolors = 1; /* fully associative */
351 1.2 bouyer break;
352 1.2 bouyer case 0:
353 1.2 bouyer case 1:
354 1.2 bouyer break;
355 1.2 bouyer default:
356 1.2 bouyer tcolors /= cai->cai_associativity;
357 1.2 bouyer }
358 1.2 bouyer ncolors = max(ncolors, tcolors);
359 1.2 bouyer }
360 1.2 bouyer
361 1.2 bouyer /*
362 1.2 bouyer * Knowing the size of the largest cache on this CPU, re-color
363 1.2 bouyer * our pages.
364 1.2 bouyer */
365 1.2 bouyer if (ncolors <= uvmexp.ncolors)
366 1.2 bouyer return;
367 1.28 bouyer aprint_debug_dev(ci->ci_dev, "%d page colors\n", ncolors);
368 1.2 bouyer uvm_page_recolor(ncolors);
369 1.2 bouyer }
370 1.2 bouyer
371 1.31.2.8 jym static void
372 1.11 cegger cpu_attach_common(device_t parent, device_t self, void *aux)
373 1.2 bouyer {
374 1.10 cegger struct cpu_softc *sc = device_private(self);
375 1.2 bouyer struct cpu_attach_args *caa = aux;
376 1.2 bouyer struct cpu_info *ci;
377 1.12 cegger uintptr_t ptr;
378 1.2 bouyer int cpunum = caa->cpu_number;
379 1.31.2.6 jym static bool again = false;
380 1.2 bouyer
381 1.10 cegger sc->sc_dev = self;
382 1.10 cegger
383 1.2 bouyer /*
384 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
385 1.2 bouyer * structure, otherwise use the primary's.
386 1.2 bouyer */
387 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
388 1.12 cegger aprint_naive(": Application Processor\n");
389 1.31 cegger ptr = (uintptr_t)kmem_alloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
390 1.31 cegger KM_SLEEP);
391 1.31.2.6 jym ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
392 1.12 cegger memset(ci, 0, sizeof(*ci));
393 1.2 bouyer #ifdef TRAPLOG
394 1.31 cegger ci->ci_tlog_base = kmem_zalloc(sizeof(struct tlog), KM_SLEEP);
395 1.2 bouyer #endif
396 1.2 bouyer } else {
397 1.12 cegger aprint_naive(": %s Processor\n",
398 1.12 cegger caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
399 1.2 bouyer ci = &cpu_info_primary;
400 1.31.2.6 jym #if NLAPIC > 0
401 1.31.2.6 jym if (cpunum != lapic_cpu_number()) {
402 1.31.2.6 jym /* XXX should be done earlier */
403 1.31.2.6 jym uint32_t reg;
404 1.31.2.6 jym aprint_verbose("\n");
405 1.31.2.6 jym aprint_verbose_dev(self, "running CPU at apic %d"
406 1.31.2.6 jym " instead of at expected %d", lapic_cpu_number(),
407 1.31.2.6 jym cpunum);
408 1.31.2.6 jym reg = i82489_readreg(LAPIC_ID);
409 1.31.2.6 jym i82489_writereg(LAPIC_ID, (reg & ~LAPIC_ID_MASK) |
410 1.31.2.6 jym (cpunum << LAPIC_ID_SHIFT));
411 1.31.2.6 jym }
412 1.2 bouyer if (cpunum != lapic_cpu_number()) {
413 1.31.2.6 jym aprint_error_dev(self, "unable to reset apic id\n");
414 1.2 bouyer }
415 1.2 bouyer #endif
416 1.2 bouyer }
417 1.2 bouyer
418 1.2 bouyer ci->ci_self = ci;
419 1.2 bouyer sc->sc_info = ci;
420 1.2 bouyer ci->ci_dev = self;
421 1.23 ad ci->ci_cpuid = cpunum;
422 1.16 cegger
423 1.16 cegger KASSERT(HYPERVISOR_shared_info != NULL);
424 1.16 cegger ci->ci_vcpu = &HYPERVISOR_shared_info->vcpu_info[cpunum];
425 1.16 cegger
426 1.2 bouyer ci->ci_func = caa->cpu_func;
427 1.2 bouyer
428 1.31.2.6 jym /* Must be called before mi_cpu_attach(). */
429 1.31.2.6 jym cpu_vm_init(ci);
430 1.31.2.6 jym
431 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
432 1.2 bouyer int error;
433 1.2 bouyer
434 1.2 bouyer error = mi_cpu_attach(ci);
435 1.2 bouyer if (error != 0) {
436 1.2 bouyer aprint_normal("\n");
437 1.31.2.6 jym aprint_error_dev(self,
438 1.31.2.6 jym "mi_cpu_attach failed with %d\n", error);
439 1.2 bouyer return;
440 1.2 bouyer }
441 1.2 bouyer } else {
442 1.2 bouyer KASSERT(ci->ci_data.cpu_idlelwp != NULL);
443 1.2 bouyer }
444 1.2 bouyer
445 1.23 ad ci->ci_cpumask = (1 << cpu_index(ci));
446 1.2 bouyer pmap_reference(pmap_kernel());
447 1.2 bouyer ci->ci_pmap = pmap_kernel();
448 1.2 bouyer ci->ci_tlbstate = TLBSTATE_STALE;
449 1.2 bouyer
450 1.31.2.6 jym /*
451 1.31.2.6 jym * Boot processor may not be attached first, but the below
452 1.31.2.6 jym * must be done to allow booting other processors.
453 1.31.2.6 jym */
454 1.31.2.6 jym if (!again) {
455 1.31.2.6 jym atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
456 1.31.2.6 jym /* Basic init. */
457 1.2 bouyer cpu_intr_init(ci);
458 1.21 ad cpu_get_tsc_freq(ci);
459 1.2 bouyer cpu_init(ci);
460 1.2 bouyer cpu_set_tss_gates(ci);
461 1.12 cegger pmap_cpu_init_late(ci);
462 1.31.2.6 jym #if NLAPIC > 0
463 1.31.2.6 jym if (caa->cpu_role != CPU_ROLE_SP) {
464 1.31.2.6 jym /* Enable lapic. */
465 1.31.2.6 jym lapic_enable();
466 1.31.2.6 jym lapic_set_lvt();
467 1.31.2.6 jym lapic_calibrate_timer();
468 1.31.2.6 jym }
469 1.31.2.6 jym #endif
470 1.31.2.6 jym /* Make sure DELAY() is initialized. */
471 1.31.2.6 jym DELAY(1);
472 1.31.2.6 jym again = true;
473 1.31.2.6 jym }
474 1.31.2.6 jym
475 1.31.2.6 jym /* further PCB init done later. */
476 1.31.2.6 jym
477 1.31.2.6 jym switch (caa->cpu_role) {
478 1.31.2.6 jym case CPU_ROLE_SP:
479 1.31.2.6 jym atomic_or_32(&ci->ci_flags, CPUF_SP);
480 1.31.2.6 jym cpu_identify(ci);
481 1.12 cegger #if 0
482 1.12 cegger x86_errata();
483 1.12 cegger #endif
484 1.31.2.6 jym x86_cpu_idle_init();
485 1.2 bouyer break;
486 1.2 bouyer
487 1.2 bouyer case CPU_ROLE_BP:
488 1.31.2.6 jym atomic_or_32(&ci->ci_flags, CPUF_BSP);
489 1.21 ad cpu_identify(ci);
490 1.2 bouyer cpu_init(ci);
491 1.14 bouyer #if 0
492 1.12 cegger x86_errata();
493 1.12 cegger #endif
494 1.31.2.6 jym x86_cpu_idle_init();
495 1.2 bouyer break;
496 1.2 bouyer
497 1.2 bouyer case CPU_ROLE_AP:
498 1.2 bouyer /*
499 1.2 bouyer * report on an AP
500 1.2 bouyer */
501 1.2 bouyer
502 1.2 bouyer #if defined(MULTIPROCESSOR)
503 1.2 bouyer cpu_intr_init(ci);
504 1.2 bouyer gdt_alloc_cpu(ci);
505 1.2 bouyer cpu_set_tss_gates(ci);
506 1.12 cegger pmap_cpu_init_early(ci);
507 1.12 cegger pmap_cpu_init_late(ci);
508 1.2 bouyer cpu_start_secondary(ci);
509 1.2 bouyer if (ci->ci_flags & CPUF_PRESENT) {
510 1.30 cegger struct cpu_info *tmp;
511 1.30 cegger
512 1.2 bouyer identifycpu(ci);
513 1.30 cegger tmp = cpu_info_list;
514 1.30 cegger while (tmp->ci_next)
515 1.30 cegger tmp = tmp->ci_next;
516 1.30 cegger
517 1.30 cegger tmp->ci_next = ci;
518 1.2 bouyer }
519 1.2 bouyer #else
520 1.31.2.6 jym aprint_error_dev(self, "not started\n");
521 1.2 bouyer #endif
522 1.2 bouyer break;
523 1.2 bouyer
524 1.2 bouyer default:
525 1.12 cegger aprint_normal("\n");
526 1.2 bouyer panic("unknown processor type??\n");
527 1.2 bouyer }
528 1.2 bouyer
529 1.31.2.6 jym pat_init(ci);
530 1.31.2.4 jym atomic_or_32(&cpus_attached, ci->ci_cpumask);
531 1.2 bouyer
532 1.12 cegger #if 0
533 1.12 cegger if (!pmf_device_register(self, cpu_suspend, cpu_resume))
534 1.12 cegger aprint_error_dev(self, "couldn't establish power handler\n");
535 1.12 cegger #endif
536 1.12 cegger
537 1.2 bouyer #if defined(MULTIPROCESSOR)
538 1.2 bouyer if (mp_verbose) {
539 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
540 1.31.2.6 jym struct pcb *pcb = lwp_getpcb(l);
541 1.2 bouyer
542 1.31.2.6 jym aprint_verbose_dev(self,
543 1.31.2.6 jym "idle lwp at %p, idle sp at 0x%p\n",
544 1.12 cegger l,
545 1.12 cegger #ifdef i386
546 1.31.2.6 jym (void *)pcb->pcb_esp
547 1.12 cegger #else
548 1.31.2.6 jym (void *)pcb->pcb_rsp
549 1.12 cegger #endif
550 1.12 cegger );
551 1.12 cegger
552 1.2 bouyer }
553 1.2 bouyer #endif
554 1.2 bouyer }
555 1.2 bouyer
556 1.2 bouyer /*
557 1.2 bouyer * Initialize the processor appropriately.
558 1.2 bouyer */
559 1.2 bouyer
560 1.2 bouyer void
561 1.10 cegger cpu_init(struct cpu_info *ci)
562 1.2 bouyer {
563 1.2 bouyer
564 1.2 bouyer /*
565 1.2 bouyer * On a P6 or above, enable global TLB caching if the
566 1.2 bouyer * hardware supports it.
567 1.2 bouyer */
568 1.31.2.6 jym if (cpu_feature[0] & CPUID_PGE)
569 1.2 bouyer lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
570 1.2 bouyer
571 1.2 bouyer #ifdef XXXMTRR
572 1.2 bouyer /*
573 1.2 bouyer * On a P6 or above, initialize MTRR's if the hardware supports them.
574 1.2 bouyer */
575 1.31.2.6 jym if (cpu_feature[0] & CPUID_MTRR) {
576 1.2 bouyer if ((ci->ci_flags & CPUF_AP) == 0)
577 1.2 bouyer i686_mtrr_init_first();
578 1.2 bouyer mtrr_init_cpu(ci);
579 1.2 bouyer }
580 1.2 bouyer #endif
581 1.2 bouyer /*
582 1.2 bouyer * If we have FXSAVE/FXRESTOR, use them.
583 1.2 bouyer */
584 1.31.2.6 jym if (cpu_feature[0] & CPUID_FXSR) {
585 1.2 bouyer lcr4(rcr4() | CR4_OSFXSR);
586 1.2 bouyer
587 1.2 bouyer /*
588 1.2 bouyer * If we have SSE/SSE2, enable XMM exceptions.
589 1.2 bouyer */
590 1.31.2.6 jym if (cpu_feature[0] & (CPUID_SSE|CPUID_SSE2))
591 1.2 bouyer lcr4(rcr4() | CR4_OSXMMEXCPT);
592 1.2 bouyer }
593 1.2 bouyer
594 1.31.2.6 jym #ifdef __x86_64__
595 1.31.2.6 jym /* No user PGD mapped for this CPU yet */
596 1.31.2.6 jym ci->ci_xen_current_user_pgd = 0;
597 1.31.2.6 jym #endif
598 1.31.2.6 jym
599 1.11 cegger atomic_or_32(&cpus_running, ci->ci_cpumask);
600 1.31.2.4 jym atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
601 1.2 bouyer }
602 1.2 bouyer
603 1.2 bouyer
604 1.2 bouyer #ifdef MULTIPROCESSOR
605 1.2 bouyer void
606 1.10 cegger cpu_boot_secondary_processors(void)
607 1.2 bouyer {
608 1.2 bouyer struct cpu_info *ci;
609 1.2 bouyer u_long i;
610 1.2 bouyer
611 1.31.2.6 jym for (i = 0; i < maxcpus; i++) {
612 1.31.2.6 jym ci = cpu_lookup(i);
613 1.2 bouyer if (ci == NULL)
614 1.2 bouyer continue;
615 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
616 1.2 bouyer continue;
617 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
618 1.2 bouyer continue;
619 1.2 bouyer if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
620 1.2 bouyer continue;
621 1.2 bouyer cpu_boot_secondary(ci);
622 1.2 bouyer }
623 1.11 cegger
624 1.11 cegger x86_mp_online = true;
625 1.2 bouyer }
626 1.2 bouyer
627 1.2 bouyer static void
628 1.2 bouyer cpu_init_idle_lwp(struct cpu_info *ci)
629 1.2 bouyer {
630 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
631 1.31.2.6 jym struct pcb *pcb = lwp_getpcb(l);
632 1.2 bouyer
633 1.2 bouyer pcb->pcb_cr0 = rcr0();
634 1.2 bouyer }
635 1.2 bouyer
636 1.2 bouyer void
637 1.10 cegger cpu_init_idle_lwps(void)
638 1.2 bouyer {
639 1.2 bouyer struct cpu_info *ci;
640 1.2 bouyer u_long i;
641 1.2 bouyer
642 1.31.2.6 jym for (i = 0; i < maxcpus; i++) {
643 1.31.2.6 jym ci = cpu_lookup(i);
644 1.2 bouyer if (ci == NULL)
645 1.2 bouyer continue;
646 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
647 1.2 bouyer continue;
648 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
649 1.2 bouyer continue;
650 1.2 bouyer cpu_init_idle_lwp(ci);
651 1.2 bouyer }
652 1.2 bouyer }
653 1.2 bouyer
654 1.2 bouyer void
655 1.10 cegger cpu_start_secondary(struct cpu_info *ci)
656 1.2 bouyer {
657 1.2 bouyer int i;
658 1.2 bouyer struct pmap *kpm = pmap_kernel();
659 1.11 cegger extern uint32_t mp_pdirpa;
660 1.2 bouyer
661 1.2 bouyer mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
662 1.2 bouyer
663 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_AP);
664 1.2 bouyer
665 1.11 cegger aprint_debug_dev(ci->ci_dev, "starting\n");
666 1.2 bouyer
667 1.2 bouyer ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
668 1.11 cegger if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0)
669 1.11 cegger return;
670 1.2 bouyer
671 1.2 bouyer /*
672 1.2 bouyer * wait for it to become ready
673 1.2 bouyer */
674 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
675 1.11 cegger #ifdef MPDEBUG
676 1.11 cegger extern int cpu_trace[3];
677 1.11 cegger static int otrace[3];
678 1.11 cegger if (memcmp(otrace, cpu_trace, sizeof(otrace)) != 0) {
679 1.11 cegger aprint_debug_dev(ci->ci_dev, "trace %02x %02x %02x\n",
680 1.11 cegger cpu_trace[0], cpu_trace[1], cpu_trace[2]);
681 1.11 cegger memcpy(otrace, cpu_trace, sizeof(otrace));
682 1.11 cegger }
683 1.11 cegger #endif
684 1.2 bouyer delay(10);
685 1.2 bouyer }
686 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0) {
687 1.9 cegger aprint_error_dev(ci->ci_dev, "failed to become ready\n");
688 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
689 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
690 1.2 bouyer Debugger();
691 1.2 bouyer #endif
692 1.2 bouyer }
693 1.2 bouyer
694 1.2 bouyer CPU_START_CLEANUP(ci);
695 1.2 bouyer }
696 1.2 bouyer
697 1.2 bouyer void
698 1.10 cegger cpu_boot_secondary(struct cpu_info *ci)
699 1.2 bouyer {
700 1.2 bouyer int i;
701 1.2 bouyer
702 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_GO);
703 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
704 1.2 bouyer delay(10);
705 1.2 bouyer }
706 1.11 cegger if ((ci->ci_flags & CPUF_RUNNING) == 0) {
707 1.11 cegger aprint_error_dev(ci->ci_dev, "CPU failed to start\n");
708 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
709 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
710 1.2 bouyer Debugger();
711 1.2 bouyer #endif
712 1.2 bouyer }
713 1.2 bouyer }
714 1.2 bouyer
715 1.2 bouyer /*
716 1.2 bouyer * The CPU ends up here when its ready to run
717 1.2 bouyer * This is called from code in mptramp.s; at this point, we are running
718 1.2 bouyer * in the idle pcb/idle stack of the new CPU. When this function returns,
719 1.2 bouyer * this processor will enter the idle loop and start looking for work.
720 1.2 bouyer *
721 1.2 bouyer * XXX should share some of this with init386 in machdep.c
722 1.2 bouyer */
723 1.2 bouyer void
724 1.2 bouyer cpu_hatch(void *v)
725 1.2 bouyer {
726 1.2 bouyer struct cpu_info *ci = (struct cpu_info *)v;
727 1.31.2.6 jym struct pcb *pcb;
728 1.11 cegger int s, i;
729 1.2 bouyer
730 1.21 ad cpu_probe(ci);
731 1.11 cegger
732 1.31.2.6 jym cpu_feature[0] &= ~CPUID_FEAT_BLACKLIST;
733 1.31.2.6 jym cpu_feature[2] &= ~CPUID_FEAT_EXT_BLACKLIST;
734 1.2 bouyer
735 1.31.2.6 jym cpu_init_msrs(ci, true);
736 1.2 bouyer
737 1.11 cegger KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
738 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
739 1.11 cegger while ((ci->ci_flags & CPUF_GO) == 0) {
740 1.11 cegger /* Don't use delay, boot CPU may be patching the text. */
741 1.11 cegger for (i = 10000; i != 0; i--)
742 1.11 cegger x86_pause();
743 1.11 cegger }
744 1.2 bouyer
745 1.11 cegger /* Because the text may have been patched in x86_patch(). */
746 1.11 cegger wbinvd();
747 1.11 cegger x86_flush();
748 1.2 bouyer
749 1.11 cegger KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
750 1.2 bouyer
751 1.31.2.6 jym pcb = lwp_getpcb(curlwp);
752 1.12 cegger lcr3(pmap_kernel()->pm_pdirpa);
753 1.31.2.6 jym pcb->pcb_cr3 = pmap_kernel()->pm_pdirpa;
754 1.31.2.6 jym pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
755 1.31.2.6 jym lcr0(pcb->pcb_cr0);
756 1.31.2.6 jym
757 1.2 bouyer cpu_init_idt();
758 1.11 cegger gdt_init_cpu(ci);
759 1.11 cegger lapic_enable();
760 1.2 bouyer lapic_set_lvt();
761 1.11 cegger lapic_initclocks();
762 1.11 cegger
763 1.12 cegger #ifdef i386
764 1.2 bouyer npxinit(ci);
765 1.12 cegger #else
766 1.12 cegger fpuinit(ci);
767 1.12 cegger #endif
768 1.2 bouyer
769 1.2 bouyer lldt(GSEL(GLDT_SEL, SEL_KPL));
770 1.12 cegger ltr(ci->ci_tss_sel);
771 1.2 bouyer
772 1.2 bouyer cpu_init(ci);
773 1.11 cegger cpu_get_tsc_freq(ci);
774 1.2 bouyer
775 1.2 bouyer s = splhigh();
776 1.11 cegger #ifdef i386
777 1.2 bouyer lapic_tpr = 0;
778 1.11 cegger #else
779 1.11 cegger lcr8(0);
780 1.11 cegger #endif
781 1.11 cegger x86_enable_intr();
782 1.11 cegger splx(s);
783 1.12 cegger #if 0
784 1.11 cegger x86_errata();
785 1.11 cegger #endif
786 1.2 bouyer
787 1.11 cegger aprint_debug_dev(ci->ci_dev, "CPU %ld running\n",
788 1.11 cegger (long)ci->ci_cpuid);
789 1.2 bouyer }
790 1.2 bouyer
791 1.2 bouyer #if defined(DDB)
792 1.2 bouyer
793 1.2 bouyer #include <ddb/db_output.h>
794 1.2 bouyer #include <machine/db_machdep.h>
795 1.2 bouyer
796 1.2 bouyer /*
797 1.2 bouyer * Dump CPU information from ddb.
798 1.2 bouyer */
799 1.2 bouyer void
800 1.2 bouyer cpu_debug_dump(void)
801 1.2 bouyer {
802 1.2 bouyer struct cpu_info *ci;
803 1.2 bouyer CPU_INFO_ITERATOR cii;
804 1.2 bouyer
805 1.13 yamt db_printf("addr dev id flags ipis curlwp fpcurlwp\n");
806 1.2 bouyer for (CPU_INFO_FOREACH(cii, ci)) {
807 1.2 bouyer db_printf("%p %s %ld %x %x %10p %10p\n",
808 1.2 bouyer ci,
809 1.9 cegger ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
810 1.12 cegger (long)ci->ci_cpuid,
811 1.2 bouyer ci->ci_flags, ci->ci_ipis,
812 1.2 bouyer ci->ci_curlwp,
813 1.2 bouyer ci->ci_fpcurlwp);
814 1.2 bouyer }
815 1.2 bouyer }
816 1.31.2.6 jym #endif /* DDB */
817 1.2 bouyer
818 1.2 bouyer static void
819 1.10 cegger cpu_copy_trampoline(void)
820 1.2 bouyer {
821 1.2 bouyer /*
822 1.2 bouyer * Copy boot code.
823 1.2 bouyer */
824 1.2 bouyer extern u_char cpu_spinup_trampoline[];
825 1.2 bouyer extern u_char cpu_spinup_trampoline_end[];
826 1.11 cegger
827 1.11 cegger vaddr_t mp_trampoline_vaddr;
828 1.11 cegger
829 1.11 cegger mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
830 1.11 cegger UVM_KMF_VAONLY);
831 1.11 cegger
832 1.11 cegger pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
833 1.31.2.6 jym VM_PROT_READ | VM_PROT_WRITE, 0);
834 1.11 cegger pmap_update(pmap_kernel());
835 1.11 cegger memcpy((void *)mp_trampoline_vaddr,
836 1.11 cegger cpu_spinup_trampoline,
837 1.11 cegger cpu_spinup_trampoline_end - cpu_spinup_trampoline);
838 1.11 cegger
839 1.11 cegger pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
840 1.11 cegger pmap_update(pmap_kernel());
841 1.11 cegger uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
842 1.2 bouyer }
843 1.2 bouyer
844 1.31.2.6 jym #endif /* MULTIPROCESSOR */
845 1.2 bouyer
846 1.11 cegger #ifdef i386
847 1.11 cegger #if 0
848 1.11 cegger static void
849 1.11 cegger tss_init(struct i386tss *tss, void *stack, void *func)
850 1.11 cegger {
851 1.11 cegger memset(tss, 0, sizeof *tss);
852 1.11 cegger tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
853 1.11 cegger tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
854 1.11 cegger tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
855 1.11 cegger tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
856 1.11 cegger tss->tss_gs = tss->__tss_es = tss->__tss_ds =
857 1.11 cegger tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
858 1.11 cegger tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
859 1.11 cegger tss->tss_esp = (int)((char *)stack + USPACE - 16);
860 1.11 cegger tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
861 1.11 cegger tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
862 1.11 cegger tss->__tss_eip = (int)func;
863 1.11 cegger }
864 1.11 cegger #endif
865 1.2 bouyer
866 1.2 bouyer /* XXX */
867 1.2 bouyer #define IDTVEC(name) __CONCAT(X, name)
868 1.2 bouyer typedef void (vector)(void);
869 1.2 bouyer extern vector IDTVEC(tss_trap08);
870 1.2 bouyer #ifdef DDB
871 1.2 bouyer extern vector Xintrddbipi;
872 1.2 bouyer extern int ddb_vec;
873 1.2 bouyer #endif
874 1.2 bouyer
875 1.2 bouyer static void
876 1.2 bouyer cpu_set_tss_gates(struct cpu_info *ci)
877 1.2 bouyer {
878 1.11 cegger #if 0
879 1.11 cegger struct segment_descriptor sd;
880 1.11 cegger
881 1.11 cegger ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
882 1.11 cegger UVM_KMF_WIRED);
883 1.11 cegger tss_init(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
884 1.11 cegger IDTVEC(tss_trap08));
885 1.11 cegger setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
886 1.11 cegger SDT_SYS386TSS, SEL_KPL, 0, 0);
887 1.11 cegger ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
888 1.11 cegger setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
889 1.11 cegger GSEL(GTRAPTSS_SEL, SEL_KPL));
890 1.11 cegger #endif
891 1.11 cegger
892 1.2 bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
893 1.2 bouyer /*
894 1.2 bouyer * Set up separate handler for the DDB IPI, so that it doesn't
895 1.2 bouyer * stomp on a possibly corrupted stack.
896 1.2 bouyer *
897 1.2 bouyer * XXX overwriting the gate set in db_machine_init.
898 1.2 bouyer * Should rearrange the code so that it's set only once.
899 1.2 bouyer */
900 1.2 bouyer ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
901 1.2 bouyer UVM_KMF_WIRED);
902 1.6 yamt tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
903 1.2 bouyer Xintrddbipi);
904 1.2 bouyer
905 1.2 bouyer setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
906 1.2 bouyer SDT_SYS386TSS, SEL_KPL, 0, 0);
907 1.2 bouyer ci->ci_gdt[GIPITSS_SEL].sd = sd;
908 1.2 bouyer
909 1.2 bouyer setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
910 1.2 bouyer GSEL(GIPITSS_SEL, SEL_KPL));
911 1.2 bouyer #endif
912 1.2 bouyer }
913 1.11 cegger #else
914 1.11 cegger static void
915 1.11 cegger cpu_set_tss_gates(struct cpu_info *ci)
916 1.11 cegger {
917 1.11 cegger
918 1.11 cegger }
919 1.11 cegger #endif /* i386 */
920 1.2 bouyer
921 1.2 bouyer int
922 1.5 joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
923 1.2 bouyer {
924 1.2 bouyer #if 0
925 1.2 bouyer #if NLAPIC > 0
926 1.2 bouyer int error;
927 1.2 bouyer #endif
928 1.2 bouyer unsigned short dwordptr[2];
929 1.2 bouyer
930 1.2 bouyer /*
931 1.11 cegger * Bootstrap code must be addressable in real mode
932 1.11 cegger * and it must be page aligned.
933 1.11 cegger */
934 1.11 cegger KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
935 1.11 cegger
936 1.11 cegger /*
937 1.2 bouyer * "The BSP must initialize CMOS shutdown code to 0Ah ..."
938 1.2 bouyer */
939 1.2 bouyer
940 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
941 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_JUMP);
942 1.2 bouyer
943 1.2 bouyer /*
944 1.2 bouyer * "and the warm reset vector (DWORD based at 40:67) to point
945 1.2 bouyer * to the AP startup code ..."
946 1.2 bouyer */
947 1.2 bouyer
948 1.2 bouyer dwordptr[0] = 0;
949 1.5 joerg dwordptr[1] = target >> 4;
950 1.2 bouyer
951 1.31.2.6 jym pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE, 0);
952 1.31.2.6 jym pmap_update(pmap_kernel());
953 1.31.2.6 jym
954 1.11 cegger memcpy ((uint8_t *) 0x467, dwordptr, 4);
955 1.31.2.6 jym
956 1.2 bouyer pmap_kremove (0, PAGE_SIZE);
957 1.31.2.6 jym pmap_update(pmap_kernel());
958 1.2 bouyer
959 1.2 bouyer #if NLAPIC > 0
960 1.2 bouyer /*
961 1.2 bouyer * ... prior to executing the following sequence:"
962 1.2 bouyer */
963 1.2 bouyer
964 1.2 bouyer if (ci->ci_flags & CPUF_AP) {
965 1.23 ad if ((error = x86_ipi_init(ci->ci_cpuid)) != 0)
966 1.2 bouyer return error;
967 1.2 bouyer
968 1.2 bouyer delay(10000);
969 1.2 bouyer
970 1.2 bouyer if (cpu_feature & CPUID_APIC) {
971 1.23 ad error = x86_ipi_init(ci->ci_cpuid);
972 1.11 cegger if (error != 0) {
973 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
974 1.11 cegger __func__);
975 1.11 cegger return error;
976 1.11 cegger }
977 1.11 cegger
978 1.11 cegger delay(10000);
979 1.2 bouyer
980 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
981 1.11 cegger LAPIC_DLMODE_STARTUP);
982 1.11 cegger if (error != 0) {
983 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
984 1.11 cegger __func__);
985 1.2 bouyer return error;
986 1.11 cegger }
987 1.2 bouyer delay(200);
988 1.2 bouyer
989 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
990 1.11 cegger LAPIC_DLMODE_STARTUP);
991 1.11 cegger if (error != 0) {
992 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken ((3)\n",
993 1.11 cegger __func__);
994 1.2 bouyer return error;
995 1.11 cegger }
996 1.2 bouyer delay(200);
997 1.2 bouyer }
998 1.2 bouyer }
999 1.2 bouyer #endif
1000 1.2 bouyer #endif /* 0 */
1001 1.2 bouyer return 0;
1002 1.2 bouyer }
1003 1.2 bouyer
1004 1.2 bouyer void
1005 1.2 bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
1006 1.2 bouyer {
1007 1.2 bouyer #if 0
1008 1.2 bouyer /*
1009 1.2 bouyer * Ensure the NVRAM reset byte contains something vaguely sane.
1010 1.2 bouyer */
1011 1.2 bouyer
1012 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
1013 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_RST);
1014 1.2 bouyer #endif
1015 1.2 bouyer }
1016 1.2 bouyer
1017 1.2 bouyer void
1018 1.3 bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
1019 1.2 bouyer {
1020 1.31.2.6 jym #ifdef __x86_64__
1021 1.3 bouyer if (full) {
1022 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
1023 1.11 cegger HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (uint64_t) ci);
1024 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
1025 1.3 bouyer }
1026 1.2 bouyer #endif /* __x86_64__ */
1027 1.2 bouyer
1028 1.31.2.6 jym if (cpu_feature[2] & CPUID_NOX)
1029 1.31.2.6 jym wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
1030 1.31.2.6 jym }
1031 1.31.2.6 jym
1032 1.11 cegger void
1033 1.11 cegger cpu_offline_md(void)
1034 1.11 cegger {
1035 1.11 cegger int s;
1036 1.11 cegger
1037 1.11 cegger s = splhigh();
1038 1.11 cegger #ifdef __i386__
1039 1.11 cegger npxsave_cpu(true);
1040 1.11 cegger #else
1041 1.11 cegger fpusave_cpu(true);
1042 1.11 cegger #endif
1043 1.11 cegger splx(s);
1044 1.11 cegger }
1045 1.11 cegger
1046 1.11 cegger #if 0
1047 1.11 cegger /* XXX joerg restructure and restart CPUs individually */
1048 1.11 cegger static bool
1049 1.31.2.6 jym cpu_suspend(device_t dv, const pmf_qual_t *qual)
1050 1.11 cegger {
1051 1.11 cegger struct cpu_softc *sc = device_private(dv);
1052 1.11 cegger struct cpu_info *ci = sc->sc_info;
1053 1.11 cegger int err;
1054 1.11 cegger
1055 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1056 1.11 cegger return true;
1057 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1058 1.11 cegger return true;
1059 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1060 1.11 cegger return true;
1061 1.11 cegger
1062 1.11 cegger sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
1063 1.11 cegger
1064 1.11 cegger if (sc->sc_wasonline) {
1065 1.11 cegger mutex_enter(&cpu_lock);
1066 1.29 rmind err = cpu_setstate(ci, false);
1067 1.11 cegger mutex_exit(&cpu_lock);
1068 1.11 cegger
1069 1.11 cegger if (err)
1070 1.11 cegger return false;
1071 1.11 cegger }
1072 1.11 cegger
1073 1.11 cegger return true;
1074 1.11 cegger }
1075 1.11 cegger
1076 1.11 cegger static bool
1077 1.31.2.6 jym cpu_resume(device_t dv, const pmf_qual_t *qual)
1078 1.11 cegger {
1079 1.11 cegger struct cpu_softc *sc = device_private(dv);
1080 1.11 cegger struct cpu_info *ci = sc->sc_info;
1081 1.11 cegger int err = 0;
1082 1.11 cegger
1083 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1084 1.11 cegger return true;
1085 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1086 1.11 cegger return true;
1087 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1088 1.11 cegger return true;
1089 1.11 cegger
1090 1.11 cegger if (sc->sc_wasonline) {
1091 1.11 cegger mutex_enter(&cpu_lock);
1092 1.29 rmind err = cpu_setstate(ci, true);
1093 1.11 cegger mutex_exit(&cpu_lock);
1094 1.11 cegger }
1095 1.11 cegger
1096 1.11 cegger return err == 0;
1097 1.11 cegger }
1098 1.11 cegger #endif
1099 1.11 cegger
1100 1.2 bouyer void
1101 1.2 bouyer cpu_get_tsc_freq(struct cpu_info *ci)
1102 1.2 bouyer {
1103 1.16 cegger const volatile vcpu_time_info_t *tinfo = &ci->ci_vcpu->time;
1104 1.2 bouyer delay(1000000);
1105 1.2 bouyer uint64_t freq = 1000000000ULL << 32;
1106 1.2 bouyer freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
1107 1.2 bouyer if ( tinfo->tsc_shift < 0 )
1108 1.2 bouyer freq = freq << -tinfo->tsc_shift;
1109 1.2 bouyer else
1110 1.2 bouyer freq = freq >> tinfo->tsc_shift;
1111 1.20 ad ci->ci_data.cpu_cc_freq = freq;
1112 1.2 bouyer }
1113 1.19 joerg
1114 1.19 joerg void
1115 1.19 joerg x86_cpu_idle_xen(void)
1116 1.19 joerg {
1117 1.19 joerg struct cpu_info *ci = curcpu();
1118 1.19 joerg
1119 1.19 joerg KASSERT(ci->ci_ilevel == IPL_NONE);
1120 1.19 joerg
1121 1.19 joerg x86_disable_intr();
1122 1.19 joerg if (!__predict_false(ci->ci_want_resched)) {
1123 1.19 joerg idle_block();
1124 1.19 joerg } else {
1125 1.19 joerg x86_enable_intr();
1126 1.19 joerg }
1127 1.19 joerg }
1128 1.31.2.6 jym
1129 1.31.2.6 jym /*
1130 1.31.2.6 jym * Loads pmap for the current CPU.
1131 1.31.2.6 jym */
1132 1.31.2.6 jym void
1133 1.31.2.6 jym cpu_load_pmap(struct pmap *pmap)
1134 1.31.2.6 jym {
1135 1.31.2.6 jym #ifdef i386
1136 1.31.2.6 jym #ifdef PAE
1137 1.31.2.6 jym int i, s;
1138 1.31.2.6 jym struct cpu_info *ci;
1139 1.31.2.6 jym
1140 1.31.2.6 jym s = splvm(); /* just to be safe */
1141 1.31.2.6 jym ci = curcpu();
1142 1.31.2.6 jym paddr_t l3_pd = xpmap_ptom_masked(ci->ci_pae_l3_pdirpa);
1143 1.31.2.6 jym /* don't update the kernel L3 slot */
1144 1.31.2.6 jym for (i = 0 ; i < PDP_SIZE - 1; i++) {
1145 1.31.2.6 jym xpq_queue_pte_update(l3_pd + i * sizeof(pd_entry_t),
1146 1.31.2.6 jym xpmap_ptom(pmap->pm_pdirpa[i]) | PG_V);
1147 1.31.2.6 jym }
1148 1.31.2.6 jym splx(s);
1149 1.31.2.6 jym tlbflush();
1150 1.31.2.6 jym #else /* PAE */
1151 1.31.2.6 jym lcr3(pmap_pdirpa(pmap, 0));
1152 1.31.2.6 jym #endif /* PAE */
1153 1.31.2.6 jym #endif /* i386 */
1154 1.31.2.6 jym
1155 1.31.2.6 jym #ifdef __x86_64__
1156 1.31.2.6 jym int i, s;
1157 1.31.2.6 jym pd_entry_t *old_pgd, *new_pgd;
1158 1.31.2.6 jym paddr_t addr;
1159 1.31.2.6 jym struct cpu_info *ci;
1160 1.31.2.6 jym
1161 1.31.2.6 jym /* kernel pmap always in cr3 and should never go in user cr3 */
1162 1.31.2.6 jym if (pmap_pdirpa(pmap, 0) != pmap_pdirpa(pmap_kernel(), 0)) {
1163 1.31.2.6 jym ci = curcpu();
1164 1.31.2.6 jym /*
1165 1.31.2.6 jym * Map user space address in kernel space and load
1166 1.31.2.6 jym * user cr3
1167 1.31.2.6 jym */
1168 1.31.2.6 jym s = splvm();
1169 1.31.2.6 jym new_pgd = pmap->pm_pdir;
1170 1.31.2.6 jym old_pgd = pmap_kernel()->pm_pdir;
1171 1.31.2.6 jym addr = xpmap_ptom(pmap_pdirpa(pmap_kernel(), 0));
1172 1.31.2.6 jym for (i = 0; i < PDIR_SLOT_PTE;
1173 1.31.2.6 jym i++, addr += sizeof(pd_entry_t)) {
1174 1.31.2.6 jym if ((new_pgd[i] & PG_V) || (old_pgd[i] & PG_V))
1175 1.31.2.6 jym xpq_queue_pte_update(addr, new_pgd[i]);
1176 1.31.2.6 jym }
1177 1.31.2.6 jym tlbflush();
1178 1.31.2.6 jym xen_set_user_pgd(pmap_pdirpa(pmap, 0));
1179 1.31.2.6 jym ci->ci_xen_current_user_pgd = pmap_pdirpa(pmap, 0);
1180 1.31.2.6 jym splx(s);
1181 1.31.2.6 jym }
1182 1.31.2.6 jym #endif /* __x86_64__ */
1183 1.31.2.6 jym }
1184