cpu.c revision 1.40.2.3 1 1.40.2.1 uebayasi /* $NetBSD: cpu.c,v 1.40.2.3 2010/08/26 09:43:45 uebayasi Exp $ */
2 1.2 bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp */
3 1.2 bouyer
4 1.2 bouyer /*-
5 1.2 bouyer * Copyright (c) 2000 The NetBSD Foundation, Inc.
6 1.19 joerg * Copyright (c) 2002, 2006, 2007 YAMAMOTO Takashi,
7 1.2 bouyer * All rights reserved.
8 1.2 bouyer *
9 1.2 bouyer * This code is derived from software contributed to The NetBSD Foundation
10 1.2 bouyer * by RedBack Networks Inc.
11 1.2 bouyer *
12 1.2 bouyer * Author: Bill Sommerfeld
13 1.2 bouyer *
14 1.2 bouyer * Redistribution and use in source and binary forms, with or without
15 1.2 bouyer * modification, are permitted provided that the following conditions
16 1.2 bouyer * are met:
17 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
18 1.2 bouyer * notice, this list of conditions and the following disclaimer.
19 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
20 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
21 1.2 bouyer * documentation and/or other materials provided with the distribution.
22 1.2 bouyer *
23 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.2 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.2 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.2 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.2 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.2 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.2 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.2 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.2 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.2 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.2 bouyer * POSSIBILITY OF SUCH DAMAGE.
34 1.2 bouyer */
35 1.2 bouyer
36 1.2 bouyer /*
37 1.2 bouyer * Copyright (c) 1999 Stefan Grefen
38 1.2 bouyer *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.2 bouyer * This product includes software developed by the NetBSD
50 1.2 bouyer * Foundation, Inc. and its contributors.
51 1.2 bouyer * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.2 bouyer * contributors may be used to endorse or promote products derived
53 1.2 bouyer * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
56 1.2 bouyer * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
57 1.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
58 1.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
59 1.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
60 1.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
61 1.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
63 1.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
64 1.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
65 1.2 bouyer * SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.2 bouyer #include <sys/cdefs.h>
69 1.40.2.1 uebayasi __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.40.2.3 2010/08/26 09:43:45 uebayasi Exp $");
70 1.2 bouyer
71 1.2 bouyer #include "opt_ddb.h"
72 1.2 bouyer #include "opt_multiprocessor.h"
73 1.2 bouyer #include "opt_mpbios.h" /* for MPDEBUG */
74 1.2 bouyer #include "opt_mtrr.h"
75 1.2 bouyer #include "opt_xen.h"
76 1.2 bouyer
77 1.2 bouyer #include "lapic.h"
78 1.2 bouyer #include "ioapic.h"
79 1.2 bouyer
80 1.2 bouyer #include <sys/param.h>
81 1.2 bouyer #include <sys/proc.h>
82 1.2 bouyer #include <sys/systm.h>
83 1.2 bouyer #include <sys/device.h>
84 1.31 cegger #include <sys/kmem.h>
85 1.11 cegger #include <sys/cpu.h>
86 1.11 cegger #include <sys/atomic.h>
87 1.32 cegger #include <sys/reboot.h>
88 1.2 bouyer
89 1.2 bouyer #include <uvm/uvm_extern.h>
90 1.40.2.3 uebayasi #include <uvm/uvm_page.h>
91 1.2 bouyer
92 1.2 bouyer #include <machine/cpufunc.h>
93 1.2 bouyer #include <machine/cpuvar.h>
94 1.2 bouyer #include <machine/pmap.h>
95 1.2 bouyer #include <machine/vmparam.h>
96 1.2 bouyer #include <machine/mpbiosvar.h>
97 1.2 bouyer #include <machine/pcb.h>
98 1.2 bouyer #include <machine/specialreg.h>
99 1.2 bouyer #include <machine/segments.h>
100 1.2 bouyer #include <machine/gdt.h>
101 1.2 bouyer #include <machine/mtrr.h>
102 1.2 bouyer #include <machine/pio.h>
103 1.2 bouyer
104 1.2 bouyer #include <xen/vcpuvar.h>
105 1.2 bouyer
106 1.2 bouyer #if NLAPIC > 0
107 1.2 bouyer #include <machine/apicvar.h>
108 1.2 bouyer #include <machine/i82489reg.h>
109 1.2 bouyer #include <machine/i82489var.h>
110 1.2 bouyer #endif
111 1.2 bouyer
112 1.2 bouyer #include <dev/ic/mc146818reg.h>
113 1.2 bouyer #include <dev/isa/isareg.h>
114 1.2 bouyer
115 1.38 cegger #if MAXCPUS > 32
116 1.38 cegger #error cpu_info contains 32bit bitmasks
117 1.38 cegger #endif
118 1.27 ad
119 1.10 cegger int cpu_match(device_t, cfdata_t, void *);
120 1.10 cegger void cpu_attach(device_t, device_t, void *);
121 1.10 cegger int vcpu_match(device_t, cfdata_t, void *);
122 1.10 cegger void vcpu_attach(device_t, device_t, void *);
123 1.10 cegger void cpu_attach_common(device_t, device_t, void *);
124 1.8 dogcow void cpu_offline_md(void);
125 1.2 bouyer
126 1.2 bouyer struct cpu_softc {
127 1.10 cegger device_t sc_dev; /* device tree glue */
128 1.2 bouyer struct cpu_info *sc_info; /* pointer to CPU info */
129 1.32 cegger bool sc_wasonline;
130 1.2 bouyer };
131 1.2 bouyer
132 1.5 joerg int mp_cpu_start(struct cpu_info *, paddr_t);
133 1.2 bouyer void mp_cpu_start_cleanup(struct cpu_info *);
134 1.2 bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
135 1.2 bouyer mp_cpu_start_cleanup };
136 1.2 bouyer
137 1.10 cegger CFATTACH_DECL_NEW(cpu, sizeof(struct cpu_softc),
138 1.2 bouyer cpu_match, cpu_attach, NULL, NULL);
139 1.10 cegger CFATTACH_DECL_NEW(vcpu, sizeof(struct cpu_softc),
140 1.2 bouyer vcpu_match, vcpu_attach, NULL, NULL);
141 1.2 bouyer
142 1.2 bouyer /*
143 1.2 bouyer * Statically-allocated CPU info for the primary CPU (or the only
144 1.2 bouyer * CPU, on uniprocessors). The CPU info list is initialized to
145 1.2 bouyer * point at it.
146 1.2 bouyer */
147 1.2 bouyer #ifdef TRAPLOG
148 1.2 bouyer #include <machine/tlog.h>
149 1.2 bouyer struct tlog tlog_primary;
150 1.2 bouyer #endif
151 1.38 cegger struct cpu_info cpu_info_primary __aligned(CACHE_LINE_SIZE) = {
152 1.7 bouyer .ci_dev = 0,
153 1.2 bouyer .ci_self = &cpu_info_primary,
154 1.4 bouyer .ci_idepth = -1,
155 1.2 bouyer .ci_curlwp = &lwp0,
156 1.25 ad .ci_curldt = -1,
157 1.2 bouyer #ifdef TRAPLOG
158 1.2 bouyer .ci_tlog = &tlog_primary,
159 1.2 bouyer #endif
160 1.2 bouyer
161 1.2 bouyer };
162 1.38 cegger struct cpu_info phycpu_info_primary __aligned(CACHE_LINE_SIZE) = {
163 1.7 bouyer .ci_dev = 0,
164 1.2 bouyer .ci_self = &phycpu_info_primary,
165 1.2 bouyer };
166 1.2 bouyer
167 1.2 bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
168 1.38 cegger struct cpu_info *phycpu_info_list = &phycpu_info_primary;
169 1.2 bouyer
170 1.2 bouyer static void cpu_set_tss_gates(struct cpu_info *ci);
171 1.2 bouyer
172 1.11 cegger uint32_t cpus_attached = 0;
173 1.11 cegger uint32_t cpus_running = 0;
174 1.11 cegger
175 1.38 cegger uint32_t phycpus_attached = 0;
176 1.38 cegger uint32_t phycpus_running = 0;
177 1.38 cegger
178 1.40.2.1 uebayasi uint32_t cpu_feature[5]; /* X86 CPUID feature bits
179 1.40.2.1 uebayasi * [0] basic features %edx
180 1.40.2.1 uebayasi * [1] basic features %ecx
181 1.40.2.1 uebayasi * [2] extended features %edx
182 1.40.2.1 uebayasi * [3] extended features %ecx
183 1.40.2.1 uebayasi * [4] VIA padlock features
184 1.40.2.1 uebayasi */
185 1.40.2.1 uebayasi
186 1.11 cegger bool x86_mp_online;
187 1.11 cegger paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
188 1.2 bouyer
189 1.40.2.2 uebayasi void (*cpu_freq_init)(int) = NULL;
190 1.40.2.2 uebayasi struct sysctllog *cpu_freq_sysctllog = NULL;
191 1.40.2.2 uebayasi
192 1.38 cegger #if defined(MULTIPROCESSOR)
193 1.2 bouyer void cpu_hatch(void *);
194 1.2 bouyer static void cpu_boot_secondary(struct cpu_info *ci);
195 1.2 bouyer static void cpu_start_secondary(struct cpu_info *ci);
196 1.2 bouyer static void cpu_copy_trampoline(void);
197 1.2 bouyer
198 1.2 bouyer /*
199 1.2 bouyer * Runs once per boot once multiprocessor goo has been detected and
200 1.2 bouyer * the local APIC on the boot processor has been mapped.
201 1.2 bouyer *
202 1.2 bouyer * Called from lapic_boot_init() (from mpbios_scan()).
203 1.2 bouyer */
204 1.2 bouyer void
205 1.10 cegger cpu_init_first(void)
206 1.2 bouyer {
207 1.2 bouyer
208 1.38 cegger cpu_info_primary.ci_cpuid = lapic_cpu_number();
209 1.2 bouyer cpu_copy_trampoline();
210 1.2 bouyer }
211 1.38 cegger #endif /* MULTIPROCESSOR */
212 1.2 bouyer
213 1.2 bouyer int
214 1.10 cegger cpu_match(device_t parent, cfdata_t match, void *aux)
215 1.2 bouyer {
216 1.2 bouyer
217 1.2 bouyer return 1;
218 1.2 bouyer }
219 1.2 bouyer
220 1.2 bouyer void
221 1.10 cegger cpu_attach(device_t parent, device_t self, void *aux)
222 1.2 bouyer {
223 1.10 cegger struct cpu_softc *sc = device_private(self);
224 1.2 bouyer struct cpu_attach_args *caa = aux;
225 1.2 bouyer struct cpu_info *ci;
226 1.34 cegger uintptr_t ptr;
227 1.38 cegger static bool again = false;
228 1.2 bouyer
229 1.10 cegger sc->sc_dev = self;
230 1.10 cegger
231 1.38 cegger if (phycpus_attached == ~0) {
232 1.34 cegger aprint_error(": increase MAXCPUS\n");
233 1.34 cegger return;
234 1.34 cegger }
235 1.34 cegger
236 1.2 bouyer /*
237 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
238 1.2 bouyer * structure, otherwise use the primary's.
239 1.2 bouyer */
240 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
241 1.32 cegger if ((boothowto & RB_MD1) != 0) {
242 1.32 cegger aprint_error(": multiprocessor boot disabled\n");
243 1.32 cegger if (!pmf_device_register(self, NULL, NULL))
244 1.32 cegger aprint_error_dev(self,
245 1.32 cegger "couldn't establish power handler\n");
246 1.32 cegger return;
247 1.32 cegger }
248 1.32 cegger aprint_naive(": Application Processor\n");
249 1.34 cegger ptr = (uintptr_t)kmem_zalloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
250 1.34 cegger KM_SLEEP);
251 1.40.2.1 uebayasi ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
252 1.24 ad ci->ci_curldt = -1;
253 1.2 bouyer } else {
254 1.32 cegger aprint_naive(": %s Processor\n",
255 1.32 cegger caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
256 1.2 bouyer ci = &phycpu_info_primary;
257 1.2 bouyer }
258 1.2 bouyer
259 1.2 bouyer ci->ci_self = ci;
260 1.2 bouyer sc->sc_info = ci;
261 1.2 bouyer
262 1.2 bouyer ci->ci_dev = self;
263 1.23 ad ci->ci_cpuid = caa->cpu_number;
264 1.16 cegger ci->ci_vcpu = NULL;
265 1.2 bouyer
266 1.38 cegger /*
267 1.38 cegger * Boot processor may not be attached first, but the below
268 1.38 cegger * must be done to allow booting other processors.
269 1.38 cegger */
270 1.38 cegger if (!again) {
271 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
272 1.38 cegger /* Basic init */
273 1.38 cegger again = true;
274 1.38 cegger }
275 1.38 cegger
276 1.2 bouyer printf(": ");
277 1.2 bouyer switch (caa->cpu_role) {
278 1.2 bouyer case CPU_ROLE_SP:
279 1.2 bouyer printf("(uniprocessor)\n");
280 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_SP);
281 1.2 bouyer break;
282 1.2 bouyer
283 1.2 bouyer case CPU_ROLE_BP:
284 1.2 bouyer printf("(boot processor)\n");
285 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_BSP);
286 1.2 bouyer break;
287 1.2 bouyer
288 1.2 bouyer case CPU_ROLE_AP:
289 1.2 bouyer /*
290 1.2 bouyer * report on an AP
291 1.2 bouyer */
292 1.2 bouyer printf("(application processor)\n");
293 1.38 cegger if (ci->ci_flags & CPUF_PRESENT) {
294 1.38 cegger struct cpu_info *tmp;
295 1.38 cegger
296 1.38 cegger tmp = phycpu_info_list;
297 1.38 cegger while (tmp->ci_next)
298 1.38 cegger tmp = tmp->ci_next;
299 1.38 cegger
300 1.38 cegger tmp->ci_next = ci;
301 1.38 cegger }
302 1.2 bouyer break;
303 1.2 bouyer
304 1.2 bouyer default:
305 1.2 bouyer panic("unknown processor type??\n");
306 1.2 bouyer }
307 1.34 cegger
308 1.38 cegger atomic_or_32(&phycpus_attached, ci->ci_cpumask);
309 1.34 cegger
310 1.2 bouyer return;
311 1.2 bouyer }
312 1.2 bouyer
313 1.2 bouyer int
314 1.10 cegger vcpu_match(device_t parent, cfdata_t match, void *aux)
315 1.2 bouyer {
316 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
317 1.2 bouyer
318 1.2 bouyer if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
319 1.2 bouyer return 1;
320 1.2 bouyer return 0;
321 1.2 bouyer }
322 1.2 bouyer
323 1.2 bouyer void
324 1.10 cegger vcpu_attach(device_t parent, device_t self, void *aux)
325 1.2 bouyer {
326 1.2 bouyer struct vcpu_attach_args *vcaa = aux;
327 1.2 bouyer
328 1.2 bouyer cpu_attach_common(parent, self, &vcaa->vcaa_caa);
329 1.2 bouyer }
330 1.2 bouyer
331 1.2 bouyer static void
332 1.2 bouyer cpu_vm_init(struct cpu_info *ci)
333 1.2 bouyer {
334 1.2 bouyer int ncolors = 2, i;
335 1.2 bouyer
336 1.2 bouyer for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
337 1.2 bouyer struct x86_cache_info *cai;
338 1.2 bouyer int tcolors;
339 1.2 bouyer
340 1.2 bouyer cai = &ci->ci_cinfo[i];
341 1.2 bouyer
342 1.2 bouyer tcolors = atop(cai->cai_totalsize);
343 1.2 bouyer switch(cai->cai_associativity) {
344 1.2 bouyer case 0xff:
345 1.2 bouyer tcolors = 1; /* fully associative */
346 1.2 bouyer break;
347 1.2 bouyer case 0:
348 1.2 bouyer case 1:
349 1.2 bouyer break;
350 1.2 bouyer default:
351 1.2 bouyer tcolors /= cai->cai_associativity;
352 1.2 bouyer }
353 1.2 bouyer ncolors = max(ncolors, tcolors);
354 1.2 bouyer }
355 1.2 bouyer
356 1.2 bouyer /*
357 1.2 bouyer * Knowing the size of the largest cache on this CPU, re-color
358 1.2 bouyer * our pages.
359 1.2 bouyer */
360 1.2 bouyer if (ncolors <= uvmexp.ncolors)
361 1.2 bouyer return;
362 1.28 bouyer aprint_debug_dev(ci->ci_dev, "%d page colors\n", ncolors);
363 1.2 bouyer uvm_page_recolor(ncolors);
364 1.2 bouyer }
365 1.2 bouyer
366 1.2 bouyer void
367 1.11 cegger cpu_attach_common(device_t parent, device_t self, void *aux)
368 1.2 bouyer {
369 1.10 cegger struct cpu_softc *sc = device_private(self);
370 1.2 bouyer struct cpu_attach_args *caa = aux;
371 1.2 bouyer struct cpu_info *ci;
372 1.12 cegger uintptr_t ptr;
373 1.2 bouyer int cpunum = caa->cpu_number;
374 1.38 cegger static bool again = false;
375 1.2 bouyer
376 1.10 cegger sc->sc_dev = self;
377 1.10 cegger
378 1.2 bouyer /*
379 1.2 bouyer * If we're an Application Processor, allocate a cpu_info
380 1.2 bouyer * structure, otherwise use the primary's.
381 1.2 bouyer */
382 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
383 1.12 cegger aprint_naive(": Application Processor\n");
384 1.31 cegger ptr = (uintptr_t)kmem_alloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
385 1.31 cegger KM_SLEEP);
386 1.40.2.1 uebayasi ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
387 1.12 cegger memset(ci, 0, sizeof(*ci));
388 1.2 bouyer #ifdef TRAPLOG
389 1.31 cegger ci->ci_tlog_base = kmem_zalloc(sizeof(struct tlog), KM_SLEEP);
390 1.2 bouyer #endif
391 1.2 bouyer } else {
392 1.12 cegger aprint_naive(": %s Processor\n",
393 1.12 cegger caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
394 1.2 bouyer ci = &cpu_info_primary;
395 1.38 cegger #if NLAPIC > 0
396 1.38 cegger if (cpunum != lapic_cpu_number()) {
397 1.38 cegger /* XXX should be done earlier */
398 1.38 cegger uint32_t reg;
399 1.38 cegger aprint_verbose("\n");
400 1.38 cegger aprint_verbose_dev(self, "running CPU at apic %d"
401 1.38 cegger " instead of at expected %d", lapic_cpu_number(),
402 1.38 cegger cpunum);
403 1.38 cegger reg = i82489_readreg(LAPIC_ID);
404 1.38 cegger i82489_writereg(LAPIC_ID, (reg & ~LAPIC_ID_MASK) |
405 1.38 cegger (cpunum << LAPIC_ID_SHIFT));
406 1.38 cegger }
407 1.2 bouyer if (cpunum != lapic_cpu_number()) {
408 1.38 cegger aprint_error_dev(self, "unable to reset apic id\n");
409 1.2 bouyer }
410 1.2 bouyer #endif
411 1.2 bouyer }
412 1.2 bouyer
413 1.2 bouyer ci->ci_self = ci;
414 1.2 bouyer sc->sc_info = ci;
415 1.2 bouyer ci->ci_dev = self;
416 1.23 ad ci->ci_cpuid = cpunum;
417 1.16 cegger
418 1.16 cegger KASSERT(HYPERVISOR_shared_info != NULL);
419 1.16 cegger ci->ci_vcpu = &HYPERVISOR_shared_info->vcpu_info[cpunum];
420 1.16 cegger
421 1.2 bouyer ci->ci_func = caa->cpu_func;
422 1.2 bouyer
423 1.38 cegger /* Must be called before mi_cpu_attach(). */
424 1.38 cegger cpu_vm_init(ci);
425 1.38 cegger
426 1.2 bouyer if (caa->cpu_role == CPU_ROLE_AP) {
427 1.2 bouyer int error;
428 1.2 bouyer
429 1.2 bouyer error = mi_cpu_attach(ci);
430 1.2 bouyer if (error != 0) {
431 1.2 bouyer aprint_normal("\n");
432 1.38 cegger aprint_error_dev(self,
433 1.38 cegger "mi_cpu_attach failed with %d\n", error);
434 1.2 bouyer return;
435 1.2 bouyer }
436 1.2 bouyer } else {
437 1.2 bouyer KASSERT(ci->ci_data.cpu_idlelwp != NULL);
438 1.2 bouyer }
439 1.2 bouyer
440 1.23 ad ci->ci_cpumask = (1 << cpu_index(ci));
441 1.2 bouyer pmap_reference(pmap_kernel());
442 1.2 bouyer ci->ci_pmap = pmap_kernel();
443 1.2 bouyer ci->ci_tlbstate = TLBSTATE_STALE;
444 1.2 bouyer
445 1.38 cegger /*
446 1.38 cegger * Boot processor may not be attached first, but the below
447 1.38 cegger * must be done to allow booting other processors.
448 1.38 cegger */
449 1.38 cegger if (!again) {
450 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
451 1.38 cegger /* Basic init. */
452 1.38 cegger cpu_intr_init(ci);
453 1.38 cegger cpu_get_tsc_freq(ci);
454 1.38 cegger cpu_init(ci);
455 1.38 cegger cpu_set_tss_gates(ci);
456 1.38 cegger pmap_cpu_init_late(ci);
457 1.38 cegger #if NLAPIC > 0
458 1.38 cegger if (caa->cpu_role != CPU_ROLE_SP) {
459 1.38 cegger /* Enable lapic. */
460 1.38 cegger lapic_enable();
461 1.38 cegger lapic_set_lvt();
462 1.38 cegger lapic_calibrate_timer();
463 1.38 cegger }
464 1.38 cegger #endif
465 1.38 cegger /* Make sure DELAY() is initialized. */
466 1.38 cegger DELAY(1);
467 1.38 cegger again = true;
468 1.38 cegger }
469 1.38 cegger
470 1.2 bouyer /* further PCB init done later. */
471 1.2 bouyer
472 1.2 bouyer switch (caa->cpu_role) {
473 1.2 bouyer case CPU_ROLE_SP:
474 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_SP);
475 1.21 ad cpu_identify(ci);
476 1.12 cegger #if 0
477 1.12 cegger x86_errata();
478 1.12 cegger #endif
479 1.38 cegger x86_cpu_idle_init();
480 1.2 bouyer break;
481 1.2 bouyer
482 1.2 bouyer case CPU_ROLE_BP:
483 1.38 cegger atomic_or_32(&ci->ci_flags, CPUF_BSP);
484 1.21 ad cpu_identify(ci);
485 1.2 bouyer cpu_init(ci);
486 1.14 bouyer #if 0
487 1.12 cegger x86_errata();
488 1.12 cegger #endif
489 1.38 cegger x86_cpu_idle_init();
490 1.2 bouyer break;
491 1.2 bouyer
492 1.2 bouyer case CPU_ROLE_AP:
493 1.2 bouyer /*
494 1.2 bouyer * report on an AP
495 1.2 bouyer */
496 1.2 bouyer
497 1.2 bouyer #if defined(MULTIPROCESSOR)
498 1.2 bouyer cpu_intr_init(ci);
499 1.2 bouyer gdt_alloc_cpu(ci);
500 1.2 bouyer cpu_set_tss_gates(ci);
501 1.12 cegger pmap_cpu_init_early(ci);
502 1.12 cegger pmap_cpu_init_late(ci);
503 1.2 bouyer cpu_start_secondary(ci);
504 1.2 bouyer if (ci->ci_flags & CPUF_PRESENT) {
505 1.30 cegger struct cpu_info *tmp;
506 1.30 cegger
507 1.2 bouyer identifycpu(ci);
508 1.30 cegger tmp = cpu_info_list;
509 1.30 cegger while (tmp->ci_next)
510 1.30 cegger tmp = tmp->ci_next;
511 1.30 cegger
512 1.30 cegger tmp->ci_next = ci;
513 1.2 bouyer }
514 1.2 bouyer #else
515 1.38 cegger aprint_error_dev(self, "not started\n");
516 1.2 bouyer #endif
517 1.2 bouyer break;
518 1.2 bouyer
519 1.2 bouyer default:
520 1.12 cegger aprint_normal("\n");
521 1.2 bouyer panic("unknown processor type??\n");
522 1.2 bouyer }
523 1.2 bouyer
524 1.40.2.2 uebayasi pat_init(ci);
525 1.34 cegger atomic_or_32(&cpus_attached, ci->ci_cpumask);
526 1.2 bouyer
527 1.12 cegger #if 0
528 1.12 cegger if (!pmf_device_register(self, cpu_suspend, cpu_resume))
529 1.12 cegger aprint_error_dev(self, "couldn't establish power handler\n");
530 1.12 cegger #endif
531 1.12 cegger
532 1.2 bouyer #if defined(MULTIPROCESSOR)
533 1.2 bouyer if (mp_verbose) {
534 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
535 1.37 rmind struct pcb *pcb = lwp_getpcb(l);
536 1.2 bouyer
537 1.38 cegger aprint_verbose_dev(self,
538 1.38 cegger "idle lwp at %p, idle sp at 0x%p\n",
539 1.12 cegger l,
540 1.12 cegger #ifdef i386
541 1.37 rmind (void *)pcb->pcb_esp
542 1.12 cegger #else
543 1.37 rmind (void *)pcb->pcb_rsp
544 1.12 cegger #endif
545 1.12 cegger );
546 1.12 cegger
547 1.2 bouyer }
548 1.2 bouyer #endif
549 1.2 bouyer }
550 1.2 bouyer
551 1.2 bouyer /*
552 1.2 bouyer * Initialize the processor appropriately.
553 1.2 bouyer */
554 1.2 bouyer
555 1.2 bouyer void
556 1.10 cegger cpu_init(struct cpu_info *ci)
557 1.2 bouyer {
558 1.2 bouyer
559 1.2 bouyer /*
560 1.2 bouyer * On a P6 or above, enable global TLB caching if the
561 1.2 bouyer * hardware supports it.
562 1.2 bouyer */
563 1.40.2.1 uebayasi if (cpu_feature[0] & CPUID_PGE)
564 1.2 bouyer lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
565 1.2 bouyer
566 1.2 bouyer #ifdef XXXMTRR
567 1.2 bouyer /*
568 1.2 bouyer * On a P6 or above, initialize MTRR's if the hardware supports them.
569 1.2 bouyer */
570 1.40.2.1 uebayasi if (cpu_feature[0] & CPUID_MTRR) {
571 1.2 bouyer if ((ci->ci_flags & CPUF_AP) == 0)
572 1.2 bouyer i686_mtrr_init_first();
573 1.2 bouyer mtrr_init_cpu(ci);
574 1.2 bouyer }
575 1.2 bouyer #endif
576 1.2 bouyer /*
577 1.2 bouyer * If we have FXSAVE/FXRESTOR, use them.
578 1.2 bouyer */
579 1.40.2.1 uebayasi if (cpu_feature[0] & CPUID_FXSR) {
580 1.2 bouyer lcr4(rcr4() | CR4_OSFXSR);
581 1.2 bouyer
582 1.2 bouyer /*
583 1.2 bouyer * If we have SSE/SSE2, enable XMM exceptions.
584 1.2 bouyer */
585 1.40.2.1 uebayasi if (cpu_feature[0] & (CPUID_SSE|CPUID_SSE2))
586 1.2 bouyer lcr4(rcr4() | CR4_OSXMMEXCPT);
587 1.2 bouyer }
588 1.2 bouyer
589 1.40.2.2 uebayasi #ifdef __x86_64__
590 1.40.2.2 uebayasi /* No user PGD mapped for this CPU yet */
591 1.40.2.2 uebayasi ci->ci_xen_current_user_pgd = 0;
592 1.40.2.2 uebayasi #endif
593 1.40.2.2 uebayasi
594 1.34 cegger atomic_or_32(&cpus_running, ci->ci_cpumask);
595 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
596 1.2 bouyer }
597 1.2 bouyer
598 1.2 bouyer
599 1.2 bouyer #ifdef MULTIPROCESSOR
600 1.2 bouyer void
601 1.10 cegger cpu_boot_secondary_processors(void)
602 1.2 bouyer {
603 1.2 bouyer struct cpu_info *ci;
604 1.2 bouyer u_long i;
605 1.2 bouyer
606 1.38 cegger for (i = 0; i < maxcpus; i++) {
607 1.38 cegger ci = cpu_lookup(i);
608 1.2 bouyer if (ci == NULL)
609 1.2 bouyer continue;
610 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
611 1.2 bouyer continue;
612 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
613 1.2 bouyer continue;
614 1.2 bouyer if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
615 1.2 bouyer continue;
616 1.2 bouyer cpu_boot_secondary(ci);
617 1.2 bouyer }
618 1.11 cegger
619 1.11 cegger x86_mp_online = true;
620 1.2 bouyer }
621 1.2 bouyer
622 1.2 bouyer static void
623 1.2 bouyer cpu_init_idle_lwp(struct cpu_info *ci)
624 1.2 bouyer {
625 1.2 bouyer struct lwp *l = ci->ci_data.cpu_idlelwp;
626 1.37 rmind struct pcb *pcb = lwp_getpcb(l);
627 1.2 bouyer
628 1.2 bouyer pcb->pcb_cr0 = rcr0();
629 1.2 bouyer }
630 1.2 bouyer
631 1.2 bouyer void
632 1.10 cegger cpu_init_idle_lwps(void)
633 1.2 bouyer {
634 1.2 bouyer struct cpu_info *ci;
635 1.2 bouyer u_long i;
636 1.2 bouyer
637 1.38 cegger for (i = 0; i < maxcpus; i++) {
638 1.38 cegger ci = cpu_lookup(i);
639 1.2 bouyer if (ci == NULL)
640 1.2 bouyer continue;
641 1.2 bouyer if (ci->ci_data.cpu_idlelwp == NULL)
642 1.2 bouyer continue;
643 1.2 bouyer if ((ci->ci_flags & CPUF_PRESENT) == 0)
644 1.2 bouyer continue;
645 1.2 bouyer cpu_init_idle_lwp(ci);
646 1.2 bouyer }
647 1.2 bouyer }
648 1.2 bouyer
649 1.2 bouyer void
650 1.10 cegger cpu_start_secondary(struct cpu_info *ci)
651 1.2 bouyer {
652 1.2 bouyer int i;
653 1.2 bouyer struct pmap *kpm = pmap_kernel();
654 1.11 cegger extern uint32_t mp_pdirpa;
655 1.2 bouyer
656 1.2 bouyer mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
657 1.2 bouyer
658 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_AP);
659 1.2 bouyer
660 1.11 cegger aprint_debug_dev(ci->ci_dev, "starting\n");
661 1.2 bouyer
662 1.2 bouyer ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
663 1.11 cegger if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0)
664 1.11 cegger return;
665 1.2 bouyer
666 1.2 bouyer /*
667 1.2 bouyer * wait for it to become ready
668 1.2 bouyer */
669 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
670 1.11 cegger #ifdef MPDEBUG
671 1.11 cegger extern int cpu_trace[3];
672 1.11 cegger static int otrace[3];
673 1.11 cegger if (memcmp(otrace, cpu_trace, sizeof(otrace)) != 0) {
674 1.11 cegger aprint_debug_dev(ci->ci_dev, "trace %02x %02x %02x\n",
675 1.11 cegger cpu_trace[0], cpu_trace[1], cpu_trace[2]);
676 1.11 cegger memcpy(otrace, cpu_trace, sizeof(otrace));
677 1.11 cegger }
678 1.11 cegger #endif
679 1.2 bouyer delay(10);
680 1.2 bouyer }
681 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0) {
682 1.9 cegger aprint_error_dev(ci->ci_dev, "failed to become ready\n");
683 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
684 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
685 1.2 bouyer Debugger();
686 1.2 bouyer #endif
687 1.2 bouyer }
688 1.2 bouyer
689 1.2 bouyer CPU_START_CLEANUP(ci);
690 1.2 bouyer }
691 1.2 bouyer
692 1.2 bouyer void
693 1.10 cegger cpu_boot_secondary(struct cpu_info *ci)
694 1.2 bouyer {
695 1.2 bouyer int i;
696 1.2 bouyer
697 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_GO);
698 1.11 cegger for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
699 1.2 bouyer delay(10);
700 1.2 bouyer }
701 1.11 cegger if ((ci->ci_flags & CPUF_RUNNING) == 0) {
702 1.11 cegger aprint_error_dev(ci->ci_dev, "CPU failed to start\n");
703 1.2 bouyer #if defined(MPDEBUG) && defined(DDB)
704 1.2 bouyer printf("dropping into debugger; continue from here to resume boot\n");
705 1.2 bouyer Debugger();
706 1.2 bouyer #endif
707 1.2 bouyer }
708 1.2 bouyer }
709 1.2 bouyer
710 1.2 bouyer /*
711 1.2 bouyer * The CPU ends up here when its ready to run
712 1.2 bouyer * This is called from code in mptramp.s; at this point, we are running
713 1.2 bouyer * in the idle pcb/idle stack of the new CPU. When this function returns,
714 1.2 bouyer * this processor will enter the idle loop and start looking for work.
715 1.2 bouyer *
716 1.2 bouyer * XXX should share some of this with init386 in machdep.c
717 1.2 bouyer */
718 1.2 bouyer void
719 1.2 bouyer cpu_hatch(void *v)
720 1.2 bouyer {
721 1.2 bouyer struct cpu_info *ci = (struct cpu_info *)v;
722 1.37 rmind struct pcb *pcb;
723 1.11 cegger int s, i;
724 1.11 cegger
725 1.21 ad cpu_probe(ci);
726 1.11 cegger
727 1.40.2.1 uebayasi cpu_feature[0] &= ~CPUID_FEAT_BLACKLIST;
728 1.40.2.1 uebayasi cpu_feature[2] &= ~CPUID_FEAT_EXT_BLACKLIST;
729 1.2 bouyer
730 1.40.2.1 uebayasi cpu_init_msrs(ci, true);
731 1.2 bouyer
732 1.11 cegger KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
733 1.11 cegger atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
734 1.11 cegger while ((ci->ci_flags & CPUF_GO) == 0) {
735 1.11 cegger /* Don't use delay, boot CPU may be patching the text. */
736 1.11 cegger for (i = 10000; i != 0; i--)
737 1.11 cegger x86_pause();
738 1.11 cegger }
739 1.2 bouyer
740 1.11 cegger /* Because the text may have been patched in x86_patch(). */
741 1.11 cegger wbinvd();
742 1.11 cegger x86_flush();
743 1.2 bouyer
744 1.11 cegger KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
745 1.2 bouyer
746 1.37 rmind pcb = lwp_getpcb(curlwp);
747 1.12 cegger lcr3(pmap_kernel()->pm_pdirpa);
748 1.37 rmind pcb->pcb_cr3 = pmap_kernel()->pm_pdirpa;
749 1.37 rmind pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
750 1.37 rmind lcr0(pcb->pcb_cr0);
751 1.37 rmind
752 1.2 bouyer cpu_init_idt();
753 1.11 cegger gdt_init_cpu(ci);
754 1.11 cegger lapic_enable();
755 1.2 bouyer lapic_set_lvt();
756 1.11 cegger lapic_initclocks();
757 1.11 cegger
758 1.12 cegger #ifdef i386
759 1.2 bouyer npxinit(ci);
760 1.12 cegger #else
761 1.12 cegger fpuinit(ci);
762 1.12 cegger #endif
763 1.2 bouyer
764 1.2 bouyer lldt(GSEL(GLDT_SEL, SEL_KPL));
765 1.12 cegger ltr(ci->ci_tss_sel);
766 1.2 bouyer
767 1.2 bouyer cpu_init(ci);
768 1.11 cegger cpu_get_tsc_freq(ci);
769 1.2 bouyer
770 1.2 bouyer s = splhigh();
771 1.11 cegger #ifdef i386
772 1.2 bouyer lapic_tpr = 0;
773 1.11 cegger #else
774 1.11 cegger lcr8(0);
775 1.11 cegger #endif
776 1.11 cegger x86_enable_intr();
777 1.11 cegger splx(s);
778 1.12 cegger #if 0
779 1.11 cegger x86_errata();
780 1.11 cegger #endif
781 1.2 bouyer
782 1.11 cegger aprint_debug_dev(ci->ci_dev, "CPU %ld running\n",
783 1.11 cegger (long)ci->ci_cpuid);
784 1.2 bouyer }
785 1.2 bouyer
786 1.2 bouyer #if defined(DDB)
787 1.2 bouyer
788 1.2 bouyer #include <ddb/db_output.h>
789 1.2 bouyer #include <machine/db_machdep.h>
790 1.2 bouyer
791 1.2 bouyer /*
792 1.2 bouyer * Dump CPU information from ddb.
793 1.2 bouyer */
794 1.2 bouyer void
795 1.2 bouyer cpu_debug_dump(void)
796 1.2 bouyer {
797 1.2 bouyer struct cpu_info *ci;
798 1.2 bouyer CPU_INFO_ITERATOR cii;
799 1.2 bouyer
800 1.13 yamt db_printf("addr dev id flags ipis curlwp fpcurlwp\n");
801 1.2 bouyer for (CPU_INFO_FOREACH(cii, ci)) {
802 1.2 bouyer db_printf("%p %s %ld %x %x %10p %10p\n",
803 1.2 bouyer ci,
804 1.9 cegger ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
805 1.12 cegger (long)ci->ci_cpuid,
806 1.2 bouyer ci->ci_flags, ci->ci_ipis,
807 1.2 bouyer ci->ci_curlwp,
808 1.2 bouyer ci->ci_fpcurlwp);
809 1.2 bouyer }
810 1.2 bouyer }
811 1.38 cegger #endif /* DDB */
812 1.2 bouyer
813 1.2 bouyer static void
814 1.10 cegger cpu_copy_trampoline(void)
815 1.2 bouyer {
816 1.2 bouyer /*
817 1.2 bouyer * Copy boot code.
818 1.2 bouyer */
819 1.2 bouyer extern u_char cpu_spinup_trampoline[];
820 1.2 bouyer extern u_char cpu_spinup_trampoline_end[];
821 1.11 cegger
822 1.11 cegger vaddr_t mp_trampoline_vaddr;
823 1.11 cegger
824 1.11 cegger mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
825 1.11 cegger UVM_KMF_VAONLY);
826 1.11 cegger
827 1.11 cegger pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
828 1.36 cegger VM_PROT_READ | VM_PROT_WRITE, 0);
829 1.11 cegger pmap_update(pmap_kernel());
830 1.11 cegger memcpy((void *)mp_trampoline_vaddr,
831 1.11 cegger cpu_spinup_trampoline,
832 1.11 cegger cpu_spinup_trampoline_end - cpu_spinup_trampoline);
833 1.11 cegger
834 1.11 cegger pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
835 1.11 cegger pmap_update(pmap_kernel());
836 1.11 cegger uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
837 1.2 bouyer }
838 1.2 bouyer
839 1.38 cegger #endif /* MULTIPROCESSOR */
840 1.2 bouyer
841 1.11 cegger #ifdef i386
842 1.11 cegger #if 0
843 1.11 cegger static void
844 1.11 cegger tss_init(struct i386tss *tss, void *stack, void *func)
845 1.11 cegger {
846 1.11 cegger memset(tss, 0, sizeof *tss);
847 1.11 cegger tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
848 1.11 cegger tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
849 1.11 cegger tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
850 1.11 cegger tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
851 1.11 cegger tss->tss_gs = tss->__tss_es = tss->__tss_ds =
852 1.11 cegger tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
853 1.11 cegger tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
854 1.11 cegger tss->tss_esp = (int)((char *)stack + USPACE - 16);
855 1.11 cegger tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
856 1.11 cegger tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
857 1.11 cegger tss->__tss_eip = (int)func;
858 1.11 cegger }
859 1.11 cegger #endif
860 1.2 bouyer
861 1.2 bouyer /* XXX */
862 1.2 bouyer #define IDTVEC(name) __CONCAT(X, name)
863 1.2 bouyer typedef void (vector)(void);
864 1.2 bouyer extern vector IDTVEC(tss_trap08);
865 1.2 bouyer #ifdef DDB
866 1.2 bouyer extern vector Xintrddbipi;
867 1.2 bouyer extern int ddb_vec;
868 1.2 bouyer #endif
869 1.2 bouyer
870 1.2 bouyer static void
871 1.2 bouyer cpu_set_tss_gates(struct cpu_info *ci)
872 1.2 bouyer {
873 1.11 cegger #if 0
874 1.11 cegger struct segment_descriptor sd;
875 1.11 cegger
876 1.11 cegger ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
877 1.11 cegger UVM_KMF_WIRED);
878 1.11 cegger tss_init(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
879 1.11 cegger IDTVEC(tss_trap08));
880 1.11 cegger setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
881 1.11 cegger SDT_SYS386TSS, SEL_KPL, 0, 0);
882 1.11 cegger ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
883 1.11 cegger setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
884 1.11 cegger GSEL(GTRAPTSS_SEL, SEL_KPL));
885 1.11 cegger #endif
886 1.11 cegger
887 1.2 bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
888 1.2 bouyer /*
889 1.2 bouyer * Set up separate handler for the DDB IPI, so that it doesn't
890 1.2 bouyer * stomp on a possibly corrupted stack.
891 1.2 bouyer *
892 1.2 bouyer * XXX overwriting the gate set in db_machine_init.
893 1.2 bouyer * Should rearrange the code so that it's set only once.
894 1.2 bouyer */
895 1.2 bouyer ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
896 1.2 bouyer UVM_KMF_WIRED);
897 1.6 yamt tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
898 1.2 bouyer Xintrddbipi);
899 1.2 bouyer
900 1.2 bouyer setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
901 1.2 bouyer SDT_SYS386TSS, SEL_KPL, 0, 0);
902 1.2 bouyer ci->ci_gdt[GIPITSS_SEL].sd = sd;
903 1.2 bouyer
904 1.2 bouyer setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
905 1.2 bouyer GSEL(GIPITSS_SEL, SEL_KPL));
906 1.2 bouyer #endif
907 1.2 bouyer }
908 1.11 cegger #else
909 1.11 cegger static void
910 1.11 cegger cpu_set_tss_gates(struct cpu_info *ci)
911 1.11 cegger {
912 1.11 cegger
913 1.11 cegger }
914 1.11 cegger #endif /* i386 */
915 1.2 bouyer
916 1.2 bouyer int
917 1.5 joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
918 1.2 bouyer {
919 1.2 bouyer #if 0
920 1.2 bouyer #if NLAPIC > 0
921 1.2 bouyer int error;
922 1.2 bouyer #endif
923 1.2 bouyer unsigned short dwordptr[2];
924 1.2 bouyer
925 1.2 bouyer /*
926 1.11 cegger * Bootstrap code must be addressable in real mode
927 1.11 cegger * and it must be page aligned.
928 1.11 cegger */
929 1.11 cegger KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
930 1.11 cegger
931 1.11 cegger /*
932 1.2 bouyer * "The BSP must initialize CMOS shutdown code to 0Ah ..."
933 1.2 bouyer */
934 1.2 bouyer
935 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
936 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_JUMP);
937 1.2 bouyer
938 1.2 bouyer /*
939 1.2 bouyer * "and the warm reset vector (DWORD based at 40:67) to point
940 1.2 bouyer * to the AP startup code ..."
941 1.2 bouyer */
942 1.2 bouyer
943 1.2 bouyer dwordptr[0] = 0;
944 1.5 joerg dwordptr[1] = target >> 4;
945 1.2 bouyer
946 1.36 cegger pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE, 0);
947 1.40.2.2 uebayasi pmap_update(pmap_kernel());
948 1.40.2.2 uebayasi
949 1.11 cegger memcpy ((uint8_t *) 0x467, dwordptr, 4);
950 1.40.2.2 uebayasi
951 1.2 bouyer pmap_kremove (0, PAGE_SIZE);
952 1.40.2.2 uebayasi pmap_update(pmap_kernel());
953 1.2 bouyer
954 1.2 bouyer #if NLAPIC > 0
955 1.2 bouyer /*
956 1.2 bouyer * ... prior to executing the following sequence:"
957 1.2 bouyer */
958 1.2 bouyer
959 1.2 bouyer if (ci->ci_flags & CPUF_AP) {
960 1.23 ad if ((error = x86_ipi_init(ci->ci_cpuid)) != 0)
961 1.2 bouyer return error;
962 1.2 bouyer
963 1.2 bouyer delay(10000);
964 1.2 bouyer
965 1.2 bouyer if (cpu_feature & CPUID_APIC) {
966 1.23 ad error = x86_ipi_init(ci->ci_cpuid);
967 1.11 cegger if (error != 0) {
968 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
969 1.11 cegger __func__);
970 1.11 cegger return error;
971 1.11 cegger }
972 1.11 cegger
973 1.11 cegger delay(10000);
974 1.2 bouyer
975 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
976 1.11 cegger LAPIC_DLMODE_STARTUP);
977 1.11 cegger if (error != 0) {
978 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
979 1.11 cegger __func__);
980 1.2 bouyer return error;
981 1.11 cegger }
982 1.2 bouyer delay(200);
983 1.2 bouyer
984 1.23 ad error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
985 1.11 cegger LAPIC_DLMODE_STARTUP);
986 1.11 cegger if (error != 0) {
987 1.11 cegger aprint_error_dev(ci->ci_dev, "%s: IPI not taken ((3)\n",
988 1.11 cegger __func__);
989 1.2 bouyer return error;
990 1.11 cegger }
991 1.2 bouyer delay(200);
992 1.2 bouyer }
993 1.2 bouyer }
994 1.2 bouyer #endif
995 1.2 bouyer #endif /* 0 */
996 1.2 bouyer return 0;
997 1.2 bouyer }
998 1.2 bouyer
999 1.2 bouyer void
1000 1.2 bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
1001 1.2 bouyer {
1002 1.2 bouyer #if 0
1003 1.2 bouyer /*
1004 1.2 bouyer * Ensure the NVRAM reset byte contains something vaguely sane.
1005 1.2 bouyer */
1006 1.2 bouyer
1007 1.2 bouyer outb(IO_RTC, NVRAM_RESET);
1008 1.2 bouyer outb(IO_RTC+1, NVRAM_RESET_RST);
1009 1.2 bouyer #endif
1010 1.2 bouyer }
1011 1.2 bouyer
1012 1.2 bouyer void
1013 1.3 bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
1014 1.2 bouyer {
1015 1.40.2.1 uebayasi #ifdef __x86_64__
1016 1.3 bouyer if (full) {
1017 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
1018 1.11 cegger HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (uint64_t) ci);
1019 1.3 bouyer HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
1020 1.3 bouyer }
1021 1.2 bouyer #endif /* __x86_64__ */
1022 1.40.2.2 uebayasi
1023 1.40.2.2 uebayasi if (cpu_feature[2] & CPUID_NOX)
1024 1.40.2.2 uebayasi wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
1025 1.40.2.1 uebayasi }
1026 1.2 bouyer
1027 1.11 cegger void
1028 1.11 cegger cpu_offline_md(void)
1029 1.11 cegger {
1030 1.11 cegger int s;
1031 1.11 cegger
1032 1.11 cegger s = splhigh();
1033 1.11 cegger #ifdef __i386__
1034 1.11 cegger npxsave_cpu(true);
1035 1.11 cegger #else
1036 1.11 cegger fpusave_cpu(true);
1037 1.11 cegger #endif
1038 1.11 cegger splx(s);
1039 1.11 cegger }
1040 1.11 cegger
1041 1.11 cegger #if 0
1042 1.11 cegger /* XXX joerg restructure and restart CPUs individually */
1043 1.11 cegger static bool
1044 1.40.2.1 uebayasi cpu_suspend(device_t dv, const pmf_qual_t *qual)
1045 1.11 cegger {
1046 1.11 cegger struct cpu_softc *sc = device_private(dv);
1047 1.11 cegger struct cpu_info *ci = sc->sc_info;
1048 1.11 cegger int err;
1049 1.11 cegger
1050 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1051 1.11 cegger return true;
1052 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1053 1.11 cegger return true;
1054 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1055 1.11 cegger return true;
1056 1.11 cegger
1057 1.11 cegger sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
1058 1.11 cegger
1059 1.11 cegger if (sc->sc_wasonline) {
1060 1.11 cegger mutex_enter(&cpu_lock);
1061 1.29 rmind err = cpu_setstate(ci, false);
1062 1.11 cegger mutex_exit(&cpu_lock);
1063 1.11 cegger
1064 1.11 cegger if (err)
1065 1.11 cegger return false;
1066 1.11 cegger }
1067 1.11 cegger
1068 1.11 cegger return true;
1069 1.11 cegger }
1070 1.11 cegger
1071 1.11 cegger static bool
1072 1.40.2.1 uebayasi cpu_resume(device_t dv, const pmf_qual_t *qual)
1073 1.11 cegger {
1074 1.11 cegger struct cpu_softc *sc = device_private(dv);
1075 1.11 cegger struct cpu_info *ci = sc->sc_info;
1076 1.11 cegger int err = 0;
1077 1.11 cegger
1078 1.11 cegger if (ci->ci_flags & CPUF_PRIMARY)
1079 1.11 cegger return true;
1080 1.11 cegger if (ci->ci_data.cpu_idlelwp == NULL)
1081 1.11 cegger return true;
1082 1.11 cegger if ((ci->ci_flags & CPUF_PRESENT) == 0)
1083 1.11 cegger return true;
1084 1.11 cegger
1085 1.11 cegger if (sc->sc_wasonline) {
1086 1.11 cegger mutex_enter(&cpu_lock);
1087 1.29 rmind err = cpu_setstate(ci, true);
1088 1.11 cegger mutex_exit(&cpu_lock);
1089 1.11 cegger }
1090 1.11 cegger
1091 1.11 cegger return err == 0;
1092 1.11 cegger }
1093 1.11 cegger #endif
1094 1.11 cegger
1095 1.2 bouyer void
1096 1.2 bouyer cpu_get_tsc_freq(struct cpu_info *ci)
1097 1.2 bouyer {
1098 1.16 cegger const volatile vcpu_time_info_t *tinfo = &ci->ci_vcpu->time;
1099 1.2 bouyer delay(1000000);
1100 1.2 bouyer uint64_t freq = 1000000000ULL << 32;
1101 1.2 bouyer freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
1102 1.2 bouyer if ( tinfo->tsc_shift < 0 )
1103 1.2 bouyer freq = freq << -tinfo->tsc_shift;
1104 1.2 bouyer else
1105 1.2 bouyer freq = freq >> tinfo->tsc_shift;
1106 1.20 ad ci->ci_data.cpu_cc_freq = freq;
1107 1.2 bouyer }
1108 1.19 joerg
1109 1.19 joerg void
1110 1.19 joerg x86_cpu_idle_xen(void)
1111 1.19 joerg {
1112 1.19 joerg struct cpu_info *ci = curcpu();
1113 1.19 joerg
1114 1.19 joerg KASSERT(ci->ci_ilevel == IPL_NONE);
1115 1.19 joerg
1116 1.19 joerg x86_disable_intr();
1117 1.19 joerg if (!__predict_false(ci->ci_want_resched)) {
1118 1.19 joerg idle_block();
1119 1.19 joerg } else {
1120 1.19 joerg x86_enable_intr();
1121 1.19 joerg }
1122 1.19 joerg }
1123 1.40.2.2 uebayasi
1124 1.40.2.2 uebayasi /*
1125 1.40.2.2 uebayasi * Loads pmap for the current CPU.
1126 1.40.2.2 uebayasi */
1127 1.40.2.2 uebayasi void
1128 1.40.2.2 uebayasi cpu_load_pmap(struct pmap *pmap)
1129 1.40.2.2 uebayasi {
1130 1.40.2.2 uebayasi #ifdef i386
1131 1.40.2.2 uebayasi #ifdef PAE
1132 1.40.2.2 uebayasi int i, s;
1133 1.40.2.2 uebayasi struct cpu_info *ci;
1134 1.40.2.2 uebayasi
1135 1.40.2.2 uebayasi s = splvm(); /* just to be safe */
1136 1.40.2.2 uebayasi ci = curcpu();
1137 1.40.2.2 uebayasi paddr_t l3_pd = xpmap_ptom_masked(ci->ci_pae_l3_pdirpa);
1138 1.40.2.2 uebayasi /* don't update the kernel L3 slot */
1139 1.40.2.2 uebayasi for (i = 0 ; i < PDP_SIZE - 1; i++) {
1140 1.40.2.2 uebayasi xpq_queue_pte_update(l3_pd + i * sizeof(pd_entry_t),
1141 1.40.2.2 uebayasi xpmap_ptom(pmap->pm_pdirpa[i]) | PG_V);
1142 1.40.2.2 uebayasi }
1143 1.40.2.2 uebayasi splx(s);
1144 1.40.2.2 uebayasi tlbflush();
1145 1.40.2.2 uebayasi #else /* PAE */
1146 1.40.2.2 uebayasi lcr3(pmap_pdirpa(pmap, 0));
1147 1.40.2.2 uebayasi #endif /* PAE */
1148 1.40.2.2 uebayasi #endif /* i386 */
1149 1.40.2.2 uebayasi
1150 1.40.2.2 uebayasi #ifdef __x86_64__
1151 1.40.2.2 uebayasi int i, s;
1152 1.40.2.2 uebayasi pd_entry_t *old_pgd, *new_pgd;
1153 1.40.2.2 uebayasi paddr_t addr;
1154 1.40.2.2 uebayasi struct cpu_info *ci;
1155 1.40.2.2 uebayasi
1156 1.40.2.2 uebayasi /* kernel pmap always in cr3 and should never go in user cr3 */
1157 1.40.2.2 uebayasi if (pmap_pdirpa(pmap, 0) != pmap_pdirpa(pmap_kernel(), 0)) {
1158 1.40.2.2 uebayasi ci = curcpu();
1159 1.40.2.2 uebayasi /*
1160 1.40.2.2 uebayasi * Map user space address in kernel space and load
1161 1.40.2.2 uebayasi * user cr3
1162 1.40.2.2 uebayasi */
1163 1.40.2.2 uebayasi s = splvm();
1164 1.40.2.2 uebayasi new_pgd = pmap->pm_pdir;
1165 1.40.2.2 uebayasi old_pgd = pmap_kernel()->pm_pdir;
1166 1.40.2.2 uebayasi addr = xpmap_ptom(pmap_pdirpa(pmap_kernel(), 0));
1167 1.40.2.2 uebayasi for (i = 0; i < PDIR_SLOT_PTE;
1168 1.40.2.2 uebayasi i++, addr += sizeof(pd_entry_t)) {
1169 1.40.2.2 uebayasi if ((new_pgd[i] & PG_V) || (old_pgd[i] & PG_V))
1170 1.40.2.2 uebayasi xpq_queue_pte_update(addr, new_pgd[i]);
1171 1.40.2.2 uebayasi }
1172 1.40.2.2 uebayasi tlbflush();
1173 1.40.2.2 uebayasi xen_set_user_pgd(pmap_pdirpa(pmap, 0));
1174 1.40.2.2 uebayasi ci->ci_xen_current_user_pgd = pmap_pdirpa(pmap, 0);
1175 1.40.2.2 uebayasi splx(s);
1176 1.40.2.2 uebayasi }
1177 1.40.2.2 uebayasi #endif /* __x86_64__ */
1178 1.40.2.2 uebayasi }
1179