Home | History | Annotate | Line # | Download | only in x86
cpu.c revision 1.40.2.6
      1  1.40.2.6  uebayasi /*	$NetBSD: cpu.c,v 1.40.2.6 2010/11/09 06:03:41 uebayasi Exp $	*/
      2       1.2    bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp  */
      3       1.2    bouyer 
      4       1.2    bouyer /*-
      5       1.2    bouyer  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      6      1.19     joerg  * Copyright (c) 2002, 2006, 2007 YAMAMOTO Takashi,
      7       1.2    bouyer  * All rights reserved.
      8       1.2    bouyer  *
      9       1.2    bouyer  * This code is derived from software contributed to The NetBSD Foundation
     10       1.2    bouyer  * by RedBack Networks Inc.
     11       1.2    bouyer  *
     12       1.2    bouyer  * Author: Bill Sommerfeld
     13       1.2    bouyer  *
     14       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     15       1.2    bouyer  * modification, are permitted provided that the following conditions
     16       1.2    bouyer  * are met:
     17       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     18       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     19       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     20       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     21       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     22       1.2    bouyer  *
     23       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24       1.2    bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25       1.2    bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26       1.2    bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27       1.2    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28       1.2    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29       1.2    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30       1.2    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31       1.2    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32       1.2    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33       1.2    bouyer  * POSSIBILITY OF SUCH DAMAGE.
     34       1.2    bouyer  */
     35       1.2    bouyer 
     36       1.2    bouyer /*
     37       1.2    bouyer  * Copyright (c) 1999 Stefan Grefen
     38       1.2    bouyer  *
     39       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     40       1.2    bouyer  * modification, are permitted provided that the following conditions
     41       1.2    bouyer  * are met:
     42       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     43       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     44       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     47       1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     48       1.2    bouyer  *    must display the following acknowledgement:
     49       1.2    bouyer  *      This product includes software developed by the NetBSD
     50       1.2    bouyer  *      Foundation, Inc. and its contributors.
     51       1.2    bouyer  * 4. Neither the name of The NetBSD Foundation nor the names of its
     52       1.2    bouyer  *    contributors may be used to endorse or promote products derived
     53       1.2    bouyer  *    from this software without specific prior written permission.
     54       1.2    bouyer  *
     55       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
     56       1.2    bouyer  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57       1.2    bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58       1.2    bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
     59       1.2    bouyer  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60       1.2    bouyer  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61       1.2    bouyer  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62       1.2    bouyer  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63       1.2    bouyer  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64       1.2    bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65       1.2    bouyer  * SUCH DAMAGE.
     66       1.2    bouyer  */
     67       1.2    bouyer 
     68       1.2    bouyer #include <sys/cdefs.h>
     69  1.40.2.6  uebayasi __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.40.2.6 2010/11/09 06:03:41 uebayasi Exp $");
     70       1.2    bouyer 
     71       1.2    bouyer #include "opt_ddb.h"
     72       1.2    bouyer #include "opt_multiprocessor.h"
     73       1.2    bouyer #include "opt_mpbios.h"		/* for MPDEBUG */
     74       1.2    bouyer #include "opt_mtrr.h"
     75       1.2    bouyer #include "opt_xen.h"
     76       1.2    bouyer 
     77       1.2    bouyer #include "lapic.h"
     78       1.2    bouyer #include "ioapic.h"
     79       1.2    bouyer 
     80       1.2    bouyer #include <sys/param.h>
     81       1.2    bouyer #include <sys/proc.h>
     82       1.2    bouyer #include <sys/systm.h>
     83       1.2    bouyer #include <sys/device.h>
     84      1.31    cegger #include <sys/kmem.h>
     85      1.11    cegger #include <sys/cpu.h>
     86      1.11    cegger #include <sys/atomic.h>
     87      1.32    cegger #include <sys/reboot.h>
     88       1.2    bouyer 
     89  1.40.2.6  uebayasi <<<<<<< cpu.c
     90       1.2    bouyer #include <uvm/uvm_extern.h>
     91  1.40.2.3  uebayasi #include <uvm/uvm_page.h>
     92  1.40.2.6  uebayasi =======
     93  1.40.2.6  uebayasi #include <uvm/uvm.h>
     94  1.40.2.6  uebayasi >>>>>>> 1.51
     95       1.2    bouyer 
     96       1.2    bouyer #include <machine/cpufunc.h>
     97       1.2    bouyer #include <machine/cpuvar.h>
     98       1.2    bouyer #include <machine/pmap.h>
     99       1.2    bouyer #include <machine/vmparam.h>
    100       1.2    bouyer #include <machine/mpbiosvar.h>
    101       1.2    bouyer #include <machine/pcb.h>
    102       1.2    bouyer #include <machine/specialreg.h>
    103       1.2    bouyer #include <machine/segments.h>
    104       1.2    bouyer #include <machine/gdt.h>
    105       1.2    bouyer #include <machine/mtrr.h>
    106       1.2    bouyer #include <machine/pio.h>
    107       1.2    bouyer 
    108       1.2    bouyer #include <xen/vcpuvar.h>
    109       1.2    bouyer 
    110       1.2    bouyer #if NLAPIC > 0
    111       1.2    bouyer #include <machine/apicvar.h>
    112       1.2    bouyer #include <machine/i82489reg.h>
    113       1.2    bouyer #include <machine/i82489var.h>
    114       1.2    bouyer #endif
    115       1.2    bouyer 
    116       1.2    bouyer #include <dev/ic/mc146818reg.h>
    117       1.2    bouyer #include <dev/isa/isareg.h>
    118       1.2    bouyer 
    119      1.38    cegger #if MAXCPUS > 32
    120      1.38    cegger #error cpu_info contains 32bit bitmasks
    121      1.38    cegger #endif
    122      1.27        ad 
    123      1.10    cegger int     cpu_match(device_t, cfdata_t, void *);
    124      1.10    cegger void    cpu_attach(device_t, device_t, void *);
    125      1.10    cegger int     vcpu_match(device_t, cfdata_t, void *);
    126      1.10    cegger void    vcpu_attach(device_t, device_t, void *);
    127      1.10    cegger void    cpu_attach_common(device_t, device_t, void *);
    128       1.8    dogcow void	cpu_offline_md(void);
    129       1.2    bouyer 
    130       1.2    bouyer struct cpu_softc {
    131      1.10    cegger 	device_t sc_dev;		/* device tree glue */
    132       1.2    bouyer 	struct cpu_info *sc_info;	/* pointer to CPU info */
    133      1.32    cegger 	bool sc_wasonline;
    134       1.2    bouyer };
    135       1.2    bouyer 
    136       1.5     joerg int mp_cpu_start(struct cpu_info *, paddr_t);
    137       1.2    bouyer void mp_cpu_start_cleanup(struct cpu_info *);
    138       1.2    bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
    139       1.2    bouyer 				      mp_cpu_start_cleanup };
    140       1.2    bouyer 
    141      1.10    cegger CFATTACH_DECL_NEW(cpu, sizeof(struct cpu_softc),
    142       1.2    bouyer     cpu_match, cpu_attach, NULL, NULL);
    143      1.10    cegger CFATTACH_DECL_NEW(vcpu, sizeof(struct cpu_softc),
    144       1.2    bouyer     vcpu_match, vcpu_attach, NULL, NULL);
    145       1.2    bouyer 
    146       1.2    bouyer /*
    147       1.2    bouyer  * Statically-allocated CPU info for the primary CPU (or the only
    148       1.2    bouyer  * CPU, on uniprocessors).  The CPU info list is initialized to
    149       1.2    bouyer  * point at it.
    150       1.2    bouyer  */
    151       1.2    bouyer #ifdef TRAPLOG
    152       1.2    bouyer #include <machine/tlog.h>
    153       1.2    bouyer struct tlog tlog_primary;
    154       1.2    bouyer #endif
    155      1.38    cegger struct cpu_info cpu_info_primary __aligned(CACHE_LINE_SIZE) = {
    156       1.7    bouyer 	.ci_dev = 0,
    157       1.2    bouyer 	.ci_self = &cpu_info_primary,
    158       1.4    bouyer 	.ci_idepth = -1,
    159       1.2    bouyer 	.ci_curlwp = &lwp0,
    160      1.25        ad 	.ci_curldt = -1,
    161       1.2    bouyer #ifdef TRAPLOG
    162       1.2    bouyer 	.ci_tlog = &tlog_primary,
    163       1.2    bouyer #endif
    164       1.2    bouyer 
    165       1.2    bouyer };
    166      1.38    cegger struct cpu_info phycpu_info_primary __aligned(CACHE_LINE_SIZE) = {
    167       1.7    bouyer 	.ci_dev = 0,
    168       1.2    bouyer 	.ci_self = &phycpu_info_primary,
    169       1.2    bouyer };
    170       1.2    bouyer 
    171       1.2    bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
    172      1.38    cegger struct cpu_info *phycpu_info_list = &phycpu_info_primary;
    173       1.2    bouyer 
    174       1.2    bouyer static void	cpu_set_tss_gates(struct cpu_info *ci);
    175       1.2    bouyer 
    176      1.11    cegger uint32_t cpus_attached = 0;
    177      1.11    cegger uint32_t cpus_running = 0;
    178      1.11    cegger 
    179      1.38    cegger uint32_t phycpus_attached = 0;
    180      1.38    cegger uint32_t phycpus_running = 0;
    181      1.38    cegger 
    182  1.40.2.1  uebayasi uint32_t cpu_feature[5]; /* X86 CPUID feature bits
    183  1.40.2.1  uebayasi 			  *	[0] basic features %edx
    184  1.40.2.1  uebayasi 			  *	[1] basic features %ecx
    185  1.40.2.1  uebayasi 			  *	[2] extended features %edx
    186  1.40.2.1  uebayasi 			  *	[3] extended features %ecx
    187  1.40.2.1  uebayasi 			  *	[4] VIA padlock features
    188  1.40.2.1  uebayasi 			  */
    189  1.40.2.1  uebayasi 
    190      1.11    cegger bool x86_mp_online;
    191      1.11    cegger paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
    192       1.2    bouyer 
    193      1.38    cegger #if defined(MULTIPROCESSOR)
    194       1.2    bouyer void    	cpu_hatch(void *);
    195       1.2    bouyer static void    	cpu_boot_secondary(struct cpu_info *ci);
    196       1.2    bouyer static void    	cpu_start_secondary(struct cpu_info *ci);
    197       1.2    bouyer static void	cpu_copy_trampoline(void);
    198       1.2    bouyer 
    199       1.2    bouyer /*
    200       1.2    bouyer  * Runs once per boot once multiprocessor goo has been detected and
    201       1.2    bouyer  * the local APIC on the boot processor has been mapped.
    202       1.2    bouyer  *
    203       1.2    bouyer  * Called from lapic_boot_init() (from mpbios_scan()).
    204       1.2    bouyer  */
    205       1.2    bouyer void
    206      1.10    cegger cpu_init_first(void)
    207       1.2    bouyer {
    208       1.2    bouyer 
    209      1.38    cegger 	cpu_info_primary.ci_cpuid = lapic_cpu_number();
    210       1.2    bouyer 	cpu_copy_trampoline();
    211       1.2    bouyer }
    212      1.38    cegger #endif	/* MULTIPROCESSOR */
    213       1.2    bouyer 
    214       1.2    bouyer int
    215      1.10    cegger cpu_match(device_t parent, cfdata_t match, void *aux)
    216       1.2    bouyer {
    217       1.2    bouyer 
    218       1.2    bouyer 	return 1;
    219       1.2    bouyer }
    220       1.2    bouyer 
    221       1.2    bouyer void
    222      1.10    cegger cpu_attach(device_t parent, device_t self, void *aux)
    223       1.2    bouyer {
    224      1.10    cegger 	struct cpu_softc *sc = device_private(self);
    225       1.2    bouyer 	struct cpu_attach_args *caa = aux;
    226       1.2    bouyer 	struct cpu_info *ci;
    227      1.34    cegger 	uintptr_t ptr;
    228      1.38    cegger 	static bool again = false;
    229       1.2    bouyer 
    230      1.10    cegger 	sc->sc_dev = self;
    231      1.10    cegger 
    232      1.38    cegger 	if (phycpus_attached == ~0) {
    233      1.34    cegger 		aprint_error(": increase MAXCPUS\n");
    234      1.34    cegger 		return;
    235      1.34    cegger 	}
    236      1.34    cegger 
    237       1.2    bouyer 	/*
    238       1.2    bouyer 	 * If we're an Application Processor, allocate a cpu_info
    239       1.2    bouyer 	 * structure, otherwise use the primary's.
    240       1.2    bouyer 	 */
    241       1.2    bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    242      1.32    cegger 		if ((boothowto & RB_MD1) != 0) {
    243      1.32    cegger 			aprint_error(": multiprocessor boot disabled\n");
    244      1.32    cegger 			if (!pmf_device_register(self, NULL, NULL))
    245      1.32    cegger 				aprint_error_dev(self,
    246      1.32    cegger 				   "couldn't establish power handler\n");
    247      1.32    cegger 			return;
    248      1.32    cegger 		}
    249      1.32    cegger 		aprint_naive(": Application Processor\n");
    250      1.34    cegger 		ptr = (uintptr_t)kmem_zalloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
    251      1.34    cegger 		    KM_SLEEP);
    252  1.40.2.1  uebayasi 		ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
    253      1.24        ad 		ci->ci_curldt = -1;
    254       1.2    bouyer 	} else {
    255      1.32    cegger 		aprint_naive(": %s Processor\n",
    256      1.32    cegger 		    caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
    257       1.2    bouyer 		ci = &phycpu_info_primary;
    258       1.2    bouyer 	}
    259       1.2    bouyer 
    260       1.2    bouyer 	ci->ci_self = ci;
    261       1.2    bouyer 	sc->sc_info = ci;
    262       1.2    bouyer 
    263       1.2    bouyer 	ci->ci_dev = self;
    264  1.40.2.5  uebayasi 	ci->ci_acpiid = caa->cpu_id;
    265      1.23        ad 	ci->ci_cpuid = caa->cpu_number;
    266      1.16    cegger 	ci->ci_vcpu = NULL;
    267       1.2    bouyer 
    268      1.38    cegger 	/*
    269      1.38    cegger 	 * Boot processor may not be attached first, but the below
    270      1.38    cegger 	 * must be done to allow booting other processors.
    271      1.38    cegger 	 */
    272      1.38    cegger 	if (!again) {
    273      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
    274      1.38    cegger 		/* Basic init */
    275      1.38    cegger 		again = true;
    276      1.38    cegger 	}
    277      1.38    cegger 
    278       1.2    bouyer 	printf(": ");
    279       1.2    bouyer 	switch (caa->cpu_role) {
    280       1.2    bouyer 	case CPU_ROLE_SP:
    281       1.2    bouyer 		printf("(uniprocessor)\n");
    282      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_SP);
    283       1.2    bouyer 		break;
    284       1.2    bouyer 
    285       1.2    bouyer 	case CPU_ROLE_BP:
    286       1.2    bouyer 		printf("(boot processor)\n");
    287      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_BSP);
    288       1.2    bouyer 		break;
    289       1.2    bouyer 
    290       1.2    bouyer 	case CPU_ROLE_AP:
    291       1.2    bouyer 		/*
    292       1.2    bouyer 		 * report on an AP
    293       1.2    bouyer 		 */
    294       1.2    bouyer 		printf("(application processor)\n");
    295      1.38    cegger 		if (ci->ci_flags & CPUF_PRESENT) {
    296      1.38    cegger 			struct cpu_info *tmp;
    297      1.38    cegger 
    298      1.38    cegger 			tmp = phycpu_info_list;
    299      1.38    cegger 			while (tmp->ci_next)
    300      1.38    cegger 				tmp = tmp->ci_next;
    301      1.38    cegger 
    302      1.38    cegger 			tmp->ci_next = ci;
    303      1.38    cegger 		}
    304       1.2    bouyer 		break;
    305       1.2    bouyer 
    306       1.2    bouyer 	default:
    307       1.2    bouyer 		panic("unknown processor type??\n");
    308       1.2    bouyer 	}
    309      1.34    cegger 
    310      1.38    cegger 	atomic_or_32(&phycpus_attached, ci->ci_cpumask);
    311      1.34    cegger 
    312       1.2    bouyer 	return;
    313       1.2    bouyer }
    314       1.2    bouyer 
    315       1.2    bouyer int
    316      1.10    cegger vcpu_match(device_t parent, cfdata_t match, void *aux)
    317       1.2    bouyer {
    318       1.2    bouyer 	struct vcpu_attach_args *vcaa = aux;
    319       1.2    bouyer 
    320       1.2    bouyer 	if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
    321       1.2    bouyer 		return 1;
    322       1.2    bouyer 	return 0;
    323       1.2    bouyer }
    324       1.2    bouyer 
    325       1.2    bouyer void
    326      1.10    cegger vcpu_attach(device_t parent, device_t self, void *aux)
    327       1.2    bouyer {
    328       1.2    bouyer 	struct vcpu_attach_args *vcaa = aux;
    329       1.2    bouyer 
    330       1.2    bouyer 	cpu_attach_common(parent, self, &vcaa->vcaa_caa);
    331       1.2    bouyer }
    332       1.2    bouyer 
    333       1.2    bouyer static void
    334       1.2    bouyer cpu_vm_init(struct cpu_info *ci)
    335       1.2    bouyer {
    336       1.2    bouyer 	int ncolors = 2, i;
    337       1.2    bouyer 
    338       1.2    bouyer 	for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
    339       1.2    bouyer 		struct x86_cache_info *cai;
    340       1.2    bouyer 		int tcolors;
    341       1.2    bouyer 
    342       1.2    bouyer 		cai = &ci->ci_cinfo[i];
    343       1.2    bouyer 
    344       1.2    bouyer 		tcolors = atop(cai->cai_totalsize);
    345       1.2    bouyer 		switch(cai->cai_associativity) {
    346       1.2    bouyer 		case 0xff:
    347       1.2    bouyer 			tcolors = 1; /* fully associative */
    348       1.2    bouyer 			break;
    349       1.2    bouyer 		case 0:
    350       1.2    bouyer 		case 1:
    351       1.2    bouyer 			break;
    352       1.2    bouyer 		default:
    353       1.2    bouyer 			tcolors /= cai->cai_associativity;
    354       1.2    bouyer 		}
    355       1.2    bouyer 		ncolors = max(ncolors, tcolors);
    356       1.2    bouyer 	}
    357       1.2    bouyer 
    358       1.2    bouyer 	/*
    359       1.2    bouyer 	 * Knowing the size of the largest cache on this CPU, re-color
    360       1.2    bouyer 	 * our pages.
    361       1.2    bouyer 	 */
    362       1.2    bouyer 	if (ncolors <= uvmexp.ncolors)
    363       1.2    bouyer 		return;
    364      1.28    bouyer 	aprint_debug_dev(ci->ci_dev, "%d page colors\n", ncolors);
    365       1.2    bouyer 	uvm_page_recolor(ncolors);
    366       1.2    bouyer }
    367       1.2    bouyer 
    368       1.2    bouyer void
    369      1.11    cegger cpu_attach_common(device_t parent, device_t self, void *aux)
    370       1.2    bouyer {
    371      1.10    cegger 	struct cpu_softc *sc = device_private(self);
    372       1.2    bouyer 	struct cpu_attach_args *caa = aux;
    373       1.2    bouyer 	struct cpu_info *ci;
    374      1.12    cegger 	uintptr_t ptr;
    375       1.2    bouyer 	int cpunum = caa->cpu_number;
    376      1.38    cegger 	static bool again = false;
    377       1.2    bouyer 
    378      1.10    cegger 	sc->sc_dev = self;
    379      1.10    cegger 
    380       1.2    bouyer 	/*
    381       1.2    bouyer 	 * If we're an Application Processor, allocate a cpu_info
    382       1.2    bouyer 	 * structure, otherwise use the primary's.
    383       1.2    bouyer 	 */
    384       1.2    bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    385      1.12    cegger 		aprint_naive(": Application Processor\n");
    386      1.31    cegger 		ptr = (uintptr_t)kmem_alloc(sizeof(*ci) + CACHE_LINE_SIZE - 1,
    387      1.31    cegger 		    KM_SLEEP);
    388  1.40.2.1  uebayasi 		ci = (struct cpu_info *)roundup2(ptr, CACHE_LINE_SIZE);
    389      1.12    cegger 		memset(ci, 0, sizeof(*ci));
    390       1.2    bouyer #ifdef TRAPLOG
    391      1.31    cegger 		ci->ci_tlog_base = kmem_zalloc(sizeof(struct tlog), KM_SLEEP);
    392       1.2    bouyer #endif
    393       1.2    bouyer 	} else {
    394      1.12    cegger 		aprint_naive(": %s Processor\n",
    395      1.12    cegger 		    caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
    396       1.2    bouyer 		ci = &cpu_info_primary;
    397      1.38    cegger #if NLAPIC > 0
    398      1.38    cegger 		if (cpunum != lapic_cpu_number()) {
    399      1.38    cegger 			/* XXX should be done earlier */
    400      1.38    cegger 			uint32_t reg;
    401      1.38    cegger 			aprint_verbose("\n");
    402      1.38    cegger 			aprint_verbose_dev(self, "running CPU at apic %d"
    403      1.38    cegger 			    " instead of at expected %d", lapic_cpu_number(),
    404      1.38    cegger 			    cpunum);
    405      1.38    cegger 			reg = i82489_readreg(LAPIC_ID);
    406      1.38    cegger 			i82489_writereg(LAPIC_ID, (reg & ~LAPIC_ID_MASK) |
    407      1.38    cegger 			    (cpunum << LAPIC_ID_SHIFT));
    408      1.38    cegger 		}
    409       1.2    bouyer 		if (cpunum != lapic_cpu_number()) {
    410      1.38    cegger 			aprint_error_dev(self, "unable to reset apic id\n");
    411       1.2    bouyer 		}
    412       1.2    bouyer #endif
    413       1.2    bouyer 	}
    414       1.2    bouyer 
    415       1.2    bouyer 	ci->ci_self = ci;
    416       1.2    bouyer 	sc->sc_info = ci;
    417       1.2    bouyer 	ci->ci_dev = self;
    418      1.23        ad 	ci->ci_cpuid = cpunum;
    419      1.16    cegger 
    420      1.16    cegger 	KASSERT(HYPERVISOR_shared_info != NULL);
    421      1.16    cegger 	ci->ci_vcpu = &HYPERVISOR_shared_info->vcpu_info[cpunum];
    422      1.16    cegger 
    423       1.2    bouyer 	ci->ci_func = caa->cpu_func;
    424       1.2    bouyer 
    425      1.38    cegger 	/* Must be called before mi_cpu_attach(). */
    426      1.38    cegger 	cpu_vm_init(ci);
    427      1.38    cegger 
    428       1.2    bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    429       1.2    bouyer 		int error;
    430       1.2    bouyer 
    431       1.2    bouyer 		error = mi_cpu_attach(ci);
    432       1.2    bouyer 		if (error != 0) {
    433       1.2    bouyer 			aprint_normal("\n");
    434      1.38    cegger 			aprint_error_dev(self,
    435      1.38    cegger 			    "mi_cpu_attach failed with %d\n", error);
    436       1.2    bouyer 			return;
    437       1.2    bouyer 		}
    438       1.2    bouyer 	} else {
    439       1.2    bouyer 		KASSERT(ci->ci_data.cpu_idlelwp != NULL);
    440       1.2    bouyer 	}
    441       1.2    bouyer 
    442      1.23        ad 	ci->ci_cpumask = (1 << cpu_index(ci));
    443       1.2    bouyer 	pmap_reference(pmap_kernel());
    444       1.2    bouyer 	ci->ci_pmap = pmap_kernel();
    445       1.2    bouyer 	ci->ci_tlbstate = TLBSTATE_STALE;
    446       1.2    bouyer 
    447      1.38    cegger 	/*
    448      1.38    cegger 	 * Boot processor may not be attached first, but the below
    449      1.38    cegger 	 * must be done to allow booting other processors.
    450      1.38    cegger 	 */
    451      1.38    cegger 	if (!again) {
    452      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_PRESENT | CPUF_PRIMARY);
    453      1.38    cegger 		/* Basic init. */
    454      1.38    cegger 		cpu_intr_init(ci);
    455      1.38    cegger 		cpu_get_tsc_freq(ci);
    456      1.38    cegger 		cpu_init(ci);
    457      1.38    cegger 		cpu_set_tss_gates(ci);
    458      1.38    cegger 		pmap_cpu_init_late(ci);
    459      1.38    cegger #if NLAPIC > 0
    460      1.38    cegger 		if (caa->cpu_role != CPU_ROLE_SP) {
    461      1.38    cegger 			/* Enable lapic. */
    462      1.38    cegger 			lapic_enable();
    463      1.38    cegger 			lapic_set_lvt();
    464      1.38    cegger 			lapic_calibrate_timer();
    465      1.38    cegger 		}
    466      1.38    cegger #endif
    467      1.38    cegger 		/* Make sure DELAY() is initialized. */
    468      1.38    cegger 		DELAY(1);
    469      1.38    cegger 		again = true;
    470      1.38    cegger 	}
    471      1.38    cegger 
    472       1.2    bouyer 	/* further PCB init done later. */
    473       1.2    bouyer 
    474       1.2    bouyer 	switch (caa->cpu_role) {
    475       1.2    bouyer 	case CPU_ROLE_SP:
    476      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_SP);
    477      1.21        ad 		cpu_identify(ci);
    478      1.12    cegger #if 0
    479      1.12    cegger 		x86_errata();
    480      1.12    cegger #endif
    481      1.38    cegger 		x86_cpu_idle_init();
    482       1.2    bouyer 		break;
    483       1.2    bouyer 
    484       1.2    bouyer 	case CPU_ROLE_BP:
    485      1.38    cegger 		atomic_or_32(&ci->ci_flags, CPUF_BSP);
    486      1.21        ad 		cpu_identify(ci);
    487       1.2    bouyer 		cpu_init(ci);
    488      1.14    bouyer #if 0
    489      1.12    cegger 		x86_errata();
    490      1.12    cegger #endif
    491      1.38    cegger 		x86_cpu_idle_init();
    492       1.2    bouyer 		break;
    493       1.2    bouyer 
    494       1.2    bouyer 	case CPU_ROLE_AP:
    495       1.2    bouyer 		/*
    496       1.2    bouyer 		 * report on an AP
    497       1.2    bouyer 		 */
    498       1.2    bouyer 
    499       1.2    bouyer #if defined(MULTIPROCESSOR)
    500       1.2    bouyer 		cpu_intr_init(ci);
    501       1.2    bouyer 		gdt_alloc_cpu(ci);
    502       1.2    bouyer 		cpu_set_tss_gates(ci);
    503      1.12    cegger 		pmap_cpu_init_early(ci);
    504      1.12    cegger 		pmap_cpu_init_late(ci);
    505       1.2    bouyer 		cpu_start_secondary(ci);
    506       1.2    bouyer 		if (ci->ci_flags & CPUF_PRESENT) {
    507      1.30    cegger 			struct cpu_info *tmp;
    508      1.30    cegger 
    509       1.2    bouyer 			identifycpu(ci);
    510      1.30    cegger 			tmp = cpu_info_list;
    511      1.30    cegger 			while (tmp->ci_next)
    512      1.30    cegger 				tmp = tmp->ci_next;
    513      1.30    cegger 
    514      1.30    cegger 			tmp->ci_next = ci;
    515       1.2    bouyer 		}
    516       1.2    bouyer #else
    517      1.38    cegger 		aprint_error_dev(self, "not started\n");
    518       1.2    bouyer #endif
    519       1.2    bouyer 		break;
    520       1.2    bouyer 
    521       1.2    bouyer 	default:
    522      1.12    cegger 		aprint_normal("\n");
    523       1.2    bouyer 		panic("unknown processor type??\n");
    524       1.2    bouyer 	}
    525       1.2    bouyer 
    526  1.40.2.2  uebayasi 	pat_init(ci);
    527      1.34    cegger 	atomic_or_32(&cpus_attached, ci->ci_cpumask);
    528       1.2    bouyer 
    529      1.12    cegger #if 0
    530      1.12    cegger 	if (!pmf_device_register(self, cpu_suspend, cpu_resume))
    531      1.12    cegger 		aprint_error_dev(self, "couldn't establish power handler\n");
    532      1.12    cegger #endif
    533      1.12    cegger 
    534       1.2    bouyer #if defined(MULTIPROCESSOR)
    535       1.2    bouyer 	if (mp_verbose) {
    536       1.2    bouyer 		struct lwp *l = ci->ci_data.cpu_idlelwp;
    537      1.37     rmind 		struct pcb *pcb = lwp_getpcb(l);
    538       1.2    bouyer 
    539      1.38    cegger 		aprint_verbose_dev(self,
    540      1.38    cegger 		    "idle lwp at %p, idle sp at 0x%p\n",
    541      1.12    cegger 		    l,
    542      1.12    cegger #ifdef i386
    543      1.37     rmind 		    (void *)pcb->pcb_esp
    544      1.12    cegger #else
    545      1.37     rmind 		    (void *)pcb->pcb_rsp
    546      1.12    cegger #endif
    547      1.12    cegger 		);
    548      1.12    cegger 
    549       1.2    bouyer 	}
    550       1.2    bouyer #endif
    551       1.2    bouyer }
    552       1.2    bouyer 
    553       1.2    bouyer /*
    554       1.2    bouyer  * Initialize the processor appropriately.
    555       1.2    bouyer  */
    556       1.2    bouyer 
    557       1.2    bouyer void
    558      1.10    cegger cpu_init(struct cpu_info *ci)
    559       1.2    bouyer {
    560       1.2    bouyer 
    561       1.2    bouyer 	/*
    562       1.2    bouyer 	 * On a P6 or above, enable global TLB caching if the
    563       1.2    bouyer 	 * hardware supports it.
    564       1.2    bouyer 	 */
    565  1.40.2.1  uebayasi 	if (cpu_feature[0] & CPUID_PGE)
    566       1.2    bouyer 		lcr4(rcr4() | CR4_PGE);	/* enable global TLB caching */
    567       1.2    bouyer 
    568       1.2    bouyer #ifdef XXXMTRR
    569       1.2    bouyer 	/*
    570       1.2    bouyer 	 * On a P6 or above, initialize MTRR's if the hardware supports them.
    571       1.2    bouyer 	 */
    572  1.40.2.1  uebayasi 	if (cpu_feature[0] & CPUID_MTRR) {
    573       1.2    bouyer 		if ((ci->ci_flags & CPUF_AP) == 0)
    574       1.2    bouyer 			i686_mtrr_init_first();
    575       1.2    bouyer 		mtrr_init_cpu(ci);
    576       1.2    bouyer 	}
    577       1.2    bouyer #endif
    578       1.2    bouyer 	/*
    579       1.2    bouyer 	 * If we have FXSAVE/FXRESTOR, use them.
    580       1.2    bouyer 	 */
    581  1.40.2.1  uebayasi 	if (cpu_feature[0] & CPUID_FXSR) {
    582       1.2    bouyer 		lcr4(rcr4() | CR4_OSFXSR);
    583       1.2    bouyer 
    584       1.2    bouyer 		/*
    585       1.2    bouyer 		 * If we have SSE/SSE2, enable XMM exceptions.
    586       1.2    bouyer 		 */
    587  1.40.2.1  uebayasi 		if (cpu_feature[0] & (CPUID_SSE|CPUID_SSE2))
    588       1.2    bouyer 			lcr4(rcr4() | CR4_OSXMMEXCPT);
    589       1.2    bouyer 	}
    590       1.2    bouyer 
    591  1.40.2.2  uebayasi #ifdef __x86_64__
    592  1.40.2.2  uebayasi 	/* No user PGD mapped for this CPU yet */
    593  1.40.2.2  uebayasi 	ci->ci_xen_current_user_pgd = 0;
    594  1.40.2.2  uebayasi #endif
    595  1.40.2.2  uebayasi 
    596      1.34    cegger 	atomic_or_32(&cpus_running, ci->ci_cpumask);
    597      1.11    cegger 	atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
    598       1.2    bouyer }
    599       1.2    bouyer 
    600       1.2    bouyer 
    601       1.2    bouyer #ifdef MULTIPROCESSOR
    602       1.2    bouyer void
    603      1.10    cegger cpu_boot_secondary_processors(void)
    604       1.2    bouyer {
    605       1.2    bouyer 	struct cpu_info *ci;
    606       1.2    bouyer 	u_long i;
    607       1.2    bouyer 
    608      1.38    cegger 	for (i = 0; i < maxcpus; i++) {
    609      1.38    cegger 		ci = cpu_lookup(i);
    610       1.2    bouyer 		if (ci == NULL)
    611       1.2    bouyer 			continue;
    612       1.2    bouyer 		if (ci->ci_data.cpu_idlelwp == NULL)
    613       1.2    bouyer 			continue;
    614       1.2    bouyer 		if ((ci->ci_flags & CPUF_PRESENT) == 0)
    615       1.2    bouyer 			continue;
    616       1.2    bouyer 		if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
    617       1.2    bouyer 			continue;
    618       1.2    bouyer 		cpu_boot_secondary(ci);
    619       1.2    bouyer 	}
    620      1.11    cegger 
    621      1.11    cegger 	x86_mp_online = true;
    622       1.2    bouyer }
    623       1.2    bouyer 
    624       1.2    bouyer static void
    625       1.2    bouyer cpu_init_idle_lwp(struct cpu_info *ci)
    626       1.2    bouyer {
    627       1.2    bouyer 	struct lwp *l = ci->ci_data.cpu_idlelwp;
    628      1.37     rmind 	struct pcb *pcb = lwp_getpcb(l);
    629       1.2    bouyer 
    630       1.2    bouyer 	pcb->pcb_cr0 = rcr0();
    631       1.2    bouyer }
    632       1.2    bouyer 
    633       1.2    bouyer void
    634      1.10    cegger cpu_init_idle_lwps(void)
    635       1.2    bouyer {
    636       1.2    bouyer 	struct cpu_info *ci;
    637       1.2    bouyer 	u_long i;
    638       1.2    bouyer 
    639      1.38    cegger 	for (i = 0; i < maxcpus; i++) {
    640      1.38    cegger 		ci = cpu_lookup(i);
    641       1.2    bouyer 		if (ci == NULL)
    642       1.2    bouyer 			continue;
    643       1.2    bouyer 		if (ci->ci_data.cpu_idlelwp == NULL)
    644       1.2    bouyer 			continue;
    645       1.2    bouyer 		if ((ci->ci_flags & CPUF_PRESENT) == 0)
    646       1.2    bouyer 			continue;
    647       1.2    bouyer 		cpu_init_idle_lwp(ci);
    648       1.2    bouyer 	}
    649       1.2    bouyer }
    650       1.2    bouyer 
    651       1.2    bouyer void
    652      1.10    cegger cpu_start_secondary(struct cpu_info *ci)
    653       1.2    bouyer {
    654       1.2    bouyer 	int i;
    655       1.2    bouyer 	struct pmap *kpm = pmap_kernel();
    656      1.11    cegger 	extern uint32_t mp_pdirpa;
    657       1.2    bouyer 
    658       1.2    bouyer 	mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
    659       1.2    bouyer 
    660      1.11    cegger 	atomic_or_32(&ci->ci_flags, CPUF_AP);
    661       1.2    bouyer 
    662      1.11    cegger 	aprint_debug_dev(ci->ci_dev, "starting\n");
    663       1.2    bouyer 
    664       1.2    bouyer 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
    665      1.11    cegger 	if (CPU_STARTUP(ci, mp_trampoline_paddr) != 0)
    666      1.11    cegger 		return;
    667       1.2    bouyer 
    668       1.2    bouyer 	/*
    669       1.2    bouyer 	 * wait for it to become ready
    670       1.2    bouyer 	 */
    671      1.11    cegger 	for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i > 0; i--) {
    672      1.11    cegger #ifdef MPDEBUG
    673      1.11    cegger 		extern int cpu_trace[3];
    674      1.11    cegger 		static int otrace[3];
    675      1.11    cegger 		if (memcmp(otrace, cpu_trace, sizeof(otrace)) != 0) {
    676      1.11    cegger 			aprint_debug_dev(ci->ci_dev, "trace %02x %02x %02x\n",
    677      1.11    cegger 				cpu_trace[0], cpu_trace[1], cpu_trace[2]);
    678      1.11    cegger 			memcpy(otrace, cpu_trace, sizeof(otrace));
    679      1.11    cegger 		}
    680      1.11    cegger #endif
    681       1.2    bouyer 		delay(10);
    682       1.2    bouyer 	}
    683      1.11    cegger 	if ((ci->ci_flags & CPUF_PRESENT) == 0) {
    684       1.9    cegger 		aprint_error_dev(ci->ci_dev, "failed to become ready\n");
    685       1.2    bouyer #if defined(MPDEBUG) && defined(DDB)
    686       1.2    bouyer 		printf("dropping into debugger; continue from here to resume boot\n");
    687       1.2    bouyer 		Debugger();
    688       1.2    bouyer #endif
    689       1.2    bouyer 	}
    690       1.2    bouyer 
    691       1.2    bouyer 	CPU_START_CLEANUP(ci);
    692       1.2    bouyer }
    693       1.2    bouyer 
    694       1.2    bouyer void
    695      1.10    cegger cpu_boot_secondary(struct cpu_info *ci)
    696       1.2    bouyer {
    697       1.2    bouyer 	int i;
    698       1.2    bouyer 
    699      1.11    cegger 	atomic_or_32(&ci->ci_flags, CPUF_GO);
    700      1.11    cegger 	for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i > 0; i--) {
    701       1.2    bouyer 		delay(10);
    702       1.2    bouyer 	}
    703      1.11    cegger 	if ((ci->ci_flags & CPUF_RUNNING) == 0) {
    704      1.11    cegger 		aprint_error_dev(ci->ci_dev, "CPU failed to start\n");
    705       1.2    bouyer #if defined(MPDEBUG) && defined(DDB)
    706       1.2    bouyer 		printf("dropping into debugger; continue from here to resume boot\n");
    707       1.2    bouyer 		Debugger();
    708       1.2    bouyer #endif
    709       1.2    bouyer 	}
    710       1.2    bouyer }
    711       1.2    bouyer 
    712       1.2    bouyer /*
    713       1.2    bouyer  * The CPU ends up here when its ready to run
    714       1.2    bouyer  * This is called from code in mptramp.s; at this point, we are running
    715       1.2    bouyer  * in the idle pcb/idle stack of the new CPU.  When this function returns,
    716       1.2    bouyer  * this processor will enter the idle loop and start looking for work.
    717       1.2    bouyer  *
    718       1.2    bouyer  * XXX should share some of this with init386 in machdep.c
    719       1.2    bouyer  */
    720       1.2    bouyer void
    721       1.2    bouyer cpu_hatch(void *v)
    722       1.2    bouyer {
    723       1.2    bouyer 	struct cpu_info *ci = (struct cpu_info *)v;
    724      1.37     rmind 	struct pcb *pcb;
    725      1.11    cegger 	int s, i;
    726      1.11    cegger 
    727      1.21        ad 	cpu_probe(ci);
    728      1.11    cegger 
    729  1.40.2.1  uebayasi 	cpu_feature[0] &= ~CPUID_FEAT_BLACKLIST;
    730  1.40.2.1  uebayasi 	cpu_feature[2] &= ~CPUID_FEAT_EXT_BLACKLIST;
    731       1.2    bouyer 
    732  1.40.2.1  uebayasi         cpu_init_msrs(ci, true);
    733       1.2    bouyer 
    734      1.11    cegger 	KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
    735      1.11    cegger 	atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
    736      1.11    cegger 	while ((ci->ci_flags & CPUF_GO) == 0) {
    737      1.11    cegger 		/* Don't use delay, boot CPU may be patching the text. */
    738      1.11    cegger 		for (i = 10000; i != 0; i--)
    739      1.11    cegger 			x86_pause();
    740      1.11    cegger 	}
    741       1.2    bouyer 
    742      1.11    cegger 	/* Because the text may have been patched in x86_patch(). */
    743      1.11    cegger 	wbinvd();
    744      1.11    cegger 	x86_flush();
    745       1.2    bouyer 
    746      1.11    cegger 	KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
    747       1.2    bouyer 
    748      1.37     rmind 	pcb = lwp_getpcb(curlwp);
    749      1.12    cegger 	lcr3(pmap_kernel()->pm_pdirpa);
    750      1.37     rmind 	pcb->pcb_cr3 = pmap_kernel()->pm_pdirpa;
    751      1.37     rmind 	pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
    752      1.37     rmind 	lcr0(pcb->pcb_cr0);
    753      1.37     rmind 
    754       1.2    bouyer 	cpu_init_idt();
    755      1.11    cegger 	gdt_init_cpu(ci);
    756      1.11    cegger 	lapic_enable();
    757       1.2    bouyer 	lapic_set_lvt();
    758      1.11    cegger 	lapic_initclocks();
    759      1.11    cegger 
    760      1.12    cegger #ifdef i386
    761       1.2    bouyer 	npxinit(ci);
    762      1.12    cegger #else
    763      1.12    cegger 	fpuinit(ci);
    764      1.12    cegger #endif
    765       1.2    bouyer 
    766       1.2    bouyer 	lldt(GSEL(GLDT_SEL, SEL_KPL));
    767      1.12    cegger 	ltr(ci->ci_tss_sel);
    768       1.2    bouyer 
    769       1.2    bouyer 	cpu_init(ci);
    770      1.11    cegger 	cpu_get_tsc_freq(ci);
    771       1.2    bouyer 
    772       1.2    bouyer 	s = splhigh();
    773      1.11    cegger #ifdef i386
    774       1.2    bouyer 	lapic_tpr = 0;
    775      1.11    cegger #else
    776      1.11    cegger 	lcr8(0);
    777      1.11    cegger #endif
    778      1.11    cegger 	x86_enable_intr();
    779      1.11    cegger 	splx(s);
    780      1.12    cegger #if 0
    781      1.11    cegger 	x86_errata();
    782      1.11    cegger #endif
    783       1.2    bouyer 
    784      1.11    cegger 	aprint_debug_dev(ci->ci_dev, "CPU %ld running\n",
    785      1.11    cegger 		(long)ci->ci_cpuid);
    786       1.2    bouyer }
    787       1.2    bouyer 
    788       1.2    bouyer #if defined(DDB)
    789       1.2    bouyer 
    790       1.2    bouyer #include <ddb/db_output.h>
    791       1.2    bouyer #include <machine/db_machdep.h>
    792       1.2    bouyer 
    793       1.2    bouyer /*
    794       1.2    bouyer  * Dump CPU information from ddb.
    795       1.2    bouyer  */
    796       1.2    bouyer void
    797       1.2    bouyer cpu_debug_dump(void)
    798       1.2    bouyer {
    799       1.2    bouyer 	struct cpu_info *ci;
    800       1.2    bouyer 	CPU_INFO_ITERATOR cii;
    801       1.2    bouyer 
    802      1.13      yamt 	db_printf("addr		dev	id	flags	ipis	curlwp 		fpcurlwp\n");
    803       1.2    bouyer 	for (CPU_INFO_FOREACH(cii, ci)) {
    804       1.2    bouyer 		db_printf("%p	%s	%ld	%x	%x	%10p	%10p\n",
    805       1.2    bouyer 		    ci,
    806       1.9    cegger 		    ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
    807      1.12    cegger 		    (long)ci->ci_cpuid,
    808       1.2    bouyer 		    ci->ci_flags, ci->ci_ipis,
    809       1.2    bouyer 		    ci->ci_curlwp,
    810       1.2    bouyer 		    ci->ci_fpcurlwp);
    811       1.2    bouyer 	}
    812       1.2    bouyer }
    813      1.38    cegger #endif /* DDB */
    814       1.2    bouyer 
    815       1.2    bouyer static void
    816      1.10    cegger cpu_copy_trampoline(void)
    817       1.2    bouyer {
    818       1.2    bouyer 	/*
    819       1.2    bouyer 	 * Copy boot code.
    820       1.2    bouyer 	 */
    821       1.2    bouyer 	extern u_char cpu_spinup_trampoline[];
    822       1.2    bouyer 	extern u_char cpu_spinup_trampoline_end[];
    823      1.11    cegger 
    824      1.11    cegger 	vaddr_t mp_trampoline_vaddr;
    825      1.11    cegger 
    826      1.11    cegger 	mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
    827      1.11    cegger 		UVM_KMF_VAONLY);
    828      1.11    cegger 
    829      1.11    cegger 	pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
    830      1.36    cegger 		VM_PROT_READ | VM_PROT_WRITE, 0);
    831      1.11    cegger 	pmap_update(pmap_kernel());
    832      1.11    cegger 	memcpy((void *)mp_trampoline_vaddr,
    833      1.11    cegger 		cpu_spinup_trampoline,
    834      1.11    cegger 		cpu_spinup_trampoline_end - cpu_spinup_trampoline);
    835      1.11    cegger 
    836      1.11    cegger 	pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
    837      1.11    cegger 	pmap_update(pmap_kernel());
    838      1.11    cegger 	uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
    839       1.2    bouyer }
    840       1.2    bouyer 
    841      1.38    cegger #endif /* MULTIPROCESSOR */
    842       1.2    bouyer 
    843      1.11    cegger #ifdef i386
    844      1.11    cegger #if 0
    845      1.11    cegger static void
    846      1.11    cegger tss_init(struct i386tss *tss, void *stack, void *func)
    847      1.11    cegger {
    848      1.11    cegger 	memset(tss, 0, sizeof *tss);
    849      1.11    cegger 	tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
    850      1.11    cegger 	tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
    851      1.11    cegger 	tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
    852      1.11    cegger 	tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
    853      1.11    cegger 	tss->tss_gs = tss->__tss_es = tss->__tss_ds =
    854      1.11    cegger 	    tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
    855      1.11    cegger 	tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
    856      1.11    cegger 	tss->tss_esp = (int)((char *)stack + USPACE - 16);
    857      1.11    cegger 	tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
    858      1.11    cegger 	tss->__tss_eflags = PSL_MBO | PSL_NT;   /* XXX not needed? */
    859      1.11    cegger 	tss->__tss_eip = (int)func;
    860      1.11    cegger }
    861      1.11    cegger #endif
    862       1.2    bouyer 
    863       1.2    bouyer /* XXX */
    864       1.2    bouyer #define IDTVEC(name)	__CONCAT(X, name)
    865       1.2    bouyer typedef void (vector)(void);
    866       1.2    bouyer extern vector IDTVEC(tss_trap08);
    867       1.2    bouyer #ifdef DDB
    868       1.2    bouyer extern vector Xintrddbipi;
    869       1.2    bouyer extern int ddb_vec;
    870       1.2    bouyer #endif
    871       1.2    bouyer 
    872       1.2    bouyer static void
    873       1.2    bouyer cpu_set_tss_gates(struct cpu_info *ci)
    874       1.2    bouyer {
    875      1.11    cegger #if 0
    876      1.11    cegger 	struct segment_descriptor sd;
    877      1.11    cegger 
    878      1.11    cegger 	ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
    879      1.11    cegger 	    UVM_KMF_WIRED);
    880      1.11    cegger 	tss_init(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
    881      1.11    cegger 	    IDTVEC(tss_trap08));
    882      1.11    cegger 	setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
    883      1.11    cegger 	    SDT_SYS386TSS, SEL_KPL, 0, 0);
    884      1.11    cegger 	ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
    885      1.11    cegger 	setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
    886      1.11    cegger 	    GSEL(GTRAPTSS_SEL, SEL_KPL));
    887      1.11    cegger #endif
    888      1.11    cegger 
    889       1.2    bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
    890       1.2    bouyer 	/*
    891       1.2    bouyer 	 * Set up separate handler for the DDB IPI, so that it doesn't
    892       1.2    bouyer 	 * stomp on a possibly corrupted stack.
    893       1.2    bouyer 	 *
    894       1.2    bouyer 	 * XXX overwriting the gate set in db_machine_init.
    895       1.2    bouyer 	 * Should rearrange the code so that it's set only once.
    896       1.2    bouyer 	 */
    897       1.2    bouyer 	ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
    898       1.2    bouyer 	    UVM_KMF_WIRED);
    899       1.6      yamt 	tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
    900       1.2    bouyer 	    Xintrddbipi);
    901       1.2    bouyer 
    902       1.2    bouyer 	setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
    903       1.2    bouyer 	    SDT_SYS386TSS, SEL_KPL, 0, 0);
    904       1.2    bouyer 	ci->ci_gdt[GIPITSS_SEL].sd = sd;
    905       1.2    bouyer 
    906       1.2    bouyer 	setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
    907       1.2    bouyer 	    GSEL(GIPITSS_SEL, SEL_KPL));
    908       1.2    bouyer #endif
    909       1.2    bouyer }
    910      1.11    cegger #else
    911      1.11    cegger static void
    912      1.11    cegger cpu_set_tss_gates(struct cpu_info *ci)
    913      1.11    cegger {
    914      1.11    cegger 
    915      1.11    cegger }
    916      1.11    cegger #endif	/* i386 */
    917       1.2    bouyer 
    918       1.2    bouyer int
    919       1.5     joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
    920       1.2    bouyer {
    921       1.2    bouyer #if 0
    922       1.2    bouyer #if NLAPIC > 0
    923       1.2    bouyer 	int error;
    924       1.2    bouyer #endif
    925       1.2    bouyer 	unsigned short dwordptr[2];
    926       1.2    bouyer 
    927       1.2    bouyer 	/*
    928      1.11    cegger 	 * Bootstrap code must be addressable in real mode
    929      1.11    cegger 	 * and it must be page aligned.
    930      1.11    cegger 	 */
    931      1.11    cegger 	KASSERT(target < 0x10000 && target % PAGE_SIZE == 0);
    932      1.11    cegger 
    933      1.11    cegger 	/*
    934       1.2    bouyer 	 * "The BSP must initialize CMOS shutdown code to 0Ah ..."
    935       1.2    bouyer 	 */
    936       1.2    bouyer 
    937       1.2    bouyer 	outb(IO_RTC, NVRAM_RESET);
    938       1.2    bouyer 	outb(IO_RTC+1, NVRAM_RESET_JUMP);
    939       1.2    bouyer 
    940       1.2    bouyer 	/*
    941       1.2    bouyer 	 * "and the warm reset vector (DWORD based at 40:67) to point
    942       1.2    bouyer 	 * to the AP startup code ..."
    943       1.2    bouyer 	 */
    944       1.2    bouyer 
    945       1.2    bouyer 	dwordptr[0] = 0;
    946       1.5     joerg 	dwordptr[1] = target >> 4;
    947       1.2    bouyer 
    948      1.36    cegger 	pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE, 0);
    949  1.40.2.2  uebayasi 	pmap_update(pmap_kernel());
    950  1.40.2.2  uebayasi 
    951      1.11    cegger 	memcpy ((uint8_t *) 0x467, dwordptr, 4);
    952  1.40.2.2  uebayasi 
    953       1.2    bouyer 	pmap_kremove (0, PAGE_SIZE);
    954  1.40.2.2  uebayasi 	pmap_update(pmap_kernel());
    955       1.2    bouyer 
    956       1.2    bouyer #if NLAPIC > 0
    957       1.2    bouyer 	/*
    958       1.2    bouyer 	 * ... prior to executing the following sequence:"
    959       1.2    bouyer 	 */
    960       1.2    bouyer 
    961       1.2    bouyer 	if (ci->ci_flags & CPUF_AP) {
    962      1.23        ad 		if ((error = x86_ipi_init(ci->ci_cpuid)) != 0)
    963       1.2    bouyer 			return error;
    964       1.2    bouyer 
    965       1.2    bouyer 		delay(10000);
    966       1.2    bouyer 
    967       1.2    bouyer 		if (cpu_feature & CPUID_APIC) {
    968      1.23        ad 			error = x86_ipi_init(ci->ci_cpuid);
    969      1.11    cegger 			if (error != 0) {
    970      1.11    cegger 				aprint_error_dev(ci->ci_dev, "%s: IPI not taken (1)\n",
    971      1.11    cegger 						__func__);
    972      1.11    cegger 				return error;
    973      1.11    cegger 			}
    974      1.11    cegger 
    975      1.11    cegger 			delay(10000);
    976       1.2    bouyer 
    977      1.23        ad 			error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
    978      1.11    cegger 					LAPIC_DLMODE_STARTUP);
    979      1.11    cegger 			if (error != 0) {
    980      1.11    cegger 				aprint_error_dev(ci->ci_dev, "%s: IPI not taken (2)\n",
    981      1.11    cegger 						__func__);
    982       1.2    bouyer 				return error;
    983      1.11    cegger 			}
    984       1.2    bouyer 			delay(200);
    985       1.2    bouyer 
    986      1.23        ad 			error = x86_ipi(target / PAGE_SIZE, ci->ci_cpuid,
    987      1.11    cegger 					LAPIC_DLMODE_STARTUP);
    988      1.11    cegger 			if (error != 0) {
    989      1.11    cegger 				aprint_error_dev(ci->ci_dev, "%s: IPI not taken ((3)\n",
    990      1.11    cegger 						__func__);
    991       1.2    bouyer 				return error;
    992      1.11    cegger 			}
    993       1.2    bouyer 			delay(200);
    994       1.2    bouyer 		}
    995       1.2    bouyer 	}
    996       1.2    bouyer #endif
    997       1.2    bouyer #endif /* 0 */
    998       1.2    bouyer 	return 0;
    999       1.2    bouyer }
   1000       1.2    bouyer 
   1001       1.2    bouyer void
   1002       1.2    bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
   1003       1.2    bouyer {
   1004       1.2    bouyer #if 0
   1005       1.2    bouyer 	/*
   1006       1.2    bouyer 	 * Ensure the NVRAM reset byte contains something vaguely sane.
   1007       1.2    bouyer 	 */
   1008       1.2    bouyer 
   1009       1.2    bouyer 	outb(IO_RTC, NVRAM_RESET);
   1010       1.2    bouyer 	outb(IO_RTC+1, NVRAM_RESET_RST);
   1011       1.2    bouyer #endif
   1012       1.2    bouyer }
   1013       1.2    bouyer 
   1014       1.2    bouyer void
   1015       1.3    bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
   1016       1.2    bouyer {
   1017  1.40.2.1  uebayasi #ifdef __x86_64__
   1018       1.3    bouyer 	if (full) {
   1019       1.3    bouyer 		HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
   1020      1.11    cegger 		HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (uint64_t) ci);
   1021       1.3    bouyer 		HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
   1022       1.3    bouyer 	}
   1023       1.2    bouyer #endif	/* __x86_64__ */
   1024  1.40.2.2  uebayasi 
   1025  1.40.2.2  uebayasi 	if (cpu_feature[2] & CPUID_NOX)
   1026  1.40.2.2  uebayasi 		wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
   1027  1.40.2.1  uebayasi }
   1028       1.2    bouyer 
   1029      1.11    cegger void
   1030      1.11    cegger cpu_offline_md(void)
   1031      1.11    cegger {
   1032      1.11    cegger         int s;
   1033      1.11    cegger 
   1034      1.11    cegger         s = splhigh();
   1035      1.11    cegger #ifdef __i386__
   1036      1.11    cegger         npxsave_cpu(true);
   1037      1.11    cegger #else
   1038      1.11    cegger         fpusave_cpu(true);
   1039      1.11    cegger #endif
   1040      1.11    cegger         splx(s);
   1041      1.11    cegger }
   1042      1.11    cegger 
   1043      1.11    cegger #if 0
   1044      1.11    cegger /* XXX joerg restructure and restart CPUs individually */
   1045      1.11    cegger static bool
   1046  1.40.2.1  uebayasi cpu_suspend(device_t dv, const pmf_qual_t *qual)
   1047      1.11    cegger {
   1048      1.11    cegger 	struct cpu_softc *sc = device_private(dv);
   1049      1.11    cegger 	struct cpu_info *ci = sc->sc_info;
   1050      1.11    cegger 	int err;
   1051      1.11    cegger 
   1052      1.11    cegger 	if (ci->ci_flags & CPUF_PRIMARY)
   1053      1.11    cegger 		return true;
   1054      1.11    cegger 	if (ci->ci_data.cpu_idlelwp == NULL)
   1055      1.11    cegger 		return true;
   1056      1.11    cegger 	if ((ci->ci_flags & CPUF_PRESENT) == 0)
   1057      1.11    cegger 		return true;
   1058      1.11    cegger 
   1059      1.11    cegger 	sc->sc_wasonline = !(ci->ci_schedstate.spc_flags & SPCF_OFFLINE);
   1060      1.11    cegger 
   1061      1.11    cegger 	if (sc->sc_wasonline) {
   1062      1.11    cegger 		mutex_enter(&cpu_lock);
   1063      1.29     rmind 		err = cpu_setstate(ci, false);
   1064      1.11    cegger 		mutex_exit(&cpu_lock);
   1065      1.11    cegger 
   1066      1.11    cegger 		if (err)
   1067      1.11    cegger 			return false;
   1068      1.11    cegger 	}
   1069      1.11    cegger 
   1070      1.11    cegger 	return true;
   1071      1.11    cegger }
   1072      1.11    cegger 
   1073      1.11    cegger static bool
   1074  1.40.2.1  uebayasi cpu_resume(device_t dv, const pmf_qual_t *qual)
   1075      1.11    cegger {
   1076      1.11    cegger 	struct cpu_softc *sc = device_private(dv);
   1077      1.11    cegger 	struct cpu_info *ci = sc->sc_info;
   1078      1.11    cegger 	int err = 0;
   1079      1.11    cegger 
   1080      1.11    cegger 	if (ci->ci_flags & CPUF_PRIMARY)
   1081      1.11    cegger 		return true;
   1082      1.11    cegger 	if (ci->ci_data.cpu_idlelwp == NULL)
   1083      1.11    cegger 		return true;
   1084      1.11    cegger 	if ((ci->ci_flags & CPUF_PRESENT) == 0)
   1085      1.11    cegger 		return true;
   1086      1.11    cegger 
   1087      1.11    cegger 	if (sc->sc_wasonline) {
   1088      1.11    cegger 		mutex_enter(&cpu_lock);
   1089      1.29     rmind 		err = cpu_setstate(ci, true);
   1090      1.11    cegger 		mutex_exit(&cpu_lock);
   1091      1.11    cegger 	}
   1092      1.11    cegger 
   1093      1.11    cegger 	return err == 0;
   1094      1.11    cegger }
   1095      1.11    cegger #endif
   1096      1.11    cegger 
   1097       1.2    bouyer void
   1098       1.2    bouyer cpu_get_tsc_freq(struct cpu_info *ci)
   1099       1.2    bouyer {
   1100      1.16    cegger 	const volatile vcpu_time_info_t *tinfo = &ci->ci_vcpu->time;
   1101       1.2    bouyer 	delay(1000000);
   1102       1.2    bouyer 	uint64_t freq = 1000000000ULL << 32;
   1103       1.2    bouyer 	freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
   1104       1.2    bouyer 	if ( tinfo->tsc_shift < 0 )
   1105       1.2    bouyer 		freq = freq << -tinfo->tsc_shift;
   1106       1.2    bouyer 	else
   1107       1.2    bouyer 		freq = freq >> tinfo->tsc_shift;
   1108      1.20        ad 	ci->ci_data.cpu_cc_freq = freq;
   1109       1.2    bouyer }
   1110      1.19     joerg 
   1111      1.19     joerg void
   1112      1.19     joerg x86_cpu_idle_xen(void)
   1113      1.19     joerg {
   1114      1.19     joerg 	struct cpu_info *ci = curcpu();
   1115      1.19     joerg 
   1116      1.19     joerg 	KASSERT(ci->ci_ilevel == IPL_NONE);
   1117      1.19     joerg 
   1118      1.19     joerg 	x86_disable_intr();
   1119      1.19     joerg 	if (!__predict_false(ci->ci_want_resched)) {
   1120      1.19     joerg 		idle_block();
   1121      1.19     joerg 	} else {
   1122      1.19     joerg 		x86_enable_intr();
   1123      1.19     joerg 	}
   1124      1.19     joerg }
   1125  1.40.2.2  uebayasi 
   1126  1.40.2.2  uebayasi /*
   1127  1.40.2.2  uebayasi  * Loads pmap for the current CPU.
   1128  1.40.2.2  uebayasi  */
   1129  1.40.2.2  uebayasi void
   1130  1.40.2.2  uebayasi cpu_load_pmap(struct pmap *pmap)
   1131  1.40.2.2  uebayasi {
   1132  1.40.2.2  uebayasi #ifdef i386
   1133  1.40.2.2  uebayasi #ifdef PAE
   1134  1.40.2.2  uebayasi 	int i, s;
   1135  1.40.2.2  uebayasi 	struct cpu_info *ci;
   1136  1.40.2.2  uebayasi 
   1137  1.40.2.2  uebayasi 	s = splvm(); /* just to be safe */
   1138  1.40.2.2  uebayasi 	ci = curcpu();
   1139  1.40.2.2  uebayasi 	paddr_t l3_pd = xpmap_ptom_masked(ci->ci_pae_l3_pdirpa);
   1140  1.40.2.2  uebayasi 	/* don't update the kernel L3 slot */
   1141  1.40.2.2  uebayasi 	for (i = 0 ; i < PDP_SIZE - 1; i++) {
   1142  1.40.2.2  uebayasi 		xpq_queue_pte_update(l3_pd + i * sizeof(pd_entry_t),
   1143  1.40.2.2  uebayasi 		    xpmap_ptom(pmap->pm_pdirpa[i]) | PG_V);
   1144  1.40.2.2  uebayasi 	}
   1145  1.40.2.2  uebayasi 	splx(s);
   1146  1.40.2.2  uebayasi 	tlbflush();
   1147  1.40.2.2  uebayasi #else /* PAE */
   1148  1.40.2.2  uebayasi 	lcr3(pmap_pdirpa(pmap, 0));
   1149  1.40.2.2  uebayasi #endif /* PAE */
   1150  1.40.2.2  uebayasi #endif /* i386 */
   1151  1.40.2.2  uebayasi 
   1152  1.40.2.2  uebayasi #ifdef __x86_64__
   1153  1.40.2.2  uebayasi 	int i, s;
   1154  1.40.2.2  uebayasi 	pd_entry_t *old_pgd, *new_pgd;
   1155  1.40.2.2  uebayasi 	paddr_t addr;
   1156  1.40.2.2  uebayasi 	struct cpu_info *ci;
   1157  1.40.2.2  uebayasi 
   1158  1.40.2.2  uebayasi 	/* kernel pmap always in cr3 and should never go in user cr3 */
   1159  1.40.2.2  uebayasi 	if (pmap_pdirpa(pmap, 0) != pmap_pdirpa(pmap_kernel(), 0)) {
   1160  1.40.2.2  uebayasi 		ci = curcpu();
   1161  1.40.2.2  uebayasi 		/*
   1162  1.40.2.2  uebayasi 		 * Map user space address in kernel space and load
   1163  1.40.2.2  uebayasi 		 * user cr3
   1164  1.40.2.2  uebayasi 		 */
   1165  1.40.2.2  uebayasi 		s = splvm();
   1166  1.40.2.2  uebayasi 		new_pgd = pmap->pm_pdir;
   1167  1.40.2.2  uebayasi 		old_pgd = pmap_kernel()->pm_pdir;
   1168  1.40.2.2  uebayasi 		addr = xpmap_ptom(pmap_pdirpa(pmap_kernel(), 0));
   1169  1.40.2.2  uebayasi 		for (i = 0; i < PDIR_SLOT_PTE;
   1170  1.40.2.2  uebayasi 		    i++, addr += sizeof(pd_entry_t)) {
   1171  1.40.2.2  uebayasi 			if ((new_pgd[i] & PG_V) || (old_pgd[i] & PG_V))
   1172  1.40.2.2  uebayasi 				xpq_queue_pte_update(addr, new_pgd[i]);
   1173  1.40.2.2  uebayasi 		}
   1174  1.40.2.2  uebayasi 		tlbflush();
   1175  1.40.2.2  uebayasi 		xen_set_user_pgd(pmap_pdirpa(pmap, 0));
   1176  1.40.2.2  uebayasi 		ci->ci_xen_current_user_pgd = pmap_pdirpa(pmap, 0);
   1177  1.40.2.2  uebayasi 		splx(s);
   1178  1.40.2.2  uebayasi 	}
   1179  1.40.2.2  uebayasi #endif /* __x86_64__ */
   1180  1.40.2.2  uebayasi }
   1181