Home | History | Annotate | Line # | Download | only in x86
cpu.c revision 1.9
      1  1.9  cegger /*	$NetBSD: cpu.c,v 1.9 2008/04/06 07:24:20 cegger Exp $	*/
      2  1.2  bouyer /* NetBSD: cpu.c,v 1.18 2004/02/20 17:35:01 yamt Exp  */
      3  1.2  bouyer 
      4  1.2  bouyer /*-
      5  1.2  bouyer  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      6  1.2  bouyer  * All rights reserved.
      7  1.2  bouyer  *
      8  1.2  bouyer  * This code is derived from software contributed to The NetBSD Foundation
      9  1.2  bouyer  * by RedBack Networks Inc.
     10  1.2  bouyer  *
     11  1.2  bouyer  * Author: Bill Sommerfeld
     12  1.2  bouyer  *
     13  1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     14  1.2  bouyer  * modification, are permitted provided that the following conditions
     15  1.2  bouyer  * are met:
     16  1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     17  1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     18  1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     19  1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     20  1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     21  1.2  bouyer  * 3. All advertising materials mentioning features or use of this software
     22  1.2  bouyer  *    must display the following acknowledgement:
     23  1.2  bouyer  *        This product includes software developed by the NetBSD
     24  1.2  bouyer  *        Foundation, Inc. and its contributors.
     25  1.2  bouyer  * 4. Neither the name of The NetBSD Foundation nor the names of its
     26  1.2  bouyer  *    contributors may be used to endorse or promote products derived
     27  1.2  bouyer  *    from this software without specific prior written permission.
     28  1.2  bouyer  *
     29  1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     30  1.2  bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     31  1.2  bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     32  1.2  bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     33  1.2  bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     34  1.2  bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     35  1.2  bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     36  1.2  bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     37  1.2  bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     38  1.2  bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     39  1.2  bouyer  * POSSIBILITY OF SUCH DAMAGE.
     40  1.2  bouyer  */
     41  1.2  bouyer 
     42  1.2  bouyer /*
     43  1.2  bouyer  * Copyright (c) 1999 Stefan Grefen
     44  1.2  bouyer  *
     45  1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     46  1.2  bouyer  * modification, are permitted provided that the following conditions
     47  1.2  bouyer  * are met:
     48  1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     49  1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     50  1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     51  1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     52  1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     53  1.2  bouyer  * 3. All advertising materials mentioning features or use of this software
     54  1.2  bouyer  *    must display the following acknowledgement:
     55  1.2  bouyer  *      This product includes software developed by the NetBSD
     56  1.2  bouyer  *      Foundation, Inc. and its contributors.
     57  1.2  bouyer  * 4. Neither the name of The NetBSD Foundation nor the names of its
     58  1.2  bouyer  *    contributors may be used to endorse or promote products derived
     59  1.2  bouyer  *    from this software without specific prior written permission.
     60  1.2  bouyer  *
     61  1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
     62  1.2  bouyer  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     63  1.2  bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     64  1.2  bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
     65  1.2  bouyer  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     66  1.2  bouyer  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     67  1.2  bouyer  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     68  1.2  bouyer  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     69  1.2  bouyer  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     70  1.2  bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     71  1.2  bouyer  * SUCH DAMAGE.
     72  1.2  bouyer  */
     73  1.2  bouyer 
     74  1.2  bouyer #include <sys/cdefs.h>
     75  1.9  cegger __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.9 2008/04/06 07:24:20 cegger Exp $");
     76  1.2  bouyer 
     77  1.2  bouyer #include "opt_ddb.h"
     78  1.2  bouyer #include "opt_multiprocessor.h"
     79  1.2  bouyer #include "opt_mpbios.h"		/* for MPDEBUG */
     80  1.2  bouyer #include "opt_mtrr.h"
     81  1.2  bouyer #include "opt_xen.h"
     82  1.2  bouyer 
     83  1.2  bouyer #include "lapic.h"
     84  1.2  bouyer #include "ioapic.h"
     85  1.2  bouyer 
     86  1.2  bouyer #include <sys/param.h>
     87  1.2  bouyer #include <sys/proc.h>
     88  1.2  bouyer #include <sys/user.h>
     89  1.2  bouyer #include <sys/systm.h>
     90  1.2  bouyer #include <sys/device.h>
     91  1.2  bouyer #include <sys/malloc.h>
     92  1.2  bouyer 
     93  1.2  bouyer #include <uvm/uvm_extern.h>
     94  1.2  bouyer 
     95  1.2  bouyer #include <machine/cpu.h>
     96  1.2  bouyer #include <machine/cpufunc.h>
     97  1.2  bouyer #include <machine/cpuvar.h>
     98  1.2  bouyer #include <machine/pmap.h>
     99  1.2  bouyer #include <machine/vmparam.h>
    100  1.2  bouyer #include <machine/mpbiosvar.h>
    101  1.2  bouyer #include <machine/pcb.h>
    102  1.2  bouyer #include <machine/specialreg.h>
    103  1.2  bouyer #include <machine/segments.h>
    104  1.2  bouyer #include <machine/gdt.h>
    105  1.2  bouyer #include <machine/mtrr.h>
    106  1.2  bouyer #include <machine/pio.h>
    107  1.2  bouyer 
    108  1.2  bouyer #ifdef XEN3
    109  1.2  bouyer #include <xen/vcpuvar.h>
    110  1.2  bouyer #endif
    111  1.2  bouyer 
    112  1.2  bouyer #if NLAPIC > 0
    113  1.2  bouyer #include <machine/apicvar.h>
    114  1.2  bouyer #include <machine/i82489reg.h>
    115  1.2  bouyer #include <machine/i82489var.h>
    116  1.2  bouyer #endif
    117  1.2  bouyer 
    118  1.2  bouyer #if NIOAPIC > 0
    119  1.2  bouyer #include <machine/i82093var.h>
    120  1.2  bouyer #endif
    121  1.2  bouyer 
    122  1.2  bouyer #include <dev/ic/mc146818reg.h>
    123  1.2  bouyer #include <dev/isa/isareg.h>
    124  1.2  bouyer 
    125  1.2  bouyer int     cpu_match(struct device *, struct cfdata *, void *);
    126  1.2  bouyer void    cpu_attach(struct device *, struct device *, void *);
    127  1.2  bouyer #ifdef XEN3
    128  1.2  bouyer int     vcpu_match(struct device *, struct cfdata *, void *);
    129  1.2  bouyer void    vcpu_attach(struct device *, struct device *, void *);
    130  1.2  bouyer #endif
    131  1.2  bouyer void    cpu_attach_common(struct device *, struct device *, void *);
    132  1.8  dogcow void	cpu_offline_md(void);
    133  1.2  bouyer 
    134  1.2  bouyer struct cpu_softc {
    135  1.2  bouyer 	struct device sc_dev;		/* device tree glue */
    136  1.2  bouyer 	struct cpu_info *sc_info;	/* pointer to CPU info */
    137  1.2  bouyer };
    138  1.2  bouyer 
    139  1.5   joerg int mp_cpu_start(struct cpu_info *, paddr_t);
    140  1.2  bouyer void mp_cpu_start_cleanup(struct cpu_info *);
    141  1.2  bouyer const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
    142  1.2  bouyer 				      mp_cpu_start_cleanup };
    143  1.2  bouyer 
    144  1.2  bouyer CFATTACH_DECL(cpu, sizeof(struct cpu_softc),
    145  1.2  bouyer     cpu_match, cpu_attach, NULL, NULL);
    146  1.2  bouyer #ifdef XEN3
    147  1.2  bouyer CFATTACH_DECL(vcpu, sizeof(struct cpu_softc),
    148  1.2  bouyer     vcpu_match, vcpu_attach, NULL, NULL);
    149  1.2  bouyer #endif
    150  1.2  bouyer 
    151  1.2  bouyer /*
    152  1.2  bouyer  * Statically-allocated CPU info for the primary CPU (or the only
    153  1.2  bouyer  * CPU, on uniprocessors).  The CPU info list is initialized to
    154  1.2  bouyer  * point at it.
    155  1.2  bouyer  */
    156  1.2  bouyer #ifdef TRAPLOG
    157  1.2  bouyer #include <machine/tlog.h>
    158  1.2  bouyer struct tlog tlog_primary;
    159  1.2  bouyer #endif
    160  1.2  bouyer struct cpu_info cpu_info_primary = {
    161  1.7  bouyer 	.ci_dev = 0,
    162  1.2  bouyer 	.ci_self = &cpu_info_primary,
    163  1.4  bouyer 	.ci_idepth = -1,
    164  1.2  bouyer 	.ci_curlwp = &lwp0,
    165  1.2  bouyer #ifdef TRAPLOG
    166  1.2  bouyer 	.ci_tlog = &tlog_primary,
    167  1.2  bouyer #endif
    168  1.2  bouyer 
    169  1.2  bouyer };
    170  1.2  bouyer struct cpu_info phycpu_info_primary = {
    171  1.7  bouyer 	.ci_dev = 0,
    172  1.2  bouyer 	.ci_self = &phycpu_info_primary,
    173  1.2  bouyer };
    174  1.2  bouyer 
    175  1.2  bouyer struct cpu_info *cpu_info_list = &cpu_info_primary;
    176  1.2  bouyer 
    177  1.2  bouyer static void	cpu_set_tss_gates(struct cpu_info *ci);
    178  1.2  bouyer 
    179  1.2  bouyer u_int32_t cpus_attached = 0;
    180  1.2  bouyer 
    181  1.2  bouyer struct cpu_info *phycpu_info[X86_MAXPROCS] = { &cpu_info_primary };
    182  1.2  bouyer 
    183  1.2  bouyer #ifdef MULTIPROCESSOR
    184  1.2  bouyer /*
    185  1.2  bouyer  * Array of CPU info structures.  Must be statically-allocated because
    186  1.2  bouyer  * curproc, etc. are used early.
    187  1.2  bouyer  */
    188  1.2  bouyer struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary };
    189  1.2  bouyer 
    190  1.2  bouyer u_int32_t cpus_running = 0;
    191  1.2  bouyer 
    192  1.2  bouyer void    	cpu_hatch(void *);
    193  1.2  bouyer static void    	cpu_boot_secondary(struct cpu_info *ci);
    194  1.2  bouyer static void    	cpu_start_secondary(struct cpu_info *ci);
    195  1.2  bouyer static void	cpu_copy_trampoline(void);
    196  1.2  bouyer 
    197  1.2  bouyer /*
    198  1.2  bouyer  * Runs once per boot once multiprocessor goo has been detected and
    199  1.2  bouyer  * the local APIC on the boot processor has been mapped.
    200  1.2  bouyer  *
    201  1.2  bouyer  * Called from lapic_boot_init() (from mpbios_scan()).
    202  1.2  bouyer  */
    203  1.2  bouyer void
    204  1.2  bouyer cpu_init_first()
    205  1.2  bouyer {
    206  1.2  bouyer 	int cpunum = lapic_cpu_number();
    207  1.2  bouyer 
    208  1.2  bouyer 	if (cpunum != 0) {
    209  1.2  bouyer 		cpu_info[0] = NULL;
    210  1.2  bouyer 		cpu_info[cpunum] = &cpu_info_primary;
    211  1.2  bouyer 	}
    212  1.2  bouyer 
    213  1.2  bouyer 	cpu_copy_trampoline();
    214  1.2  bouyer }
    215  1.2  bouyer #endif
    216  1.2  bouyer 
    217  1.2  bouyer int
    218  1.2  bouyer cpu_match(parent, match, aux)
    219  1.2  bouyer 	struct device *parent;
    220  1.2  bouyer 	struct cfdata *match;
    221  1.2  bouyer 	void *aux;
    222  1.2  bouyer {
    223  1.2  bouyer 
    224  1.2  bouyer 	return 1;
    225  1.2  bouyer }
    226  1.2  bouyer 
    227  1.2  bouyer void
    228  1.2  bouyer cpu_attach(parent, self, aux)
    229  1.2  bouyer 	struct device *parent, *self;
    230  1.2  bouyer 	void *aux;
    231  1.2  bouyer {
    232  1.2  bouyer #ifdef XEN3
    233  1.2  bouyer 	struct cpu_softc *sc = (void *) self;
    234  1.2  bouyer 	struct cpu_attach_args *caa = aux;
    235  1.2  bouyer 	struct cpu_info *ci;
    236  1.2  bouyer 	int cpunum = caa->cpu_number;
    237  1.2  bouyer 
    238  1.2  bouyer 	/*
    239  1.2  bouyer 	 * If we're an Application Processor, allocate a cpu_info
    240  1.2  bouyer 	 * structure, otherwise use the primary's.
    241  1.2  bouyer 	 */
    242  1.2  bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    243  1.2  bouyer 		ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK | M_ZERO);
    244  1.2  bouyer 		if (phycpu_info[cpunum] != NULL)
    245  1.2  bouyer 			panic("cpu at apic id %d already attached?", cpunum);
    246  1.2  bouyer 		phycpu_info[cpunum] = ci;
    247  1.2  bouyer 	} else {
    248  1.2  bouyer 		ci = &phycpu_info_primary;
    249  1.2  bouyer 		if (cpunum != 0) {
    250  1.2  bouyer 			phycpu_info[0] = NULL;
    251  1.2  bouyer 			phycpu_info[cpunum] = ci;
    252  1.2  bouyer 		}
    253  1.2  bouyer 	}
    254  1.2  bouyer 
    255  1.2  bouyer 	ci->ci_self = ci;
    256  1.2  bouyer 	sc->sc_info = ci;
    257  1.2  bouyer 
    258  1.2  bouyer 	ci->ci_dev = self;
    259  1.2  bouyer 	ci->ci_apicid = caa->cpu_number;
    260  1.2  bouyer 	ci->ci_cpuid = ci->ci_apicid;
    261  1.2  bouyer 
    262  1.2  bouyer 	printf(": ");
    263  1.2  bouyer 	switch (caa->cpu_role) {
    264  1.2  bouyer 	case CPU_ROLE_SP:
    265  1.2  bouyer 		printf("(uniprocessor)\n");
    266  1.2  bouyer 		ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
    267  1.2  bouyer 		break;
    268  1.2  bouyer 
    269  1.2  bouyer 	case CPU_ROLE_BP:
    270  1.2  bouyer 		printf("(boot processor)\n");
    271  1.2  bouyer 		ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
    272  1.2  bouyer #if NIOAPIC > 0
    273  1.2  bouyer 		ioapic_bsp_id = caa->cpu_number;
    274  1.2  bouyer #endif
    275  1.2  bouyer 		break;
    276  1.2  bouyer 
    277  1.2  bouyer 	case CPU_ROLE_AP:
    278  1.2  bouyer 		/*
    279  1.2  bouyer 		 * report on an AP
    280  1.2  bouyer 		 */
    281  1.2  bouyer 		printf("(application processor)\n");
    282  1.2  bouyer 		break;
    283  1.2  bouyer 
    284  1.2  bouyer 	default:
    285  1.2  bouyer 		panic("unknown processor type??\n");
    286  1.2  bouyer 	}
    287  1.2  bouyer 	return;
    288  1.2  bouyer #else
    289  1.2  bouyer 	cpu_attach_common(parent, self, aux);
    290  1.2  bouyer #endif
    291  1.2  bouyer }
    292  1.2  bouyer 
    293  1.2  bouyer #ifdef XEN3
    294  1.2  bouyer int
    295  1.2  bouyer vcpu_match(parent, match, aux)
    296  1.2  bouyer 	struct device *parent;
    297  1.2  bouyer 	struct cfdata *match;
    298  1.2  bouyer 	void *aux;
    299  1.2  bouyer {
    300  1.2  bouyer 	struct vcpu_attach_args *vcaa = aux;
    301  1.2  bouyer 
    302  1.2  bouyer 	if (strcmp(vcaa->vcaa_name, match->cf_name) == 0)
    303  1.2  bouyer 		return 1;
    304  1.2  bouyer 	return 0;
    305  1.2  bouyer }
    306  1.2  bouyer 
    307  1.2  bouyer void
    308  1.2  bouyer vcpu_attach(parent, self, aux)
    309  1.2  bouyer 	struct device *parent, *self;
    310  1.2  bouyer 	void *aux;
    311  1.2  bouyer {
    312  1.2  bouyer 	struct vcpu_attach_args *vcaa = aux;
    313  1.2  bouyer 
    314  1.2  bouyer 	cpu_attach_common(parent, self, &vcaa->vcaa_caa);
    315  1.2  bouyer }
    316  1.2  bouyer #endif
    317  1.2  bouyer 
    318  1.2  bouyer static void
    319  1.2  bouyer cpu_vm_init(struct cpu_info *ci)
    320  1.2  bouyer {
    321  1.2  bouyer 	int ncolors = 2, i;
    322  1.2  bouyer 
    323  1.2  bouyer 	for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
    324  1.2  bouyer 		struct x86_cache_info *cai;
    325  1.2  bouyer 		int tcolors;
    326  1.2  bouyer 
    327  1.2  bouyer 		cai = &ci->ci_cinfo[i];
    328  1.2  bouyer 
    329  1.2  bouyer 		tcolors = atop(cai->cai_totalsize);
    330  1.2  bouyer 		switch(cai->cai_associativity) {
    331  1.2  bouyer 		case 0xff:
    332  1.2  bouyer 			tcolors = 1; /* fully associative */
    333  1.2  bouyer 			break;
    334  1.2  bouyer 		case 0:
    335  1.2  bouyer 		case 1:
    336  1.2  bouyer 			break;
    337  1.2  bouyer 		default:
    338  1.2  bouyer 			tcolors /= cai->cai_associativity;
    339  1.2  bouyer 		}
    340  1.2  bouyer 		ncolors = max(ncolors, tcolors);
    341  1.2  bouyer 	}
    342  1.2  bouyer 
    343  1.2  bouyer 	/*
    344  1.2  bouyer 	 * Knowing the size of the largest cache on this CPU, re-color
    345  1.2  bouyer 	 * our pages.
    346  1.2  bouyer 	 */
    347  1.2  bouyer 	if (ncolors <= uvmexp.ncolors)
    348  1.2  bouyer 		return;
    349  1.9  cegger 	printf("%s: %d page colors\n", device_xname(ci->ci_dev), ncolors);
    350  1.2  bouyer 	uvm_page_recolor(ncolors);
    351  1.2  bouyer }
    352  1.2  bouyer 
    353  1.2  bouyer void
    354  1.2  bouyer cpu_attach_common(parent, self, aux)
    355  1.2  bouyer 	struct device *parent, *self;
    356  1.2  bouyer 	void *aux;
    357  1.2  bouyer {
    358  1.2  bouyer 	struct cpu_softc *sc = (void *) self;
    359  1.2  bouyer 	struct cpu_attach_args *caa = aux;
    360  1.2  bouyer 	struct cpu_info *ci;
    361  1.2  bouyer #if defined(MULTIPROCESSOR)
    362  1.2  bouyer 	int cpunum = caa->cpu_number;
    363  1.2  bouyer #endif
    364  1.2  bouyer 
    365  1.2  bouyer 	/*
    366  1.2  bouyer 	 * If we're an Application Processor, allocate a cpu_info
    367  1.2  bouyer 	 * structure, otherwise use the primary's.
    368  1.2  bouyer 	 */
    369  1.2  bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    370  1.2  bouyer 		ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK | M_ZERO);
    371  1.2  bouyer #if defined(MULTIPROCESSOR)
    372  1.2  bouyer 		if (cpu_info[cpunum] != NULL)
    373  1.2  bouyer 			panic("cpu at apic id %d already attached?", cpunum);
    374  1.2  bouyer 		cpu_info[cpunum] = ci;
    375  1.2  bouyer #endif
    376  1.2  bouyer #ifdef TRAPLOG
    377  1.2  bouyer 		ci->ci_tlog_base = malloc(sizeof(struct tlog),
    378  1.2  bouyer 		    M_DEVBUF, M_WAITOK);
    379  1.2  bouyer #endif
    380  1.2  bouyer 	} else {
    381  1.2  bouyer 		ci = &cpu_info_primary;
    382  1.2  bouyer #if defined(MULTIPROCESSOR)
    383  1.2  bouyer 		if (cpunum != lapic_cpu_number()) {
    384  1.2  bouyer 			panic("%s: running CPU is at apic %d"
    385  1.2  bouyer 			    " instead of at expected %d",
    386  1.9  cegger 			    device_xname(sc->sc_dev), lapic_cpu_number(), cpunum);
    387  1.2  bouyer 		}
    388  1.2  bouyer #endif
    389  1.2  bouyer 	}
    390  1.2  bouyer 
    391  1.2  bouyer 	ci->ci_self = ci;
    392  1.2  bouyer 	sc->sc_info = ci;
    393  1.2  bouyer 
    394  1.2  bouyer 	ci->ci_dev = self;
    395  1.2  bouyer 	ci->ci_apicid = caa->cpu_number;
    396  1.2  bouyer #ifdef MULTIPROCESSOR
    397  1.2  bouyer 	ci->ci_cpuid = ci->ci_apicid;
    398  1.2  bouyer #else
    399  1.2  bouyer 	ci->ci_cpuid = 0;	/* False for APs, but they're not used anyway */
    400  1.2  bouyer #endif
    401  1.2  bouyer 	ci->ci_cpumask = (1 << ci->ci_cpuid);
    402  1.2  bouyer 	ci->ci_func = caa->cpu_func;
    403  1.2  bouyer 
    404  1.2  bouyer 	if (caa->cpu_role == CPU_ROLE_AP) {
    405  1.2  bouyer #if defined(MULTIPROCESSOR)
    406  1.2  bouyer 		int error;
    407  1.2  bouyer 
    408  1.2  bouyer 		error = mi_cpu_attach(ci);
    409  1.2  bouyer 		if (error != 0) {
    410  1.2  bouyer 			aprint_normal("\n");
    411  1.9  cegger 			aprint_error_dev(&sc->sc_dev, "mi_cpu_attach failed with %d\n",
    412  1.9  cegger 			    error);
    413  1.2  bouyer 			return;
    414  1.2  bouyer 		}
    415  1.2  bouyer #endif
    416  1.2  bouyer 	} else {
    417  1.2  bouyer 		KASSERT(ci->ci_data.cpu_idlelwp != NULL);
    418  1.2  bouyer 	}
    419  1.2  bouyer 
    420  1.2  bouyer 	pmap_reference(pmap_kernel());
    421  1.2  bouyer 	ci->ci_pmap = pmap_kernel();
    422  1.2  bouyer 	ci->ci_tlbstate = TLBSTATE_STALE;
    423  1.2  bouyer 
    424  1.2  bouyer 	/* further PCB init done later. */
    425  1.2  bouyer 
    426  1.2  bouyer 	printf(": ");
    427  1.2  bouyer 
    428  1.2  bouyer 	switch (caa->cpu_role) {
    429  1.2  bouyer 	case CPU_ROLE_SP:
    430  1.2  bouyer 		printf("(uniprocessor)\n");
    431  1.2  bouyer 		ci->ci_flags |= CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY;
    432  1.2  bouyer 		cpu_intr_init(ci);
    433  1.2  bouyer 		identifycpu(ci);
    434  1.2  bouyer 		cpu_init(ci);
    435  1.2  bouyer 		cpu_set_tss_gates(ci);
    436  1.2  bouyer 		break;
    437  1.2  bouyer 
    438  1.2  bouyer 	case CPU_ROLE_BP:
    439  1.2  bouyer 		printf("apid %d (boot processor)\n", caa->cpu_number);
    440  1.2  bouyer 		ci->ci_flags |= CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY;
    441  1.2  bouyer 		cpu_intr_init(ci);
    442  1.2  bouyer 		identifycpu(ci);
    443  1.2  bouyer 		cpu_init(ci);
    444  1.2  bouyer 		cpu_set_tss_gates(ci);
    445  1.2  bouyer 		break;
    446  1.2  bouyer 
    447  1.2  bouyer 	case CPU_ROLE_AP:
    448  1.2  bouyer 		/*
    449  1.2  bouyer 		 * report on an AP
    450  1.2  bouyer 		 */
    451  1.2  bouyer 		printf("apid %d (application processor)\n", caa->cpu_number);
    452  1.2  bouyer 
    453  1.2  bouyer #if defined(MULTIPROCESSOR)
    454  1.2  bouyer 		cpu_intr_init(ci);
    455  1.2  bouyer 		gdt_alloc_cpu(ci);
    456  1.2  bouyer 		cpu_set_tss_gates(ci);
    457  1.2  bouyer 		cpu_start_secondary(ci);
    458  1.2  bouyer 		if (ci->ci_flags & CPUF_PRESENT) {
    459  1.2  bouyer 			identifycpu(ci);
    460  1.2  bouyer 			ci->ci_next = cpu_info_list->ci_next;
    461  1.2  bouyer 			cpu_info_list->ci_next = ci;
    462  1.2  bouyer 		}
    463  1.2  bouyer #else
    464  1.9  cegger 		printf("%s: not started\n", device_xname(&sc->sc_dev));
    465  1.2  bouyer #endif
    466  1.2  bouyer 		break;
    467  1.2  bouyer 
    468  1.2  bouyer 	default:
    469  1.2  bouyer 		panic("unknown processor type??\n");
    470  1.2  bouyer 	}
    471  1.2  bouyer 	cpu_vm_init(ci);
    472  1.2  bouyer 
    473  1.2  bouyer 	cpus_attached |= (1 << ci->ci_cpuid);
    474  1.2  bouyer 
    475  1.2  bouyer #if defined(MULTIPROCESSOR)
    476  1.2  bouyer 	if (mp_verbose) {
    477  1.2  bouyer 		struct lwp *l = ci->ci_data.cpu_idlelwp;
    478  1.2  bouyer 
    479  1.9  cegger 		aprint_verbose_dev(&sc->sc_dev, "idle lwp at %p, idle sp at 0x%x\n",
    480  1.9  cegger 		    l, l->l_addr->u_pcb.pcb_esp);
    481  1.2  bouyer 	}
    482  1.2  bouyer #endif
    483  1.2  bouyer }
    484  1.2  bouyer 
    485  1.2  bouyer /*
    486  1.2  bouyer  * Initialize the processor appropriately.
    487  1.2  bouyer  */
    488  1.2  bouyer 
    489  1.2  bouyer void
    490  1.2  bouyer cpu_init(ci)
    491  1.2  bouyer 	struct cpu_info *ci;
    492  1.2  bouyer {
    493  1.2  bouyer 	/* configure the CPU if needed */
    494  1.2  bouyer 	if (ci->cpu_setup != NULL)
    495  1.2  bouyer 		(*ci->cpu_setup)(ci);
    496  1.2  bouyer 
    497  1.2  bouyer 	/*
    498  1.2  bouyer 	 * On a P6 or above, enable global TLB caching if the
    499  1.2  bouyer 	 * hardware supports it.
    500  1.2  bouyer 	 */
    501  1.2  bouyer 	if (cpu_feature & CPUID_PGE)
    502  1.2  bouyer 		lcr4(rcr4() | CR4_PGE);	/* enable global TLB caching */
    503  1.2  bouyer 
    504  1.2  bouyer #ifdef XXXMTRR
    505  1.2  bouyer 	/*
    506  1.2  bouyer 	 * On a P6 or above, initialize MTRR's if the hardware supports them.
    507  1.2  bouyer 	 */
    508  1.2  bouyer 	if (cpu_feature & CPUID_MTRR) {
    509  1.2  bouyer 		if ((ci->ci_flags & CPUF_AP) == 0)
    510  1.2  bouyer 			i686_mtrr_init_first();
    511  1.2  bouyer 		mtrr_init_cpu(ci);
    512  1.2  bouyer 	}
    513  1.2  bouyer #endif
    514  1.2  bouyer 	/*
    515  1.2  bouyer 	 * If we have FXSAVE/FXRESTOR, use them.
    516  1.2  bouyer 	 */
    517  1.2  bouyer 	if (cpu_feature & CPUID_FXSR) {
    518  1.2  bouyer 		lcr4(rcr4() | CR4_OSFXSR);
    519  1.2  bouyer 
    520  1.2  bouyer 		/*
    521  1.2  bouyer 		 * If we have SSE/SSE2, enable XMM exceptions.
    522  1.2  bouyer 		 */
    523  1.2  bouyer 		if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
    524  1.2  bouyer 			lcr4(rcr4() | CR4_OSXMMEXCPT);
    525  1.2  bouyer 	}
    526  1.2  bouyer 
    527  1.2  bouyer #ifdef MULTIPROCESSOR
    528  1.2  bouyer 	ci->ci_flags |= CPUF_RUNNING;
    529  1.2  bouyer 	cpus_running |= 1 << ci->ci_cpuid;
    530  1.2  bouyer #endif
    531  1.2  bouyer }
    532  1.2  bouyer 
    533  1.2  bouyer 
    534  1.2  bouyer #ifdef MULTIPROCESSOR
    535  1.2  bouyer void
    536  1.2  bouyer cpu_boot_secondary_processors()
    537  1.2  bouyer {
    538  1.2  bouyer 	struct cpu_info *ci;
    539  1.2  bouyer 	u_long i;
    540  1.2  bouyer 
    541  1.2  bouyer 	for (i=0; i < X86_MAXPROCS; i++) {
    542  1.2  bouyer 		ci = cpu_info[i];
    543  1.2  bouyer 		if (ci == NULL)
    544  1.2  bouyer 			continue;
    545  1.2  bouyer 		if (ci->ci_data.cpu_idlelwp == NULL)
    546  1.2  bouyer 			continue;
    547  1.2  bouyer 		if ((ci->ci_flags & CPUF_PRESENT) == 0)
    548  1.2  bouyer 			continue;
    549  1.2  bouyer 		if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
    550  1.2  bouyer 			continue;
    551  1.2  bouyer 		cpu_boot_secondary(ci);
    552  1.2  bouyer 	}
    553  1.2  bouyer }
    554  1.2  bouyer 
    555  1.2  bouyer static void
    556  1.2  bouyer cpu_init_idle_lwp(struct cpu_info *ci)
    557  1.2  bouyer {
    558  1.2  bouyer 	struct lwp *l = ci->ci_data.cpu_idlelwp;
    559  1.2  bouyer 	struct pcb *pcb = &l->l_addr->u_pcb;
    560  1.2  bouyer 
    561  1.2  bouyer 	pcb->pcb_cr0 = rcr0();
    562  1.2  bouyer }
    563  1.2  bouyer 
    564  1.2  bouyer void
    565  1.2  bouyer cpu_init_idle_lwps()
    566  1.2  bouyer {
    567  1.2  bouyer 	struct cpu_info *ci;
    568  1.2  bouyer 	u_long i;
    569  1.2  bouyer 
    570  1.2  bouyer 	for (i = 0; i < X86_MAXPROCS; i++) {
    571  1.2  bouyer 		ci = cpu_info[i];
    572  1.2  bouyer 		if (ci == NULL)
    573  1.2  bouyer 			continue;
    574  1.2  bouyer 		if (ci->ci_data.cpu_idlelwp == NULL)
    575  1.2  bouyer 			continue;
    576  1.2  bouyer 		if ((ci->ci_flags & CPUF_PRESENT) == 0)
    577  1.2  bouyer 			continue;
    578  1.2  bouyer 		cpu_init_idle_lwp(ci);
    579  1.2  bouyer 	}
    580  1.2  bouyer }
    581  1.2  bouyer 
    582  1.2  bouyer void
    583  1.2  bouyer cpu_start_secondary (ci)
    584  1.2  bouyer 	struct cpu_info *ci;
    585  1.2  bouyer {
    586  1.2  bouyer 	int i;
    587  1.2  bouyer 	struct pmap *kpm = pmap_kernel();
    588  1.2  bouyer 	extern u_int32_t mp_pdirpa;
    589  1.2  bouyer 
    590  1.2  bouyer 	mp_pdirpa = kpm->pm_pdirpa; /* XXX move elsewhere, not per CPU. */
    591  1.2  bouyer 
    592  1.2  bouyer 	ci->ci_flags |= CPUF_AP;
    593  1.2  bouyer 
    594  1.9  cegger 	printf("%s: starting\n", device_xname(ci->ci_dev));
    595  1.2  bouyer 
    596  1.2  bouyer 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
    597  1.2  bouyer 	CPU_STARTUP(ci);
    598  1.2  bouyer 
    599  1.2  bouyer 	/*
    600  1.2  bouyer 	 * wait for it to become ready
    601  1.2  bouyer 	 */
    602  1.2  bouyer 	for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i>0;i--) {
    603  1.2  bouyer 		delay(10);
    604  1.2  bouyer 	}
    605  1.2  bouyer 	if (! (ci->ci_flags & CPUF_PRESENT)) {
    606  1.9  cegger 		aprint_error_dev(ci->ci_dev, "failed to become ready\n");
    607  1.2  bouyer #if defined(MPDEBUG) && defined(DDB)
    608  1.2  bouyer 		printf("dropping into debugger; continue from here to resume boot\n");
    609  1.2  bouyer 		Debugger();
    610  1.2  bouyer #endif
    611  1.2  bouyer 	}
    612  1.2  bouyer 
    613  1.2  bouyer 	CPU_START_CLEANUP(ci);
    614  1.2  bouyer }
    615  1.2  bouyer 
    616  1.2  bouyer void
    617  1.2  bouyer cpu_boot_secondary(ci)
    618  1.2  bouyer 	struct cpu_info *ci;
    619  1.2  bouyer {
    620  1.2  bouyer 	int i;
    621  1.2  bouyer 
    622  1.2  bouyer 	ci->ci_flags |= CPUF_GO; /* XXX atomic */
    623  1.2  bouyer 
    624  1.2  bouyer 	for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i>0;i--) {
    625  1.2  bouyer 		delay(10);
    626  1.2  bouyer 	}
    627  1.2  bouyer 	if (! (ci->ci_flags & CPUF_RUNNING)) {
    628  1.2  bouyer 		printf("CPU failed to start\n");
    629  1.2  bouyer #if defined(MPDEBUG) && defined(DDB)
    630  1.2  bouyer 		printf("dropping into debugger; continue from here to resume boot\n");
    631  1.2  bouyer 		Debugger();
    632  1.2  bouyer #endif
    633  1.2  bouyer 	}
    634  1.2  bouyer }
    635  1.2  bouyer 
    636  1.2  bouyer /*
    637  1.2  bouyer  * The CPU ends up here when its ready to run
    638  1.2  bouyer  * This is called from code in mptramp.s; at this point, we are running
    639  1.2  bouyer  * in the idle pcb/idle stack of the new CPU.  When this function returns,
    640  1.2  bouyer  * this processor will enter the idle loop and start looking for work.
    641  1.2  bouyer  *
    642  1.2  bouyer  * XXX should share some of this with init386 in machdep.c
    643  1.2  bouyer  */
    644  1.2  bouyer void
    645  1.2  bouyer cpu_hatch(void *v)
    646  1.2  bouyer {
    647  1.2  bouyer 	struct cpu_info *ci = (struct cpu_info *)v;
    648  1.2  bouyer 	int s;
    649  1.2  bouyer #ifdef __x86_64__
    650  1.2  bouyer         cpu_init_msrs(ci);
    651  1.2  bouyer #endif
    652  1.2  bouyer 
    653  1.2  bouyer 	cpu_probe_features(ci);
    654  1.2  bouyer 	cpu_feature &= ci->ci_feature_flags;
    655  1.2  bouyer 	/* not on Xen... */
    656  1.2  bouyer 	cpu_feature &= ~(CPUID_PGE|CPUID_PSE|CPUID_MTRR|CPUID_FXSR|CPUID_NOX);
    657  1.2  bouyer 
    658  1.2  bouyer #ifdef DEBUG
    659  1.2  bouyer 	if (ci->ci_flags & CPUF_PRESENT)
    660  1.9  cegger 		panic("%s: already running!?", device_xname(ci->ci_dev));
    661  1.2  bouyer #endif
    662  1.2  bouyer 
    663  1.2  bouyer 	ci->ci_flags |= CPUF_PRESENT;
    664  1.2  bouyer 
    665  1.2  bouyer 	lapic_enable();
    666  1.2  bouyer 	lapic_initclocks();
    667  1.2  bouyer 
    668  1.2  bouyer 	while ((ci->ci_flags & CPUF_GO) == 0)
    669  1.2  bouyer 		delay(10);
    670  1.2  bouyer #ifdef DEBUG
    671  1.2  bouyer 	if (ci->ci_flags & CPUF_RUNNING)
    672  1.9  cegger 		panic("%s: already running!?", device_xname(ci->ci_dev));
    673  1.2  bouyer #endif
    674  1.2  bouyer 
    675  1.2  bouyer 	lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
    676  1.2  bouyer 	cpu_init_idt();
    677  1.2  bouyer 	lapic_set_lvt();
    678  1.2  bouyer 	gdt_init_cpu(ci);
    679  1.2  bouyer 	npxinit(ci);
    680  1.2  bouyer 
    681  1.2  bouyer 	lldt(GSEL(GLDT_SEL, SEL_KPL));
    682  1.2  bouyer 
    683  1.2  bouyer 	cpu_init(ci);
    684  1.2  bouyer 
    685  1.2  bouyer 	s = splhigh();
    686  1.2  bouyer 	lapic_tpr = 0;
    687  1.2  bouyer 	enable_intr();
    688  1.2  bouyer 
    689  1.9  cegger 	printf("%s: CPU %ld running\n", device_xname(ci->ci_dev), ci->ci_cpuid);
    690  1.2  bouyer 	if (ci->ci_feature_flags & CPUID_TSC)
    691  1.2  bouyer 		cc_microset(ci);
    692  1.2  bouyer 	splx(s);
    693  1.2  bouyer }
    694  1.2  bouyer 
    695  1.2  bouyer #if defined(DDB)
    696  1.2  bouyer 
    697  1.2  bouyer #include <ddb/db_output.h>
    698  1.2  bouyer #include <machine/db_machdep.h>
    699  1.2  bouyer 
    700  1.2  bouyer /*
    701  1.2  bouyer  * Dump CPU information from ddb.
    702  1.2  bouyer  */
    703  1.2  bouyer void
    704  1.2  bouyer cpu_debug_dump(void)
    705  1.2  bouyer {
    706  1.2  bouyer 	struct cpu_info *ci;
    707  1.2  bouyer 	CPU_INFO_ITERATOR cii;
    708  1.2  bouyer 
    709  1.2  bouyer 	db_printf("addr		dev	id	flags	ipis	curproc		fpcurproc\n");
    710  1.2  bouyer 	for (CPU_INFO_FOREACH(cii, ci)) {
    711  1.2  bouyer 		db_printf("%p	%s	%ld	%x	%x	%10p	%10p\n",
    712  1.2  bouyer 		    ci,
    713  1.9  cegger 		    ci->ci_dev == NULL ? "BOOT" : device_xname(ci->ci_dev),
    714  1.2  bouyer 		    ci->ci_cpuid,
    715  1.2  bouyer 		    ci->ci_flags, ci->ci_ipis,
    716  1.2  bouyer 		    ci->ci_curlwp,
    717  1.2  bouyer 		    ci->ci_fpcurlwp);
    718  1.2  bouyer 	}
    719  1.2  bouyer }
    720  1.2  bouyer #endif
    721  1.2  bouyer 
    722  1.2  bouyer static void
    723  1.2  bouyer cpu_copy_trampoline()
    724  1.2  bouyer {
    725  1.2  bouyer 	/*
    726  1.2  bouyer 	 * Copy boot code.
    727  1.2  bouyer 	 */
    728  1.2  bouyer 	extern u_char cpu_spinup_trampoline[];
    729  1.2  bouyer 	extern u_char cpu_spinup_trampoline_end[];
    730  1.2  bouyer 	pmap_kenter_pa((vaddr_t)MP_TRAMPOLINE,	/* virtual */
    731  1.2  bouyer 	    (paddr_t)MP_TRAMPOLINE,	/* physical */
    732  1.2  bouyer 	    VM_PROT_ALL);		/* protection */
    733  1.2  bouyer 	memcpy((void *)MP_TRAMPOLINE,
    734  1.2  bouyer 	    cpu_spinup_trampoline,
    735  1.2  bouyer 	    cpu_spinup_trampoline_end-cpu_spinup_trampoline);
    736  1.2  bouyer }
    737  1.2  bouyer 
    738  1.2  bouyer #endif
    739  1.2  bouyer 
    740  1.2  bouyer 
    741  1.2  bouyer /* XXX */
    742  1.2  bouyer #define IDTVEC(name)	__CONCAT(X, name)
    743  1.2  bouyer typedef void (vector)(void);
    744  1.2  bouyer extern vector IDTVEC(tss_trap08);
    745  1.2  bouyer #ifdef DDB
    746  1.2  bouyer extern vector Xintrddbipi;
    747  1.2  bouyer extern int ddb_vec;
    748  1.2  bouyer #endif
    749  1.2  bouyer 
    750  1.2  bouyer static void
    751  1.2  bouyer cpu_set_tss_gates(struct cpu_info *ci)
    752  1.2  bouyer {
    753  1.2  bouyer #if defined(DDB) && defined(MULTIPROCESSOR)
    754  1.2  bouyer 	/*
    755  1.2  bouyer 	 * Set up separate handler for the DDB IPI, so that it doesn't
    756  1.2  bouyer 	 * stomp on a possibly corrupted stack.
    757  1.2  bouyer 	 *
    758  1.2  bouyer 	 * XXX overwriting the gate set in db_machine_init.
    759  1.2  bouyer 	 * Should rearrange the code so that it's set only once.
    760  1.2  bouyer 	 */
    761  1.2  bouyer 	ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
    762  1.2  bouyer 	    UVM_KMF_WIRED);
    763  1.6    yamt 	tss_init(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
    764  1.2  bouyer 	    Xintrddbipi);
    765  1.2  bouyer 
    766  1.2  bouyer 	setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
    767  1.2  bouyer 	    SDT_SYS386TSS, SEL_KPL, 0, 0);
    768  1.2  bouyer 	ci->ci_gdt[GIPITSS_SEL].sd = sd;
    769  1.2  bouyer 
    770  1.2  bouyer 	setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
    771  1.2  bouyer 	    GSEL(GIPITSS_SEL, SEL_KPL));
    772  1.2  bouyer #endif
    773  1.2  bouyer }
    774  1.2  bouyer 
    775  1.2  bouyer int
    776  1.5   joerg mp_cpu_start(struct cpu_info *ci, paddr_t target)
    777  1.2  bouyer {
    778  1.2  bouyer #if 0
    779  1.2  bouyer #if NLAPIC > 0
    780  1.2  bouyer 	int error;
    781  1.2  bouyer #endif
    782  1.2  bouyer 	unsigned short dwordptr[2];
    783  1.2  bouyer 
    784  1.2  bouyer 	/*
    785  1.2  bouyer 	 * "The BSP must initialize CMOS shutdown code to 0Ah ..."
    786  1.2  bouyer 	 */
    787  1.2  bouyer 
    788  1.2  bouyer 	outb(IO_RTC, NVRAM_RESET);
    789  1.2  bouyer 	outb(IO_RTC+1, NVRAM_RESET_JUMP);
    790  1.2  bouyer 
    791  1.2  bouyer 	/*
    792  1.2  bouyer 	 * "and the warm reset vector (DWORD based at 40:67) to point
    793  1.2  bouyer 	 * to the AP startup code ..."
    794  1.2  bouyer 	 */
    795  1.2  bouyer 
    796  1.2  bouyer 	dwordptr[0] = 0;
    797  1.5   joerg 	dwordptr[1] = target >> 4;
    798  1.2  bouyer 
    799  1.2  bouyer 	pmap_kenter_pa (0, 0, VM_PROT_READ|VM_PROT_WRITE);
    800  1.2  bouyer 	memcpy ((u_int8_t *) 0x467, dwordptr, 4);
    801  1.2  bouyer 	pmap_kremove (0, PAGE_SIZE);
    802  1.2  bouyer 
    803  1.2  bouyer #if NLAPIC > 0
    804  1.2  bouyer 	/*
    805  1.2  bouyer 	 * ... prior to executing the following sequence:"
    806  1.2  bouyer 	 */
    807  1.2  bouyer 
    808  1.2  bouyer 	if (ci->ci_flags & CPUF_AP) {
    809  1.2  bouyer 		if ((error = x86_ipi_init(ci->ci_apicid)) != 0)
    810  1.2  bouyer 			return error;
    811  1.2  bouyer 
    812  1.2  bouyer 		delay(10000);
    813  1.2  bouyer 
    814  1.2  bouyer 		if (cpu_feature & CPUID_APIC) {
    815  1.2  bouyer 
    816  1.5   joerg 			if ((error = x86_ipi(target/PAGE_SIZE,
    817  1.2  bouyer 					     ci->ci_apicid,
    818  1.2  bouyer 					     LAPIC_DLMODE_STARTUP)) != 0)
    819  1.2  bouyer 				return error;
    820  1.2  bouyer 			delay(200);
    821  1.2  bouyer 
    822  1.5   joerg 			if ((error = x86_ipi(target/PAGE_SIZE,
    823  1.2  bouyer 					     ci->ci_apicid,
    824  1.2  bouyer 					     LAPIC_DLMODE_STARTUP)) != 0)
    825  1.2  bouyer 				return error;
    826  1.2  bouyer 			delay(200);
    827  1.2  bouyer 		}
    828  1.2  bouyer 	}
    829  1.2  bouyer #endif
    830  1.2  bouyer #endif /* 0 */
    831  1.2  bouyer 	return 0;
    832  1.2  bouyer }
    833  1.2  bouyer 
    834  1.2  bouyer void
    835  1.2  bouyer mp_cpu_start_cleanup(struct cpu_info *ci)
    836  1.2  bouyer {
    837  1.2  bouyer #if 0
    838  1.2  bouyer 	/*
    839  1.2  bouyer 	 * Ensure the NVRAM reset byte contains something vaguely sane.
    840  1.2  bouyer 	 */
    841  1.2  bouyer 
    842  1.2  bouyer 	outb(IO_RTC, NVRAM_RESET);
    843  1.2  bouyer 	outb(IO_RTC+1, NVRAM_RESET_RST);
    844  1.2  bouyer #endif
    845  1.2  bouyer }
    846  1.2  bouyer 
    847  1.2  bouyer #ifdef __x86_64__
    848  1.2  bouyer 
    849  1.2  bouyer void
    850  1.3  bouyer cpu_init_msrs(struct cpu_info *ci, bool full)
    851  1.2  bouyer {
    852  1.3  bouyer 	if (full) {
    853  1.3  bouyer 		HYPERVISOR_set_segment_base (SEGBASE_FS, 0);
    854  1.3  bouyer 		HYPERVISOR_set_segment_base (SEGBASE_GS_KERNEL, (u_int64_t) ci);
    855  1.3  bouyer 		HYPERVISOR_set_segment_base (SEGBASE_GS_USER, 0);
    856  1.3  bouyer 	}
    857  1.2  bouyer }
    858  1.2  bouyer #endif	/* __x86_64__ */
    859  1.2  bouyer 
    860  1.2  bouyer void
    861  1.2  bouyer cpu_get_tsc_freq(struct cpu_info *ci)
    862  1.2  bouyer {
    863  1.2  bouyer #ifdef XEN3
    864  1.2  bouyer 	const volatile vcpu_time_info_t *tinfo =
    865  1.2  bouyer 		   &HYPERVISOR_shared_info->vcpu_info[0].time;
    866  1.2  bouyer 	delay(1000000);
    867  1.2  bouyer 	uint64_t freq = 1000000000ULL << 32;
    868  1.2  bouyer 	freq = freq / (uint64_t)tinfo->tsc_to_system_mul;
    869  1.2  bouyer 	if ( tinfo->tsc_shift < 0 )
    870  1.2  bouyer 		freq = freq << -tinfo->tsc_shift;
    871  1.2  bouyer 	else
    872  1.2  bouyer 		freq = freq >> tinfo->tsc_shift;
    873  1.2  bouyer 	ci->ci_tsc_freq = freq;
    874  1.2  bouyer #else
    875  1.2  bouyer 	/* XXX this needs to read the shared_info of the CPU being probed.. */
    876  1.2  bouyer 	ci->ci_tsc_freq = HYPERVISOR_shared_info->cpu_freq;
    877  1.2  bouyer #endif /* XEN3 */
    878  1.2  bouyer }
    879  1.8  dogcow 
    880  1.8  dogcow void
    881  1.8  dogcow cpu_offline_md(void)
    882  1.8  dogcow {
    883  1.8  dogcow         int s;
    884  1.8  dogcow 
    885  1.8  dogcow         s = splhigh();
    886  1.8  dogcow #ifdef __i386__
    887  1.8  dogcow         npxsave_cpu(true);
    888  1.8  dogcow #else
    889  1.8  dogcow         fpusave_cpu(true);
    890  1.8  dogcow #endif
    891  1.8  dogcow         splx(s);
    892  1.8  dogcow }
    893