Home | History | Annotate | Line # | Download | only in x86
hypervisor_machdep.c revision 1.14.2.5
      1  1.14.2.5  cherry /*	$NetBSD: hypervisor_machdep.c,v 1.14.2.5 2011/09/18 18:46:40 cherry Exp $	*/
      2       1.2  bouyer 
      3       1.2  bouyer /*
      4       1.2  bouyer  *
      5       1.2  bouyer  * Copyright (c) 2004 Christian Limpach.
      6       1.2  bouyer  * All rights reserved.
      7       1.2  bouyer  *
      8       1.2  bouyer  * Redistribution and use in source and binary forms, with or without
      9       1.2  bouyer  * modification, are permitted provided that the following conditions
     10       1.2  bouyer  * are met:
     11       1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     12       1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     13       1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     15       1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     16       1.2  bouyer  *
     17       1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18       1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19       1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20       1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21       1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22       1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23       1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24       1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25       1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     26       1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27       1.2  bouyer  */
     28       1.2  bouyer 
     29       1.2  bouyer /******************************************************************************
     30       1.2  bouyer  * hypervisor.c
     31       1.2  bouyer  *
     32       1.2  bouyer  * Communication to/from hypervisor.
     33       1.2  bouyer  *
     34       1.2  bouyer  * Copyright (c) 2002-2004, K A Fraser
     35       1.2  bouyer  *
     36       1.2  bouyer  * Permission is hereby granted, free of charge, to any person obtaining a copy
     37       1.2  bouyer  * of this software and associated documentation files (the "Software"), to
     38       1.2  bouyer  * deal in the Software without restriction, including without limitation the
     39       1.2  bouyer  * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
     40       1.2  bouyer  * sell copies of the Software, and to permit persons to whom the Software is
     41       1.2  bouyer  * furnished to do so, subject to the following conditions:
     42       1.2  bouyer  *
     43       1.2  bouyer  * The above copyright notice and this permission notice shall be included in
     44       1.2  bouyer  * all copies or substantial portions of the Software.
     45       1.2  bouyer  *
     46       1.2  bouyer  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     47       1.2  bouyer  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     48       1.2  bouyer  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
     49       1.2  bouyer  * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
     50       1.2  bouyer  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
     51       1.2  bouyer  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
     52       1.2  bouyer  * DEALINGS IN THE SOFTWARE.
     53       1.2  bouyer  */
     54       1.2  bouyer 
     55       1.2  bouyer 
     56       1.2  bouyer #include <sys/cdefs.h>
     57  1.14.2.5  cherry __KERNEL_RCSID(0, "$NetBSD: hypervisor_machdep.c,v 1.14.2.5 2011/09/18 18:46:40 cherry Exp $");
     58       1.2  bouyer 
     59       1.2  bouyer #include <sys/param.h>
     60       1.2  bouyer #include <sys/systm.h>
     61      1.10  bouyer #include <sys/kmem.h>
     62      1.10  bouyer 
     63      1.10  bouyer #include <uvm/uvm_extern.h>
     64      1.10  bouyer 
     65      1.10  bouyer #include <machine/vmparam.h>
     66      1.10  bouyer #include <machine/pmap.h>
     67       1.2  bouyer 
     68       1.2  bouyer #include <xen/xen.h>
     69       1.2  bouyer #include <xen/hypervisor.h>
     70       1.2  bouyer #include <xen/evtchn.h>
     71      1.10  bouyer #include <xen/xenpmap.h>
     72       1.2  bouyer 
     73       1.2  bouyer #include "opt_xen.h"
     74       1.2  bouyer 
     75      1.10  bouyer /*
     76      1.10  bouyer  * arch-dependent p2m frame lists list (L3 and L2)
     77      1.10  bouyer  * used by Xen for save/restore mappings
     78      1.10  bouyer  */
     79      1.10  bouyer static unsigned long * l3_p2m_page;
     80      1.10  bouyer static unsigned long * l2_p2m_page;
     81      1.10  bouyer static int l2_p2m_page_size; /* size of L2 page, in pages */
     82      1.10  bouyer 
     83      1.10  bouyer static void build_p2m_frame_list_list(void);
     84      1.10  bouyer static void update_p2m_frame_list_list(void);
     85      1.10  bouyer 
     86       1.2  bouyer // #define PORT_DEBUG 4
     87       1.2  bouyer // #define EARLY_DEBUG_EVENT
     88       1.2  bouyer 
     89  1.14.2.2  cherry /* callback function type */
     90  1.14.2.3  cherry typedef void (*iterate_func_t)(struct cpu_info *, unsigned int,
     91  1.14.2.3  cherry 			       unsigned int, unsigned int, void *);
     92  1.14.2.2  cherry 
     93  1.14.2.2  cherry static inline void
     94  1.14.2.3  cherry evt_iterate_bits(struct cpu_info *ci, volatile unsigned long *pendingl1,
     95  1.14.2.3  cherry 		 volatile unsigned long *pendingl2,
     96  1.14.2.3  cherry 		 volatile unsigned long *mask,
     97  1.14.2.3  cherry 		 iterate_func_t iterate_pending, void *iterate_args)
     98  1.14.2.2  cherry {
     99  1.14.2.2  cherry 
    100  1.14.2.2  cherry 	KASSERT(pendingl1 != NULL);
    101  1.14.2.2  cherry 	KASSERT(pendingl2 != NULL);
    102  1.14.2.2  cherry 
    103  1.14.2.2  cherry 	unsigned long l1, l2;
    104  1.14.2.2  cherry 	unsigned int l1i, l2i, port;
    105  1.14.2.2  cherry 
    106  1.14.2.2  cherry 	l1 = xen_atomic_xchg(pendingl1, 0);
    107  1.14.2.2  cherry 	while ((l1i = xen_ffs(l1)) != 0) {
    108  1.14.2.2  cherry 		l1i--;
    109  1.14.2.2  cherry 		l1 &= ~(1UL << l1i);
    110  1.14.2.2  cherry 
    111  1.14.2.2  cherry 		l2 = pendingl2[l1i] & (mask != NULL ? ~mask[l1i] : -1UL);
    112  1.14.2.2  cherry 
    113  1.14.2.2  cherry 		if (mask != NULL) xen_atomic_setbits_l(&mask[l1i], l2);
    114  1.14.2.2  cherry 		xen_atomic_clearbits_l(&pendingl2[l1i], l2);
    115  1.14.2.2  cherry 
    116  1.14.2.2  cherry 		while ((l2i = xen_ffs(l2)) != 0) {
    117  1.14.2.2  cherry 			l2i--;
    118  1.14.2.2  cherry 			l2 &= ~(1UL << l2i);
    119  1.14.2.2  cherry 
    120  1.14.2.2  cherry 			port = (l1i << LONG_SHIFT) + l2i;
    121  1.14.2.2  cherry 
    122  1.14.2.2  cherry 			iterate_pending(ci, port, l1i, l2i, iterate_args);
    123  1.14.2.2  cherry 		}
    124  1.14.2.2  cherry 	}
    125  1.14.2.2  cherry }
    126  1.14.2.2  cherry 
    127  1.14.2.2  cherry /*
    128  1.14.2.2  cherry  * Set per-cpu "pending" information for outstanding events that
    129  1.14.2.2  cherry  * cannot be processed now.
    130  1.14.2.2  cherry  */
    131  1.14.2.2  cherry 
    132  1.14.2.2  cherry static inline void
    133  1.14.2.3  cherry evt_set_pending(struct cpu_info *ci, unsigned int port, unsigned int l1i,
    134  1.14.2.3  cherry 		unsigned int l2i, void *args)
    135  1.14.2.2  cherry {
    136  1.14.2.2  cherry 
    137  1.14.2.2  cherry 	KASSERT(args != NULL);
    138  1.14.2.2  cherry 	KASSERT(ci != NULL);
    139  1.14.2.2  cherry 
    140  1.14.2.2  cherry 	int *ret = args;
    141  1.14.2.2  cherry 
    142  1.14.2.2  cherry 	if (evtsource[port]) {
    143  1.14.2.4  cherry 		hypervisor_set_ipending(evtsource[port]->ev_cpu,
    144  1.14.2.4  cherry 		    evtsource[port]->ev_imask, l1i, l2i);
    145  1.14.2.2  cherry 		evtsource[port]->ev_evcnt.ev_count++;
    146  1.14.2.2  cherry 		if (*ret == 0 && ci->ci_ilevel <
    147  1.14.2.2  cherry 		    evtsource[port]->ev_maxlevel)
    148  1.14.2.2  cherry 			*ret = 1;
    149  1.14.2.2  cherry 	}
    150  1.14.2.2  cherry #ifdef DOM0OPS
    151  1.14.2.2  cherry 	else  {
    152  1.14.2.2  cherry 		/* set pending event */
    153  1.14.2.2  cherry 		xenevt_setipending(l1i, l2i);
    154  1.14.2.2  cherry 	}
    155  1.14.2.2  cherry #endif
    156  1.14.2.2  cherry }
    157  1.14.2.2  cherry 
    158       1.2  bouyer int stipending(void);
    159       1.2  bouyer int
    160       1.7  cegger stipending(void)
    161       1.2  bouyer {
    162       1.2  bouyer 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    163       1.2  bouyer 	struct cpu_info *ci;
    164       1.8  cegger 	volatile struct vcpu_info *vci;
    165       1.2  bouyer 	int ret;
    166       1.2  bouyer 
    167       1.2  bouyer 	ret = 0;
    168       1.2  bouyer 	ci = curcpu();
    169       1.8  cegger 	vci = ci->ci_vcpu;
    170       1.2  bouyer 
    171       1.2  bouyer #if 0
    172       1.2  bouyer 	if (HYPERVISOR_shared_info->events)
    173       1.2  bouyer 		printf("stipending events %08lx mask %08lx ilevel %d\n",
    174       1.2  bouyer 		    HYPERVISOR_shared_info->events,
    175       1.2  bouyer 		    HYPERVISOR_shared_info->events_mask, ci->ci_ilevel);
    176       1.2  bouyer #endif
    177       1.2  bouyer 
    178       1.2  bouyer #ifdef EARLY_DEBUG_EVENT
    179       1.2  bouyer 	if (xen_atomic_test_bit(&s->evtchn_pending[0], debug_port)) {
    180       1.2  bouyer 		xen_debug_handler(NULL);
    181       1.2  bouyer 		xen_atomic_clear_bit(&s->evtchn_pending[0], debug_port);
    182       1.2  bouyer 	}
    183       1.2  bouyer #endif
    184       1.2  bouyer 
    185       1.2  bouyer 	/*
    186       1.2  bouyer 	 * we're only called after STIC, so we know that we'll have to
    187       1.2  bouyer 	 * STI at the end
    188       1.2  bouyer 	 */
    189  1.14.2.2  cherry 
    190       1.8  cegger 	while (vci->evtchn_upcall_pending) {
    191       1.2  bouyer 		cli();
    192  1.14.2.2  cherry 
    193       1.8  cegger 		vci->evtchn_upcall_pending = 0;
    194  1.14.2.2  cherry 
    195  1.14.2.3  cherry 		evt_iterate_bits(ci, &vci->evtchn_pending_sel,
    196  1.14.2.3  cherry 		    s->evtchn_pending, s->evtchn_mask,
    197  1.14.2.3  cherry 		    evt_set_pending, &ret);
    198  1.14.2.2  cherry 
    199       1.2  bouyer 		sti();
    200       1.2  bouyer 	}
    201       1.2  bouyer 
    202       1.2  bouyer #if 0
    203       1.2  bouyer 	if (ci->ci_ipending & 0x1)
    204       1.2  bouyer 		printf("stipending events %08lx mask %08lx ilevel %d ipending %08x\n",
    205       1.2  bouyer 		    HYPERVISOR_shared_info->events,
    206       1.2  bouyer 		    HYPERVISOR_shared_info->events_mask, ci->ci_ilevel,
    207       1.2  bouyer 		    ci->ci_ipending);
    208       1.2  bouyer #endif
    209       1.2  bouyer 
    210       1.2  bouyer 	return (ret);
    211       1.2  bouyer }
    212       1.2  bouyer 
    213  1.14.2.2  cherry /* Iterate through pending events and call the event handler */
    214  1.14.2.2  cherry 
    215  1.14.2.2  cherry static inline void
    216  1.14.2.3  cherry evt_do_hypervisor_callback(struct cpu_info *ci, unsigned int port,
    217  1.14.2.3  cherry 			   unsigned int l1i, unsigned int l2i, void *args)
    218  1.14.2.2  cherry {
    219  1.14.2.2  cherry 	KASSERT(args != NULL);
    220  1.14.2.2  cherry 	KASSERT(ci == curcpu());
    221  1.14.2.2  cherry 
    222  1.14.2.2  cherry 	struct intrframe *regs = args;
    223  1.14.2.2  cherry 
    224  1.14.2.2  cherry #ifdef PORT_DEBUG
    225  1.14.2.2  cherry 	if (port == PORT_DEBUG)
    226  1.14.2.2  cherry 		printf("do_hypervisor_callback event %d\n", port);
    227  1.14.2.2  cherry #endif
    228  1.14.2.2  cherry 	if (evtsource[port])
    229  1.14.2.2  cherry 		call_evtchn_do_event(port, regs);
    230  1.14.2.2  cherry #ifdef DOM0OPS
    231  1.14.2.2  cherry 	else  {
    232  1.14.2.2  cherry 		if (ci->ci_ilevel < IPL_HIGH) {
    233  1.14.2.2  cherry 			/* fast path */
    234  1.14.2.2  cherry 			int oipl = ci->ci_ilevel;
    235  1.14.2.2  cherry 			ci->ci_ilevel = IPL_HIGH;
    236  1.14.2.2  cherry 			call_xenevt_event(port);
    237  1.14.2.2  cherry 			ci->ci_ilevel = oipl;
    238  1.14.2.2  cherry 		} else {
    239  1.14.2.2  cherry 			/* set pending event */
    240  1.14.2.2  cherry 			xenevt_setipending(l1i, l2i);
    241  1.14.2.2  cherry 		}
    242  1.14.2.2  cherry 	}
    243  1.14.2.2  cherry #endif
    244  1.14.2.2  cherry }
    245  1.14.2.2  cherry 
    246       1.2  bouyer void
    247       1.2  bouyer do_hypervisor_callback(struct intrframe *regs)
    248       1.2  bouyer {
    249       1.2  bouyer 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    250       1.2  bouyer 	struct cpu_info *ci;
    251       1.8  cegger 	volatile struct vcpu_info *vci;
    252       1.2  bouyer 	int level;
    253       1.2  bouyer 
    254       1.2  bouyer 	ci = curcpu();
    255       1.8  cegger 	vci = ci->ci_vcpu;
    256       1.2  bouyer 	level = ci->ci_ilevel;
    257       1.2  bouyer 
    258       1.2  bouyer 	// DDD printf("do_hypervisor_callback\n");
    259       1.2  bouyer 
    260       1.2  bouyer #ifdef EARLY_DEBUG_EVENT
    261       1.2  bouyer 	if (xen_atomic_test_bit(&s->evtchn_pending[0], debug_port)) {
    262       1.2  bouyer 		xen_debug_handler(NULL);
    263       1.2  bouyer 		xen_atomic_clear_bit(&s->evtchn_pending[0], debug_port);
    264       1.2  bouyer 	}
    265       1.2  bouyer #endif
    266       1.2  bouyer 
    267       1.8  cegger 	while (vci->evtchn_upcall_pending) {
    268       1.8  cegger 		vci->evtchn_upcall_pending = 0;
    269       1.2  bouyer 
    270  1.14.2.3  cherry 		evt_iterate_bits(ci, &vci->evtchn_pending_sel,
    271  1.14.2.3  cherry 		    s->evtchn_pending, s->evtchn_mask,
    272  1.14.2.3  cherry 		    evt_do_hypervisor_callback, regs);
    273       1.2  bouyer 	}
    274       1.2  bouyer 
    275       1.2  bouyer #ifdef DIAGNOSTIC
    276       1.2  bouyer 	if (level != ci->ci_ilevel)
    277       1.2  bouyer 		printf("hypervisor done %08x level %d/%d ipending %08x\n",
    278       1.8  cegger 		    (uint)vci->evtchn_pending_sel,
    279       1.2  bouyer 		    level, ci->ci_ilevel, ci->ci_ipending);
    280       1.2  bouyer #endif
    281       1.2  bouyer }
    282       1.2  bouyer 
    283       1.2  bouyer void
    284  1.14.2.5  cherry hypervisor_send_event(struct cpu_info *ci, unsigned int ev)
    285  1.14.2.5  cherry {
    286  1.14.2.5  cherry 	KASSERT(ci != NULL);
    287  1.14.2.5  cherry 
    288  1.14.2.5  cherry 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    289  1.14.2.5  cherry 	volatile struct vcpu_info *vci = ci->ci_vcpu;
    290  1.14.2.5  cherry 
    291  1.14.2.5  cherry #ifdef PORT_DEBUG
    292  1.14.2.5  cherry 	if (ev == PORT_DEBUG)
    293  1.14.2.5  cherry 		printf("hypervisor_send_event %d\n", ev);
    294  1.14.2.5  cherry #endif
    295  1.14.2.5  cherry 
    296  1.14.2.5  cherry 	xen_atomic_set_bit(&s->evtchn_pending[0], ev);
    297  1.14.2.5  cherry 	xen_atomic_set_bit(&vci->evtchn_pending_sel,
    298  1.14.2.5  cherry 			   ev >> LONG_SHIFT);
    299  1.14.2.5  cherry 
    300  1.14.2.5  cherry 	xen_atomic_set_bit(&vci->evtchn_upcall_pending, 0);
    301  1.14.2.5  cherry 
    302  1.14.2.5  cherry 	xen_atomic_clear_bit(&s->evtchn_mask[0], ev);
    303  1.14.2.5  cherry 
    304  1.14.2.5  cherry 	if (__predict_true(ci == curcpu())) {
    305  1.14.2.5  cherry 		hypervisor_force_callback();
    306  1.14.2.5  cherry 	} else {
    307  1.14.2.5  cherry 		if (xen_send_ipi(ci, XEN_IPI_HVCB)) {
    308  1.14.2.5  cherry 			panic("xen_send_ipi(cpu%d, XEN_IPI_HVCB) failed\n", (int) ci->ci_cpuid);
    309  1.14.2.5  cherry 		}
    310  1.14.2.5  cherry 	}
    311  1.14.2.5  cherry }
    312  1.14.2.5  cherry 
    313  1.14.2.5  cherry void
    314       1.2  bouyer hypervisor_unmask_event(unsigned int ev)
    315       1.2  bouyer {
    316       1.2  bouyer 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    317       1.8  cegger 	volatile struct vcpu_info *vci = curcpu()->ci_vcpu;
    318       1.8  cegger 
    319       1.2  bouyer #ifdef PORT_DEBUG
    320       1.2  bouyer 	if (ev == PORT_DEBUG)
    321       1.2  bouyer 		printf("hypervisor_unmask_event %d\n", ev);
    322       1.2  bouyer #endif
    323       1.2  bouyer 
    324       1.2  bouyer 	xen_atomic_clear_bit(&s->evtchn_mask[0], ev);
    325       1.2  bouyer 	/*
    326       1.2  bouyer 	 * The following is basically the equivalent of
    327       1.2  bouyer 	 * 'hw_resend_irq'. Just like a real IO-APIC we 'lose the
    328       1.2  bouyer 	 * interrupt edge' if the channel is masked.
    329       1.2  bouyer 	 */
    330       1.2  bouyer 	if (xen_atomic_test_bit(&s->evtchn_pending[0], ev) &&
    331       1.8  cegger 	    !xen_atomic_test_and_set_bit(&vci->evtchn_pending_sel, ev>>LONG_SHIFT)) {
    332       1.8  cegger 		xen_atomic_set_bit(&vci->evtchn_upcall_pending, 0);
    333       1.8  cegger 		if (!vci->evtchn_upcall_mask)
    334       1.2  bouyer 			hypervisor_force_callback();
    335       1.2  bouyer 	}
    336       1.2  bouyer }
    337       1.2  bouyer 
    338       1.2  bouyer void
    339       1.2  bouyer hypervisor_mask_event(unsigned int ev)
    340       1.2  bouyer {
    341       1.2  bouyer 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    342       1.2  bouyer #ifdef PORT_DEBUG
    343       1.2  bouyer 	if (ev == PORT_DEBUG)
    344       1.2  bouyer 		printf("hypervisor_mask_event %d\n", ev);
    345       1.2  bouyer #endif
    346       1.2  bouyer 
    347       1.2  bouyer 	xen_atomic_set_bit(&s->evtchn_mask[0], ev);
    348       1.2  bouyer }
    349       1.2  bouyer 
    350       1.2  bouyer void
    351       1.2  bouyer hypervisor_clear_event(unsigned int ev)
    352       1.2  bouyer {
    353       1.2  bouyer 	volatile shared_info_t *s = HYPERVISOR_shared_info;
    354       1.2  bouyer #ifdef PORT_DEBUG
    355       1.2  bouyer 	if (ev == PORT_DEBUG)
    356       1.2  bouyer 		printf("hypervisor_clear_event %d\n", ev);
    357       1.2  bouyer #endif
    358       1.2  bouyer 
    359       1.2  bouyer 	xen_atomic_clear_bit(&s->evtchn_pending[0], ev);
    360       1.2  bouyer }
    361       1.2  bouyer 
    362  1.14.2.2  cherry static inline void
    363  1.14.2.3  cherry evt_enable_event(struct cpu_info *ci, unsigned int port,
    364  1.14.2.3  cherry 		 unsigned int l1i, unsigned int l2i, void *args)
    365  1.14.2.2  cherry {
    366  1.14.2.2  cherry 	KASSERT(ci != NULL);
    367  1.14.2.2  cherry 	KASSERT(args == NULL);
    368  1.14.2.2  cherry 	hypervisor_enable_event(port);
    369  1.14.2.2  cherry }
    370  1.14.2.2  cherry 
    371       1.2  bouyer void
    372       1.2  bouyer hypervisor_enable_ipl(unsigned int ipl)
    373       1.2  bouyer {
    374       1.2  bouyer 	struct cpu_info *ci = curcpu();
    375       1.2  bouyer 
    376       1.2  bouyer 	/*
    377       1.2  bouyer 	 * enable all events for ipl. As we only set an event in ipl_evt_mask
    378       1.2  bouyer 	 * for its lowest IPL, and pending IPLs are processed high to low,
    379       1.2  bouyer 	 * we know that all callback for this event have been processed.
    380       1.2  bouyer 	 */
    381       1.2  bouyer 
    382  1.14.2.3  cherry 	evt_iterate_bits(ci, &ci->ci_isources[ipl]->ipl_evt_mask1,
    383  1.14.2.3  cherry 	    ci->ci_isources[ipl]->ipl_evt_mask2, NULL,
    384  1.14.2.3  cherry 	    evt_enable_event, NULL);
    385       1.2  bouyer 
    386       1.2  bouyer }
    387       1.2  bouyer 
    388       1.2  bouyer void
    389  1.14.2.3  cherry hypervisor_set_ipending(struct cpu_info *ci, uint32_t iplmask, int l1, int l2)
    390       1.2  bouyer {
    391       1.2  bouyer 	int ipl;
    392       1.2  bouyer 
    393       1.2  bouyer 	/* set pending bit for the appropriate IPLs */
    394       1.2  bouyer 	ci->ci_ipending |= iplmask;
    395       1.2  bouyer 
    396       1.2  bouyer 	/*
    397       1.2  bouyer 	 * And set event pending bit for the lowest IPL. As IPL are handled
    398       1.2  bouyer 	 * from high to low, this ensure that all callbacks will have been
    399       1.2  bouyer 	 * called when we ack the event
    400       1.2  bouyer 	 */
    401       1.2  bouyer 	ipl = ffs(iplmask);
    402       1.2  bouyer 	KASSERT(ipl > 0);
    403       1.2  bouyer 	ipl--;
    404  1.14.2.1  cherry 	KASSERT(ipl < NIPL);
    405  1.14.2.1  cherry 	KASSERT(ci->ci_isources[ipl] != NULL);
    406       1.6  bouyer 	ci->ci_isources[ipl]->ipl_evt_mask1 |= 1UL << l1;
    407       1.6  bouyer 	ci->ci_isources[ipl]->ipl_evt_mask2[l1] |= 1UL << l2;
    408       1.2  bouyer }
    409      1.10  bouyer 
    410      1.10  bouyer void
    411      1.12  cegger hypervisor_machdep_attach(void)
    412      1.12  cegger {
    413      1.10  bouyer  	/* dom0 does not require the arch-dependent P2M translation table */
    414      1.11  cegger 	if ( !xendomain_is_dom0() ) {
    415      1.10  bouyer 		build_p2m_frame_list_list();
    416      1.10  bouyer 	}
    417      1.10  bouyer }
    418      1.10  bouyer 
    419      1.10  bouyer /*
    420      1.10  bouyer  * Generate the p2m_frame_list_list table,
    421      1.10  bouyer  * needed for guest save/restore
    422      1.10  bouyer  */
    423      1.10  bouyer static void
    424      1.12  cegger build_p2m_frame_list_list(void)
    425      1.12  cegger {
    426      1.10  bouyer         int fpp; /* number of page (frame) pointer per page */
    427      1.10  bouyer         unsigned long max_pfn;
    428      1.10  bouyer         /*
    429      1.10  bouyer          * The p2m list is composed of three levels of indirection,
    430      1.10  bouyer          * each layer containing MFNs pointing to lower level pages
    431      1.10  bouyer          * The indirection is used to convert a given PFN to its MFN
    432      1.10  bouyer          * Each N level page can point to @fpp (N-1) level pages
    433      1.10  bouyer          * For example, for x86 32bit, we have:
    434      1.10  bouyer          * - PAGE_SIZE: 4096 bytes
    435      1.10  bouyer          * - fpp: 1024 (one L3 page can address 1024 L2 pages)
    436      1.10  bouyer          * A L1 page contains the list of MFN we are looking for
    437      1.10  bouyer          */
    438      1.10  bouyer         max_pfn = xen_start_info.nr_pages;
    439      1.14     jym         fpp = PAGE_SIZE / sizeof(xen_pfn_t);
    440      1.10  bouyer 
    441      1.10  bouyer         /* we only need one L3 page */
    442      1.14     jym         l3_p2m_page = (vaddr_t *)uvm_km_alloc(kernel_map, PAGE_SIZE,
    443      1.14     jym 	    PAGE_SIZE, UVM_KMF_WIRED | UVM_KMF_NOWAIT);
    444      1.10  bouyer         if (l3_p2m_page == NULL)
    445      1.10  bouyer                 panic("could not allocate memory for l3_p2m_page");
    446      1.10  bouyer 
    447      1.10  bouyer         /*
    448      1.10  bouyer          * Determine how many L2 pages we need for the mapping
    449      1.10  bouyer          * Each L2 can map a total of @fpp L1 pages
    450      1.10  bouyer          */
    451      1.10  bouyer         l2_p2m_page_size = howmany(max_pfn, fpp);
    452      1.10  bouyer 
    453      1.14     jym         l2_p2m_page = (vaddr_t *)uvm_km_alloc(kernel_map,
    454      1.14     jym 	    l2_p2m_page_size * PAGE_SIZE,
    455      1.14     jym 	    PAGE_SIZE, UVM_KMF_WIRED | UVM_KMF_NOWAIT);
    456      1.10  bouyer         if (l2_p2m_page == NULL)
    457      1.10  bouyer                 panic("could not allocate memory for l2_p2m_page");
    458      1.10  bouyer 
    459      1.10  bouyer         /* We now have L3 and L2 pages ready, update L1 mapping */
    460      1.10  bouyer         update_p2m_frame_list_list();
    461      1.10  bouyer 
    462      1.10  bouyer }
    463      1.10  bouyer 
    464      1.10  bouyer /*
    465      1.10  bouyer  * Update the L1 p2m_frame_list_list mapping (during guest boot or resume)
    466      1.10  bouyer  */
    467      1.10  bouyer static void
    468      1.12  cegger update_p2m_frame_list_list(void)
    469      1.12  cegger {
    470      1.10  bouyer         int i;
    471      1.10  bouyer         int fpp; /* number of page (frame) pointer per page */
    472      1.10  bouyer         unsigned long max_pfn;
    473      1.10  bouyer 
    474      1.10  bouyer         max_pfn = xen_start_info.nr_pages;
    475      1.14     jym         fpp = PAGE_SIZE / sizeof(xen_pfn_t);
    476      1.10  bouyer 
    477      1.10  bouyer         for (i = 0; i < l2_p2m_page_size; i++) {
    478      1.10  bouyer                 /*
    479      1.10  bouyer                  * Each time we start a new L2 page,
    480      1.10  bouyer                  * store its MFN in the L3 page
    481      1.10  bouyer                  */
    482      1.10  bouyer                 if ((i % fpp) == 0) {
    483      1.10  bouyer                         l3_p2m_page[i/fpp] = vtomfn(
    484      1.10  bouyer                                 (vaddr_t)&l2_p2m_page[i]);
    485      1.10  bouyer                 }
    486      1.10  bouyer                 /*
    487      1.10  bouyer                  * we use a shortcut
    488      1.10  bouyer                  * since @xpmap_phys_to_machine_mapping array
    489      1.10  bouyer                  * already contains PFN to MFN mapping, we just
    490      1.10  bouyer                  * set the l2_p2m_page MFN pointer to the MFN of the
    491      1.10  bouyer                  * according frame of @xpmap_phys_to_machine_mapping
    492      1.10  bouyer                  */
    493      1.10  bouyer                 l2_p2m_page[i] = vtomfn((vaddr_t)
    494      1.10  bouyer                         &xpmap_phys_to_machine_mapping[i*fpp]);
    495      1.10  bouyer         }
    496      1.10  bouyer 
    497      1.10  bouyer         HYPERVISOR_shared_info->arch.pfn_to_mfn_frame_list_list =
    498      1.10  bouyer                                         vtomfn((vaddr_t)l3_p2m_page);
    499      1.10  bouyer         HYPERVISOR_shared_info->arch.max_pfn = max_pfn;
    500      1.10  bouyer 
    501      1.10  bouyer }
    502