Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.26.2.10
      1  1.26.2.10  cherry /*	$NetBSD: x86_xpmap.c,v 1.26.2.10 2011/09/18 16:48:23 cherry Exp $	*/
      2        1.2  bouyer 
      3        1.2  bouyer /*
      4        1.2  bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
      5        1.2  bouyer  *
      6        1.2  bouyer  * Permission to use, copy, modify, and distribute this software for any
      7        1.2  bouyer  * purpose with or without fee is hereby granted, provided that the above
      8        1.2  bouyer  * copyright notice and this permission notice appear in all copies.
      9        1.2  bouyer  *
     10        1.2  bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11        1.2  bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12        1.2  bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13        1.2  bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14        1.2  bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15        1.2  bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16        1.2  bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17        1.2  bouyer  */
     18        1.2  bouyer 
     19        1.2  bouyer /*
     20        1.2  bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     21        1.2  bouyer  *
     22        1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     23        1.2  bouyer  * modification, are permitted provided that the following conditions
     24        1.2  bouyer  * are met:
     25        1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     26        1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     27        1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     28        1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     29        1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     30        1.2  bouyer  *
     31        1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     32        1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     33        1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     34        1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     35        1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36        1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     37        1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     38        1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     39        1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     40        1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     41        1.2  bouyer  *
     42        1.2  bouyer  */
     43        1.2  bouyer 
     44        1.2  bouyer /*
     45        1.2  bouyer  *
     46        1.2  bouyer  * Copyright (c) 2004 Christian Limpach.
     47        1.2  bouyer  * All rights reserved.
     48        1.2  bouyer  *
     49        1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     50        1.2  bouyer  * modification, are permitted provided that the following conditions
     51        1.2  bouyer  * are met:
     52        1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     53        1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     54        1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     55        1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     56        1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     57        1.2  bouyer  *
     58        1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59        1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60        1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61        1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62        1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63        1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64        1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65        1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66        1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67        1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68        1.2  bouyer  */
     69        1.2  bouyer 
     70        1.2  bouyer 
     71        1.2  bouyer #include <sys/cdefs.h>
     72  1.26.2.10  cherry __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.26.2.10 2011/09/18 16:48:23 cherry Exp $");
     73        1.2  bouyer 
     74        1.2  bouyer #include "opt_xen.h"
     75        1.4  bouyer #include "opt_ddb.h"
     76        1.4  bouyer #include "ksyms.h"
     77        1.2  bouyer 
     78        1.2  bouyer #include <sys/param.h>
     79        1.2  bouyer #include <sys/systm.h>
     80   1.26.2.6  cherry #include <sys/simplelock.h>
     81        1.2  bouyer 
     82        1.2  bouyer #include <uvm/uvm.h>
     83        1.2  bouyer 
     84        1.2  bouyer #include <machine/pmap.h>
     85        1.2  bouyer #include <machine/gdt.h>
     86        1.2  bouyer #include <xen/xenfunc.h>
     87        1.2  bouyer 
     88        1.2  bouyer #include <dev/isa/isareg.h>
     89        1.2  bouyer #include <machine/isa_machdep.h>
     90        1.2  bouyer 
     91        1.2  bouyer #undef	XENDEBUG
     92        1.2  bouyer /* #define XENDEBUG_SYNC */
     93        1.2  bouyer /* #define	XENDEBUG_LOW */
     94        1.2  bouyer 
     95        1.2  bouyer #ifdef XENDEBUG
     96        1.2  bouyer #define	XENPRINTF(x) printf x
     97        1.2  bouyer #define	XENPRINTK(x) printk x
     98        1.2  bouyer #define	XENPRINTK2(x) /* printk x */
     99        1.2  bouyer 
    100        1.2  bouyer static char XBUF[256];
    101        1.2  bouyer #else
    102        1.2  bouyer #define	XENPRINTF(x)
    103        1.2  bouyer #define	XENPRINTK(x)
    104        1.2  bouyer #define	XENPRINTK2(x)
    105        1.2  bouyer #endif
    106        1.2  bouyer #define	PRINTF(x) printf x
    107        1.2  bouyer #define	PRINTK(x) printk x
    108        1.2  bouyer 
    109        1.4  bouyer /* on x86_64 kernel runs in ring 3 */
    110        1.4  bouyer #ifdef __x86_64__
    111        1.4  bouyer #define PG_k PG_u
    112        1.4  bouyer #else
    113        1.4  bouyer #define PG_k 0
    114        1.4  bouyer #endif
    115        1.4  bouyer 
    116        1.2  bouyer volatile shared_info_t *HYPERVISOR_shared_info;
    117       1.11     jym /* Xen requires the start_info struct to be page aligned */
    118       1.11     jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    119        1.6  bouyer unsigned long *xpmap_phys_to_machine_mapping;
    120        1.2  bouyer 
    121        1.2  bouyer void xen_failsafe_handler(void);
    122        1.2  bouyer 
    123        1.2  bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
    124        1.2  bouyer 	HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
    125        1.2  bouyer 
    126        1.2  bouyer void
    127        1.2  bouyer xen_failsafe_handler(void)
    128        1.2  bouyer {
    129        1.2  bouyer 
    130        1.2  bouyer 	panic("xen_failsafe_handler called!\n");
    131        1.2  bouyer }
    132        1.2  bouyer 
    133        1.2  bouyer 
    134        1.2  bouyer void
    135        1.2  bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    136        1.2  bouyer {
    137        1.2  bouyer 	vaddr_t va;
    138        1.2  bouyer 	vaddr_t end;
    139        1.4  bouyer 	pt_entry_t *ptp;
    140        1.2  bouyer 	int s;
    141        1.2  bouyer 
    142        1.2  bouyer #ifdef __x86_64__
    143        1.2  bouyer 	end = base + (entries << 3);
    144        1.2  bouyer #else
    145        1.2  bouyer 	end = base + entries * sizeof(union descriptor);
    146        1.2  bouyer #endif
    147        1.2  bouyer 
    148        1.2  bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    149        1.2  bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    150        1.2  bouyer 		ptp = kvtopte(va);
    151       1.19     jym 		XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
    152       1.19     jym 		    base, entries, ptp));
    153        1.4  bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    154        1.2  bouyer 	}
    155        1.2  bouyer 	s = splvm();
    156   1.26.2.1  cherry 	xpq_queue_lock();
    157        1.2  bouyer 	xpq_queue_set_ldt(base, entries);
    158   1.26.2.1  cherry 	xpq_queue_unlock();
    159        1.2  bouyer 	splx(s);
    160        1.2  bouyer }
    161        1.2  bouyer 
    162        1.2  bouyer #ifdef XENDEBUG
    163        1.2  bouyer void xpq_debug_dump(void);
    164        1.2  bouyer #endif
    165        1.2  bouyer 
    166        1.2  bouyer #define XPQUEUE_SIZE 2048
    167   1.26.2.8  cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    168   1.26.2.8  cherry static int xpq_idx_array[MAXCPUS];
    169   1.26.2.6  cherry 
    170   1.26.2.6  cherry #ifdef MULTIPROCESSOR
    171  1.26.2.10  cherry static struct simplelock xpq_lock[MAXCPUS];
    172        1.2  bouyer 
    173   1.26.2.8  cherry extern struct cpu_info * (*xpq_cpu)(void);
    174   1.26.2.8  cherry 
    175        1.2  bouyer void
    176   1.26.2.1  cherry xpq_queue_lock(void)
    177   1.26.2.1  cherry {
    178  1.26.2.10  cherry 	simple_lock(&xpq_lock[xpq_cpu()->ci_cpuid]);
    179   1.26.2.1  cherry }
    180   1.26.2.1  cherry 
    181   1.26.2.1  cherry void
    182   1.26.2.1  cherry xpq_queue_unlock(void)
    183   1.26.2.1  cherry {
    184  1.26.2.10  cherry 	simple_unlock(&xpq_lock[xpq_cpu()->ci_cpuid]);
    185   1.26.2.1  cherry }
    186   1.26.2.1  cherry 
    187   1.26.2.6  cherry bool
    188   1.26.2.6  cherry xpq_queue_locked(void)
    189   1.26.2.6  cherry {
    190  1.26.2.10  cherry 	return simple_lock_held(&xpq_lock[xpq_cpu()->ci_cpuid]);
    191   1.26.2.6  cherry }
    192   1.26.2.6  cherry #endif /* MULTIPROCESSOR */
    193   1.26.2.6  cherry 
    194   1.26.2.1  cherry /* Must be called with xpq_lock held */
    195   1.26.2.1  cherry void
    196        1.8  cegger xpq_flush_queue(void)
    197        1.2  bouyer {
    198       1.23     jym 	int i, ok, ret;
    199        1.2  bouyer 
    200   1.26.2.8  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    201   1.26.2.8  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    202   1.26.2.8  cherry 
    203   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    204   1.26.2.8  cherry 
    205        1.2  bouyer 	XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
    206        1.2  bouyer 	for (i = 0; i < xpq_idx; i++)
    207       1.19     jym 		XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
    208       1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val));
    209       1.23     jym 
    210       1.23     jym 	ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
    211       1.23     jym 
    212       1.23     jym 	if (xpq_idx != 0 && ret < 0) {
    213       1.22     jym 		printf("xpq_flush_queue: %d entries (%d successful)\n",
    214       1.22     jym 		    xpq_idx, ok);
    215        1.2  bouyer 		for (i = 0; i < xpq_idx; i++)
    216        1.3  bouyer 			printf("0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
    217       1.19     jym 			   xpq_queue[i].ptr, xpq_queue[i].val);
    218       1.23     jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    219        1.2  bouyer 	}
    220   1.26.2.8  cherry 	xpq_idx_array[xpq_cpu()->ci_cpuid] = 0;
    221        1.2  bouyer }
    222        1.2  bouyer 
    223   1.26.2.1  cherry /* Must be called with xpq_lock held */
    224        1.2  bouyer static inline void
    225        1.2  bouyer xpq_increment_idx(void)
    226        1.2  bouyer {
    227        1.2  bouyer 
    228   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    229   1.26.2.8  cherry 
    230   1.26.2.8  cherry 	if (__predict_false(++xpq_idx_array[xpq_cpu()->ci_cpuid] == XPQUEUE_SIZE))
    231        1.2  bouyer 		xpq_flush_queue();
    232        1.2  bouyer }
    233        1.2  bouyer 
    234        1.2  bouyer void
    235        1.2  bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    236        1.2  bouyer {
    237   1.26.2.8  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    238   1.26.2.8  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    239   1.26.2.8  cherry 
    240        1.6  bouyer 	XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
    241        1.6  bouyer 	    "\n", (int64_t)ma, (int64_t)pa));
    242   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    243        1.2  bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    244        1.2  bouyer 	xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
    245        1.2  bouyer 	xpq_increment_idx();
    246        1.2  bouyer #ifdef XENDEBUG_SYNC
    247        1.2  bouyer 	xpq_flush_queue();
    248        1.2  bouyer #endif
    249        1.2  bouyer }
    250        1.2  bouyer 
    251        1.2  bouyer void
    252        1.6  bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    253        1.2  bouyer {
    254        1.2  bouyer 
    255   1.26.2.8  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    256   1.26.2.8  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    257   1.26.2.8  cherry 
    258        1.6  bouyer 	KASSERT((ptr & 3) == 0);
    259   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    260        1.2  bouyer 	xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
    261        1.2  bouyer 	xpq_queue[xpq_idx].val = val;
    262        1.2  bouyer 	xpq_increment_idx();
    263        1.2  bouyer #ifdef XENDEBUG_SYNC
    264        1.2  bouyer 	xpq_flush_queue();
    265        1.2  bouyer #endif
    266        1.2  bouyer }
    267        1.2  bouyer 
    268        1.2  bouyer void
    269        1.2  bouyer xpq_queue_pt_switch(paddr_t pa)
    270        1.2  bouyer {
    271        1.2  bouyer 	struct mmuext_op op;
    272   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    273        1.2  bouyer 	xpq_flush_queue();
    274        1.2  bouyer 
    275        1.6  bouyer 	XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
    276        1.6  bouyer 	    (int64_t)pa, (int64_t)pa));
    277        1.2  bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    278        1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    279        1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    280        1.2  bouyer 		panic("xpq_queue_pt_switch");
    281        1.2  bouyer }
    282        1.2  bouyer 
    283        1.2  bouyer void
    284       1.24     jym xpq_queue_pin_table(paddr_t pa, int lvl)
    285        1.2  bouyer {
    286        1.2  bouyer 	struct mmuext_op op;
    287   1.26.2.1  cherry 
    288   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    289        1.2  bouyer 	xpq_flush_queue();
    290        1.2  bouyer 
    291       1.24     jym 	XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
    292       1.24     jym 	    lvl + 1, pa));
    293        1.2  bouyer 
    294        1.6  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    295       1.24     jym 	op.cmd = lvl;
    296        1.6  bouyer 
    297        1.6  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    298        1.6  bouyer 		panic("xpq_queue_pin_table");
    299        1.6  bouyer }
    300        1.6  bouyer 
    301        1.2  bouyer void
    302        1.2  bouyer xpq_queue_unpin_table(paddr_t pa)
    303        1.2  bouyer {
    304        1.2  bouyer 	struct mmuext_op op;
    305   1.26.2.1  cherry 
    306   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    307        1.2  bouyer 	xpq_flush_queue();
    308        1.2  bouyer 
    309       1.24     jym 	XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
    310        1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    311        1.2  bouyer 	op.cmd = MMUEXT_UNPIN_TABLE;
    312        1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    313        1.2  bouyer 		panic("xpq_queue_unpin_table");
    314        1.2  bouyer }
    315        1.2  bouyer 
    316        1.2  bouyer void
    317        1.2  bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    318        1.2  bouyer {
    319        1.2  bouyer 	struct mmuext_op op;
    320   1.26.2.1  cherry 
    321   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    322        1.2  bouyer 	xpq_flush_queue();
    323        1.2  bouyer 
    324        1.2  bouyer 	XENPRINTK2(("xpq_queue_set_ldt\n"));
    325        1.2  bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    326        1.2  bouyer 	op.cmd = MMUEXT_SET_LDT;
    327        1.2  bouyer 	op.arg1.linear_addr = va;
    328        1.2  bouyer 	op.arg2.nr_ents = entries;
    329        1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    330        1.2  bouyer 		panic("xpq_queue_set_ldt");
    331        1.2  bouyer }
    332        1.2  bouyer 
    333        1.2  bouyer void
    334        1.8  cegger xpq_queue_tlb_flush(void)
    335        1.2  bouyer {
    336        1.2  bouyer 	struct mmuext_op op;
    337   1.26.2.1  cherry 
    338   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    339        1.2  bouyer 	xpq_flush_queue();
    340        1.2  bouyer 
    341        1.2  bouyer 	XENPRINTK2(("xpq_queue_tlb_flush\n"));
    342        1.2  bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    343        1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    344        1.2  bouyer 		panic("xpq_queue_tlb_flush");
    345        1.2  bouyer }
    346        1.2  bouyer 
    347        1.2  bouyer void
    348        1.8  cegger xpq_flush_cache(void)
    349        1.2  bouyer {
    350        1.2  bouyer 	struct mmuext_op op;
    351   1.26.2.1  cherry 	int s = splvm(), err;
    352   1.26.2.1  cherry 
    353   1.26.2.1  cherry 	xpq_queue_lock();
    354        1.2  bouyer 	xpq_flush_queue();
    355        1.2  bouyer 
    356        1.2  bouyer 	XENPRINTK2(("xpq_queue_flush_cache\n"));
    357        1.2  bouyer 	op.cmd = MMUEXT_FLUSH_CACHE;
    358   1.26.2.1  cherry 	if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0)
    359   1.26.2.1  cherry 		printf("errno == %d\n", err);
    360        1.2  bouyer 		panic("xpq_flush_cache");
    361   1.26.2.1  cherry 	xpq_queue_unlock();
    362   1.26.2.1  cherry 	splx(s); /* XXX: removeme */
    363        1.2  bouyer }
    364        1.2  bouyer 
    365        1.2  bouyer void
    366        1.2  bouyer xpq_queue_invlpg(vaddr_t va)
    367        1.2  bouyer {
    368        1.2  bouyer 	struct mmuext_op op;
    369   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    370        1.2  bouyer 	xpq_flush_queue();
    371        1.2  bouyer 
    372       1.19     jym 	XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
    373        1.2  bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    374        1.2  bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    375        1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    376        1.2  bouyer 		panic("xpq_queue_invlpg");
    377        1.2  bouyer }
    378        1.2  bouyer 
    379   1.26.2.2  cherry void
    380   1.26.2.1  cherry xen_mcast_invlpg(vaddr_t va, uint32_t cpumask)
    381   1.26.2.1  cherry {
    382   1.26.2.1  cherry 	mmuext_op_t op;
    383   1.26.2.1  cherry 
    384   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    385   1.26.2.1  cherry 
    386   1.26.2.1  cherry 	/* Flush pending page updates */
    387   1.26.2.1  cherry 	xpq_flush_queue();
    388   1.26.2.1  cherry 
    389   1.26.2.1  cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    390   1.26.2.1  cherry 	op.arg1.linear_addr = va;
    391   1.26.2.1  cherry 	op.arg2.vcpumask = &cpumask;
    392   1.26.2.1  cherry 
    393   1.26.2.1  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    394   1.26.2.1  cherry 		panic("xpq_queue_invlpg_all");
    395   1.26.2.1  cherry 	}
    396   1.26.2.1  cherry 
    397   1.26.2.1  cherry 	return;
    398   1.26.2.1  cherry }
    399   1.26.2.1  cherry 
    400   1.26.2.2  cherry void
    401   1.26.2.1  cherry xen_bcast_invlpg(vaddr_t va)
    402   1.26.2.1  cherry {
    403   1.26.2.1  cherry 	mmuext_op_t op;
    404   1.26.2.1  cherry 
    405   1.26.2.1  cherry 	/* Flush pending page updates */
    406   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    407   1.26.2.1  cherry 	xpq_flush_queue();
    408   1.26.2.1  cherry 
    409   1.26.2.1  cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    410   1.26.2.1  cherry 	op.arg1.linear_addr = va;
    411   1.26.2.1  cherry 
    412   1.26.2.1  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    413   1.26.2.1  cherry 		panic("xpq_queue_invlpg_all");
    414   1.26.2.1  cherry 	}
    415   1.26.2.1  cherry 
    416   1.26.2.1  cherry 	return;
    417   1.26.2.1  cherry }
    418   1.26.2.1  cherry 
    419   1.26.2.1  cherry /* This is a synchronous call. */
    420   1.26.2.1  cherry void
    421   1.26.2.1  cherry xen_mcast_tlbflush(uint32_t cpumask)
    422   1.26.2.1  cherry {
    423   1.26.2.1  cherry 	mmuext_op_t op;
    424   1.26.2.1  cherry 
    425   1.26.2.1  cherry 	/* Flush pending page updates */
    426   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    427   1.26.2.1  cherry 	xpq_flush_queue();
    428   1.26.2.1  cherry 
    429   1.26.2.1  cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    430   1.26.2.1  cherry 	op.arg2.vcpumask = &cpumask;
    431   1.26.2.1  cherry 
    432   1.26.2.1  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    433   1.26.2.1  cherry 		panic("xpq_queue_invlpg_all");
    434   1.26.2.1  cherry 	}
    435   1.26.2.1  cherry 
    436   1.26.2.1  cherry 	return;
    437   1.26.2.1  cherry }
    438   1.26.2.1  cherry 
    439   1.26.2.1  cherry /* This is a synchronous call. */
    440   1.26.2.1  cherry void
    441   1.26.2.1  cherry xen_bcast_tlbflush(void)
    442   1.26.2.1  cherry {
    443   1.26.2.1  cherry 	mmuext_op_t op;
    444   1.26.2.1  cherry 
    445   1.26.2.1  cherry 	/* Flush pending page updates */
    446   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    447   1.26.2.1  cherry 	xpq_flush_queue();
    448   1.26.2.1  cherry 
    449   1.26.2.1  cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    450   1.26.2.1  cherry 
    451   1.26.2.1  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    452   1.26.2.1  cherry 		panic("xpq_queue_invlpg_all");
    453   1.26.2.1  cherry 	}
    454   1.26.2.1  cherry 
    455   1.26.2.1  cherry 	return;
    456   1.26.2.1  cherry }
    457   1.26.2.1  cherry 
    458   1.26.2.1  cherry /* This is a synchronous call. */
    459   1.26.2.1  cherry void
    460   1.26.2.1  cherry xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, uint32_t cpumask)
    461   1.26.2.1  cherry {
    462   1.26.2.1  cherry 	KASSERT(eva > sva);
    463   1.26.2.1  cherry 
    464   1.26.2.1  cherry 	/* Flush pending page updates */
    465   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    466   1.26.2.1  cherry 	xpq_flush_queue();
    467   1.26.2.1  cherry 
    468   1.26.2.1  cherry 	/* Align to nearest page boundary */
    469   1.26.2.1  cherry 	sva &= ~PAGE_MASK;
    470   1.26.2.1  cherry 	eva &= ~PAGE_MASK;
    471   1.26.2.1  cherry 
    472   1.26.2.1  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    473   1.26.2.1  cherry 		xen_mcast_invlpg(sva, cpumask);
    474   1.26.2.1  cherry 	}
    475   1.26.2.1  cherry 
    476   1.26.2.1  cherry 	return;
    477   1.26.2.1  cherry }
    478   1.26.2.1  cherry 
    479   1.26.2.1  cherry /* This is a synchronous call. */
    480   1.26.2.1  cherry void
    481   1.26.2.1  cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
    482   1.26.2.1  cherry {
    483   1.26.2.1  cherry 	KASSERT(eva > sva);
    484   1.26.2.1  cherry 
    485   1.26.2.1  cherry 	/* Flush pending page updates */
    486   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    487   1.26.2.1  cherry 	xpq_flush_queue();
    488   1.26.2.1  cherry 
    489   1.26.2.1  cherry 	/* Align to nearest page boundary */
    490   1.26.2.1  cherry 	sva &= ~PAGE_MASK;
    491   1.26.2.1  cherry 	eva &= ~PAGE_MASK;
    492   1.26.2.1  cherry 
    493   1.26.2.1  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    494   1.26.2.1  cherry 		xen_bcast_invlpg(sva);
    495   1.26.2.1  cherry 	}
    496   1.26.2.1  cherry 
    497   1.26.2.1  cherry 	return;
    498   1.26.2.1  cherry }
    499   1.26.2.1  cherry 
    500        1.2  bouyer int
    501        1.6  bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    502        1.2  bouyer {
    503        1.2  bouyer 	mmu_update_t op;
    504        1.2  bouyer 	int ok;
    505   1.26.2.1  cherry 
    506   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
    507        1.2  bouyer 	xpq_flush_queue();
    508        1.2  bouyer 
    509        1.6  bouyer 	op.ptr = ptr;
    510        1.2  bouyer 	op.val = val;
    511        1.2  bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    512        1.2  bouyer 		return EFAULT;
    513        1.2  bouyer 	return (0);
    514        1.2  bouyer }
    515        1.2  bouyer 
    516        1.2  bouyer #ifdef XENDEBUG
    517        1.2  bouyer void
    518        1.8  cegger xpq_debug_dump(void)
    519        1.2  bouyer {
    520        1.2  bouyer 	int i;
    521        1.2  bouyer 
    522   1.26.2.8  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    523   1.26.2.8  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    524   1.26.2.8  cherry 
    525        1.2  bouyer 	XENPRINTK2(("idx: %d\n", xpq_idx));
    526        1.2  bouyer 	for (i = 0; i < xpq_idx; i++) {
    527       1.13  cegger 		snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
    528       1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val);
    529        1.2  bouyer 		if (++i < xpq_idx)
    530       1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    531       1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    532       1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    533       1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    534        1.2  bouyer 		if (++i < xpq_idx)
    535       1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    536       1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    537       1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    538       1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    539        1.2  bouyer 		if (++i < xpq_idx)
    540       1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    541       1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    542       1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    543       1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    544        1.2  bouyer 		XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
    545        1.2  bouyer 	}
    546        1.2  bouyer }
    547        1.2  bouyer #endif
    548        1.2  bouyer 
    549        1.2  bouyer 
    550        1.2  bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
    551        1.2  bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    552        1.2  bouyer 
    553        1.2  bouyer static void xen_bt_set_readonly (vaddr_t);
    554        1.2  bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
    555        1.2  bouyer 
    556        1.2  bouyer /* How many PDEs ? */
    557        1.2  bouyer #if L2_SLOT_KERNBASE > 0
    558        1.2  bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    559        1.2  bouyer #else
    560        1.2  bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    561        1.2  bouyer #endif
    562        1.2  bouyer 
    563        1.2  bouyer /*
    564        1.2  bouyer  * Construct and switch to new pagetables
    565        1.2  bouyer  * first_avail is the first vaddr we can use after
    566        1.2  bouyer  * we get rid of Xen pagetables
    567        1.2  bouyer  */
    568        1.2  bouyer 
    569        1.2  bouyer vaddr_t xen_pmap_bootstrap (void);
    570        1.2  bouyer 
    571        1.2  bouyer /*
    572        1.2  bouyer  * Function to get rid of Xen bootstrap tables
    573        1.2  bouyer  */
    574        1.2  bouyer 
    575        1.6  bouyer /* How many PDP do we need: */
    576        1.6  bouyer #ifdef PAE
    577        1.6  bouyer /*
    578        1.6  bouyer  * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
    579        1.6  bouyer  * all of them mapped by the L3 page. We also need a shadow page
    580        1.6  bouyer  * for L3[3].
    581        1.6  bouyer  */
    582        1.6  bouyer static const int l2_4_count = 6;
    583   1.26.2.4  cherry #elif defined(__x86_64__)
    584   1.26.2.4  cherry static const int l2_4_count = PTP_LEVELS;
    585        1.6  bouyer #else
    586        1.6  bouyer static const int l2_4_count = PTP_LEVELS - 1;
    587        1.6  bouyer #endif
    588        1.6  bouyer 
    589        1.2  bouyer vaddr_t
    590        1.8  cegger xen_pmap_bootstrap(void)
    591        1.2  bouyer {
    592  1.26.2.10  cherry 	int count, oldcount, i;
    593        1.4  bouyer 	long mapsize;
    594        1.2  bouyer 	vaddr_t bootstrap_tables, init_tables;
    595        1.2  bouyer 
    596   1.26.2.8  cherry 	memset(xpq_idx_array, 0, sizeof xpq_idx_array);
    597  1.26.2.10  cherry 	for (i = 0; i < MAXCPUS;i++) {
    598  1.26.2.10  cherry 		simple_lock_init(&xpq_lock[i]);
    599  1.26.2.10  cherry 	}
    600  1.26.2.10  cherry 
    601        1.6  bouyer 	xpmap_phys_to_machine_mapping =
    602        1.6  bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    603        1.2  bouyer 	init_tables = xen_start_info.pt_base;
    604        1.2  bouyer 	__PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
    605        1.2  bouyer 
    606        1.2  bouyer 	/* Space after Xen boostrap tables should be free */
    607        1.2  bouyer 	bootstrap_tables = xen_start_info.pt_base +
    608        1.2  bouyer 		(xen_start_info.nr_pt_frames * PAGE_SIZE);
    609        1.2  bouyer 
    610        1.4  bouyer 	/*
    611        1.4  bouyer 	 * Calculate how many space we need
    612        1.4  bouyer 	 * first everything mapped before the Xen bootstrap tables
    613        1.4  bouyer 	 */
    614        1.4  bouyer 	mapsize = init_tables - KERNTEXTOFF;
    615        1.4  bouyer 	/* after the tables we'll have:
    616        1.4  bouyer 	 *  - UAREA
    617        1.4  bouyer 	 *  - dummy user PGD (x86_64)
    618        1.4  bouyer 	 *  - HYPERVISOR_shared_info
    619        1.4  bouyer 	 *  - ISA I/O mem (if needed)
    620        1.4  bouyer 	 */
    621        1.4  bouyer 	mapsize += UPAGES * NBPG;
    622        1.4  bouyer #ifdef __x86_64__
    623        1.4  bouyer 	mapsize += NBPG;
    624        1.4  bouyer #endif
    625        1.4  bouyer 	mapsize += NBPG;
    626        1.2  bouyer 
    627        1.2  bouyer #ifdef DOM0OPS
    628       1.10  cegger 	if (xendomain_is_dom0()) {
    629        1.2  bouyer 		/* space for ISA I/O mem */
    630        1.4  bouyer 		mapsize += IOM_SIZE;
    631        1.4  bouyer 	}
    632        1.4  bouyer #endif
    633        1.4  bouyer 	/* at this point mapsize doens't include the table size */
    634        1.4  bouyer 
    635        1.4  bouyer #ifdef __x86_64__
    636        1.4  bouyer 	count = TABLE_L2_ENTRIES;
    637        1.4  bouyer #else
    638        1.4  bouyer 	count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
    639        1.4  bouyer #endif /* __x86_64__ */
    640        1.4  bouyer 
    641        1.4  bouyer 	/* now compute how many L2 pages we need exactly */
    642        1.4  bouyer 	XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
    643        1.4  bouyer 	while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
    644        1.4  bouyer 	    ((long)count << L2_SHIFT) + KERNBASE) {
    645        1.4  bouyer 		count++;
    646        1.2  bouyer 	}
    647        1.4  bouyer #ifndef __x86_64__
    648        1.5  bouyer 	/*
    649        1.5  bouyer 	 * one more L2 page: we'll alocate several pages after kva_start
    650        1.5  bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    651        1.5  bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    652        1.5  bouyer 	 * pmap_growkernel() will be called anyway.
    653        1.5  bouyer 	 */
    654        1.5  bouyer 	count++;
    655        1.4  bouyer 	nkptp[1] = count;
    656        1.2  bouyer #endif
    657        1.2  bouyer 
    658        1.4  bouyer 	/*
    659        1.4  bouyer 	 * install bootstrap pages. We may need more L2 pages than will
    660        1.4  bouyer 	 * have the final table here, as it's installed after the final table
    661        1.4  bouyer 	 */
    662        1.4  bouyer 	oldcount = count;
    663        1.4  bouyer 
    664        1.4  bouyer bootstrap_again:
    665        1.4  bouyer 	XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
    666        1.2  bouyer 	/*
    667        1.2  bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    668        1.2  bouyer 	 * move bootstrap tables if necessary
    669        1.2  bouyer 	 */
    670        1.4  bouyer 	if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
    671        1.2  bouyer 		bootstrap_tables = init_tables +
    672        1.4  bouyer 					((count + l2_4_count) * PAGE_SIZE);
    673        1.4  bouyer 	/* make sure we have enough to map the bootstrap_tables */
    674        1.4  bouyer 	if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
    675        1.4  bouyer 	    ((long)oldcount << L2_SHIFT) + KERNBASE) {
    676        1.4  bouyer 		oldcount++;
    677        1.4  bouyer 		goto bootstrap_again;
    678        1.4  bouyer 	}
    679        1.2  bouyer 
    680        1.2  bouyer 	/* Create temporary tables */
    681        1.2  bouyer 	xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
    682        1.4  bouyer 		xen_start_info.nr_pt_frames, oldcount, 0);
    683        1.2  bouyer 
    684        1.2  bouyer 	/* Create final tables */
    685        1.2  bouyer 	xen_bootstrap_tables(bootstrap_tables, init_tables,
    686        1.4  bouyer 	    oldcount + l2_4_count, count, 1);
    687        1.2  bouyer 
    688        1.4  bouyer 	/* zero out free space after tables */
    689        1.4  bouyer 	memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
    690        1.4  bouyer 	    (UPAGES + 1) * NBPG);
    691   1.26.2.2  cherry 
    692   1.26.2.2  cherry 	/* Finally, flush TLB. */
    693   1.26.2.3  cherry 	xpq_queue_lock();
    694   1.26.2.2  cherry 	xpq_queue_tlb_flush();
    695   1.26.2.3  cherry 	xpq_queue_unlock();
    696   1.26.2.2  cherry 
    697        1.4  bouyer 	return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
    698        1.2  bouyer }
    699        1.2  bouyer 
    700        1.2  bouyer /*
    701        1.2  bouyer  * Build a new table and switch to it
    702        1.2  bouyer  * old_count is # of old tables (including PGD, PDTPE and PDE)
    703        1.2  bouyer  * new_count is # of new tables (PTE only)
    704        1.2  bouyer  * we assume areas don't overlap
    705        1.2  bouyer  */
    706        1.2  bouyer static void
    707        1.2  bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
    708        1.2  bouyer 	int old_count, int new_count, int final)
    709        1.2  bouyer {
    710        1.2  bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    711        1.2  bouyer 	pd_entry_t *cur_pgd, *bt_pgd;
    712        1.6  bouyer 	paddr_t addr;
    713        1.6  bouyer 	vaddr_t page, avail, text_end, map_end;
    714        1.2  bouyer 	int i;
    715        1.2  bouyer 	extern char __data_start;
    716        1.2  bouyer 
    717   1.26.2.1  cherry 	xpq_queue_lock();
    718   1.26.2.1  cherry 
    719       1.19     jym 	__PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
    720       1.19     jym 	    " %d, %d)\n",
    721        1.2  bouyer 	    old_pgd, new_pgd, old_count, new_count));
    722        1.2  bouyer 	text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
    723        1.2  bouyer 	/*
    724        1.2  bouyer 	 * size of R/W area after kernel text:
    725        1.2  bouyer 	 *  xencons_interface (if present)
    726        1.2  bouyer 	 *  xenstore_interface (if present)
    727        1.6  bouyer 	 *  table pages (new_count + l2_4_count entries)
    728        1.2  bouyer 	 * extra mappings (only when final is true):
    729        1.4  bouyer 	 *  UAREA
    730        1.4  bouyer 	 *  dummy user PGD (x86_64 only)/gdt page (i386 only)
    731        1.2  bouyer 	 *  HYPERVISOR_shared_info
    732        1.2  bouyer 	 *  ISA I/O mem (if needed)
    733        1.2  bouyer 	 */
    734        1.6  bouyer 	map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
    735        1.2  bouyer 	if (final) {
    736        1.4  bouyer 		map_end += (UPAGES + 1) * NBPG;
    737        1.4  bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    738        1.2  bouyer 		map_end += NBPG;
    739        1.2  bouyer 	}
    740        1.4  bouyer 	/*
    741        1.4  bouyer 	 * we always set atdevbase, as it's used by init386 to find the first
    742        1.4  bouyer 	 * available VA. map_end is updated only if we are dom0, so
    743        1.4  bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    744        1.4  bouyer 	 * this case.
    745        1.4  bouyer 	 */
    746        1.4  bouyer 	if (final)
    747        1.4  bouyer 		atdevbase = map_end;
    748        1.2  bouyer #ifdef DOM0OPS
    749       1.10  cegger 	if (final && xendomain_is_dom0()) {
    750        1.2  bouyer 		/* ISA I/O mem */
    751        1.2  bouyer 		map_end += IOM_SIZE;
    752        1.2  bouyer 	}
    753        1.2  bouyer #endif /* DOM0OPS */
    754        1.2  bouyer 
    755        1.2  bouyer 	__PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
    756        1.2  bouyer 	    text_end, map_end));
    757       1.19     jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    758       1.19     jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    759        1.2  bouyer 
    760        1.2  bouyer 	/*
    761        1.2  bouyer 	 * Create bootstrap page tables
    762        1.2  bouyer 	 * What we need:
    763        1.2  bouyer 	 * - a PGD (level 4)
    764        1.2  bouyer 	 * - a PDTPE (level 3)
    765        1.2  bouyer 	 * - a PDE (level2)
    766        1.2  bouyer 	 * - some PTEs (level 1)
    767        1.2  bouyer 	 */
    768        1.2  bouyer 
    769        1.2  bouyer 	cur_pgd = (pd_entry_t *) old_pgd;
    770        1.2  bouyer 	bt_pgd = (pd_entry_t *) new_pgd;
    771        1.2  bouyer 	memset (bt_pgd, 0, PAGE_SIZE);
    772        1.2  bouyer 	avail = new_pgd + PAGE_SIZE;
    773        1.4  bouyer #if PTP_LEVELS > 3
    774   1.26.2.7  cherry 	/* per-cpu L4 PD */
    775   1.26.2.4  cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    776   1.26.2.7  cherry 	/* pmap_kernel() "shadow" L4 PD */
    777   1.26.2.4  cherry 	bt_pgd = (pd_entry_t *) avail;
    778   1.26.2.4  cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    779   1.26.2.4  cherry 	avail += PAGE_SIZE;
    780   1.26.2.4  cherry 
    781        1.2  bouyer 	/* Install level 3 */
    782        1.2  bouyer 	pdtpe = (pd_entry_t *) avail;
    783        1.2  bouyer 	memset (pdtpe, 0, PAGE_SIZE);
    784        1.2  bouyer 	avail += PAGE_SIZE;
    785        1.2  bouyer 
    786        1.6  bouyer 	addr = ((u_long) pdtpe) - KERNBASE;
    787   1.26.2.4  cherry 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    788        1.4  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    789        1.2  bouyer 
    790       1.19     jym 	__PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    791       1.19     jym 	    " -> L4[%#x]\n",
    792       1.19     jym 	    pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
    793        1.4  bouyer #else
    794        1.4  bouyer 	pdtpe = bt_pgd;
    795        1.4  bouyer #endif /* PTP_LEVELS > 3 */
    796        1.2  bouyer 
    797        1.4  bouyer #if PTP_LEVELS > 2
    798        1.2  bouyer 	/* Level 2 */
    799        1.2  bouyer 	pde = (pd_entry_t *) avail;
    800        1.2  bouyer 	memset(pde, 0, PAGE_SIZE);
    801        1.2  bouyer 	avail += PAGE_SIZE;
    802        1.2  bouyer 
    803        1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    804        1.2  bouyer 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    805        1.6  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
    806       1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    807       1.19     jym 	    " -> L3[%#x]\n",
    808       1.19     jym 	    pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
    809        1.6  bouyer #elif defined(PAE)
    810        1.6  bouyer 	/* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
    811        1.6  bouyer 	pde = (pd_entry_t *) avail;
    812        1.6  bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    813        1.6  bouyer 	avail += PAGE_SIZE * 5;
    814        1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    815        1.6  bouyer 	/*
    816        1.6  bouyer 	 * enter L2 pages in the L3.
    817        1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    818        1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow).
    819        1.6  bouyer 	 */
    820        1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    821        1.6  bouyer 		/*
    822       1.25     jym 		 * Xen doesn't want R/W mappings in L3 entries, it'll add it
    823        1.6  bouyer 		 * itself.
    824        1.6  bouyer 		 */
    825        1.6  bouyer 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    826       1.19     jym 		__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    827       1.19     jym 		    " -> L3[%#x]\n",
    828       1.19     jym 		    (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
    829        1.6  bouyer 	}
    830        1.6  bouyer 	addr += PAGE_SIZE;
    831        1.6  bouyer 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    832       1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    833       1.19     jym 	    " -> L3[%#x]\n",
    834       1.19     jym 	    (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
    835        1.6  bouyer 
    836        1.6  bouyer #else /* PAE */
    837        1.4  bouyer 	pde = bt_pgd;
    838        1.6  bouyer #endif /* PTP_LEVELS > 2 */
    839        1.2  bouyer 
    840        1.2  bouyer 	/* Level 1 */
    841        1.2  bouyer 	page = KERNTEXTOFF;
    842        1.2  bouyer 	for (i = 0; i < new_count; i ++) {
    843        1.6  bouyer 		vaddr_t cur_page = page;
    844        1.2  bouyer 
    845        1.2  bouyer 		pte = (pd_entry_t *) avail;
    846        1.2  bouyer 		avail += PAGE_SIZE;
    847        1.2  bouyer 
    848        1.2  bouyer 		memset(pte, 0, PAGE_SIZE);
    849        1.2  bouyer 		while (pl2_pi(page) == pl2_pi (cur_page)) {
    850        1.2  bouyer 			if (page >= map_end) {
    851        1.2  bouyer 				/* not mapped at all */
    852        1.2  bouyer 				pte[pl1_pi(page)] = 0;
    853        1.2  bouyer 				page += PAGE_SIZE;
    854        1.2  bouyer 				continue;
    855        1.2  bouyer 			}
    856        1.2  bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    857        1.2  bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    858        1.2  bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    859        1.2  bouyer 				__PRINTK(("HYPERVISOR_shared_info "
    860       1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    861       1.19     jym 				    HYPERVISOR_shared_info, pte[pl1_pi(page)]));
    862        1.2  bouyer 			}
    863        1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    864       1.12  cegger 			    == xen_start_info.console.domU.mfn) {
    865        1.2  bouyer 				xencons_interface = (void *)page;
    866       1.19     jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    867        1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    868        1.2  bouyer 				__PRINTK(("xencons_interface "
    869       1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    870       1.19     jym 				    xencons_interface, pte[pl1_pi(page)]));
    871        1.2  bouyer 			}
    872        1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    873        1.7  bouyer 			    == xen_start_info.store_mfn) {
    874        1.2  bouyer 				xenstore_interface = (void *)page;
    875        1.6  bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    876        1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    877        1.2  bouyer 				__PRINTK(("xenstore_interface "
    878       1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    879       1.19     jym 				    xenstore_interface, pte[pl1_pi(page)]));
    880        1.2  bouyer 			}
    881        1.2  bouyer #ifdef DOM0OPS
    882        1.2  bouyer 			if (page >= (vaddr_t)atdevbase &&
    883        1.2  bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    884        1.2  bouyer 				pte[pl1_pi(page)] =
    885        1.2  bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    886        1.2  bouyer 			}
    887        1.2  bouyer #endif
    888        1.4  bouyer 			pte[pl1_pi(page)] |= PG_k | PG_V;
    889        1.2  bouyer 			if (page < text_end) {
    890        1.2  bouyer 				/* map kernel text RO */
    891        1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    892        1.2  bouyer 			} else if (page >= old_pgd
    893        1.2  bouyer 			    && page < old_pgd + (old_count * PAGE_SIZE)) {
    894        1.2  bouyer 				/* map old page tables RO */
    895        1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    896        1.2  bouyer 			} else if (page >= new_pgd &&
    897        1.6  bouyer 			    page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
    898        1.2  bouyer 				/* map new page tables RO */
    899        1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    900        1.2  bouyer 			} else {
    901        1.2  bouyer 				/* map page RW */
    902        1.2  bouyer 				pte[pl1_pi(page)] |= PG_RW;
    903        1.2  bouyer 			}
    904        1.6  bouyer 
    905        1.9    tron 			if ((page  >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
    906        1.9    tron 			    || page >= new_pgd) {
    907       1.19     jym 				__PRINTK(("va %#lx pa %#lx "
    908       1.19     jym 				    "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
    909        1.2  bouyer 				    page, page - KERNBASE,
    910       1.19     jym 				    pte[pl1_pi(page)], pl1_pi(page)));
    911        1.9    tron 			}
    912        1.2  bouyer 			page += PAGE_SIZE;
    913        1.2  bouyer 		}
    914        1.2  bouyer 
    915        1.6  bouyer 		addr = ((u_long) pte) - KERNBASE;
    916        1.2  bouyer 		pde[pl2_pi(cur_page)] =
    917        1.4  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    918       1.19     jym 		__PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    919       1.19     jym 		    " -> L2[%#x]\n",
    920       1.19     jym 		    pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
    921        1.2  bouyer 		/* Mark readonly */
    922        1.2  bouyer 		xen_bt_set_readonly((vaddr_t) pte);
    923        1.2  bouyer 	}
    924        1.2  bouyer 
    925        1.2  bouyer 	/* Install recursive page tables mapping */
    926        1.6  bouyer #ifdef PAE
    927        1.6  bouyer 	/*
    928        1.6  bouyer 	 * we need a shadow page for the kernel's L2 page
    929        1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    930        1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow.
    931        1.6  bouyer 	 */
    932        1.6  bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    933   1.26.2.7  cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    934   1.26.2.7  cherry 	cpu_info_primary.ci_kpm_pdirpa =
    935   1.26.2.7  cherry 	    (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
    936        1.6  bouyer 
    937        1.6  bouyer 	/*
    938        1.6  bouyer 	 * We don't enter a recursive entry from the L3 PD. Instead,
    939        1.6  bouyer 	 * we enter the first 4 L2 pages, which includes the kernel's L2
    940        1.6  bouyer 	 * shadow. But we have to entrer the shadow after switching
    941        1.6  bouyer 	 * %cr3, or Xen will refcount some PTE with the wrong type.
    942        1.6  bouyer 	 */
    943        1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    944        1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    945        1.6  bouyer 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    946       1.19     jym 		__PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
    947       1.19     jym 		    " entry %#" PRIxPADDR "\n",
    948       1.19     jym 		    (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
    949       1.19     jym 		    addr, pde[PDIR_SLOT_PTE + i]));
    950        1.6  bouyer 	}
    951        1.6  bouyer #if 0
    952        1.6  bouyer 	addr += PAGE_SIZE; /* point to shadow L2 */
    953        1.6  bouyer 	pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    954        1.6  bouyer 	__PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
    955        1.6  bouyer 	    (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
    956        1.6  bouyer 	    (int64_t)pde[PDIR_SLOT_PTE + 3]));
    957        1.6  bouyer #endif
    958       1.14     jym 	/* Mark tables RO, and pin the kernel's shadow as L2 */
    959        1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    960        1.6  bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
    961        1.6  bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
    962        1.6  bouyer 		if (i == 2 || i == 3)
    963        1.6  bouyer 			continue;
    964        1.6  bouyer #if 0
    965        1.6  bouyer 		__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
    966       1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    967        1.6  bouyer #endif
    968        1.6  bouyer 	}
    969        1.6  bouyer 	if (final) {
    970        1.6  bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
    971       1.19     jym 		__PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
    972       1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    973        1.6  bouyer 	}
    974        1.6  bouyer #if 0
    975        1.6  bouyer 	addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
    976        1.6  bouyer 	__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
    977       1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    978        1.6  bouyer #endif
    979        1.6  bouyer #else /* PAE */
    980   1.26.2.4  cherry 	/* recursive entry in higher-level per-cpu PD and pmap_kernel() */
    981   1.26.2.9  cherry 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
    982   1.26.2.5  cherry #ifdef __x86_64__
    983   1.26.2.5  cherry 	   bt_cpu_pgd[PDIR_SLOT_PTE] =
    984   1.26.2.9  cherry 		   xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
    985   1.26.2.5  cherry #endif /* __x86_64__ */
    986   1.26.2.4  cherry 	__PRINTK(("bt_cpu_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
    987       1.19     jym 	    " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
    988   1.26.2.5  cherry 	    bt_pgd[PDIR_SLOT_PTE]));
    989   1.26.2.4  cherry 
    990   1.26.2.4  cherry 
    991        1.2  bouyer 	/* Mark tables RO */
    992        1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pde);
    993        1.6  bouyer #endif
    994        1.6  bouyer #if PTP_LEVELS > 2 || defined(PAE)
    995        1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pdtpe);
    996        1.4  bouyer #endif
    997        1.4  bouyer #if PTP_LEVELS > 3
    998        1.2  bouyer 	xen_bt_set_readonly(new_pgd);
    999        1.4  bouyer #endif
   1000        1.2  bouyer 	/* Pin the PGD */
   1001       1.26     jym 	__PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
   1002       1.24     jym #ifdef __x86_64__
   1003       1.24     jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1004       1.24     jym #elif PAE
   1005        1.6  bouyer 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1006        1.6  bouyer #else
   1007       1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1008        1.6  bouyer #endif
   1009        1.4  bouyer 	/* Save phys. addr of PDP, for libkvm. */
   1010        1.6  bouyer #ifdef PAE
   1011       1.21     jym 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
   1012       1.21     jym #else
   1013   1.26.2.4  cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
   1014       1.21     jym #endif
   1015       1.21     jym 
   1016        1.2  bouyer 	/* Switch to new tables */
   1017       1.14     jym 	__PRINTK(("switch to PGD\n"));
   1018        1.2  bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
   1019       1.19     jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
   1020       1.19     jym 	    bt_pgd[PDIR_SLOT_PTE]));
   1021       1.21     jym 
   1022        1.6  bouyer #ifdef PAE
   1023        1.6  bouyer 	if (final) {
   1024       1.21     jym 		/* save the address of the L3 page */
   1025       1.21     jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
   1026       1.21     jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
   1027       1.21     jym 
   1028        1.6  bouyer 		/* now enter kernel's PTE mappings */
   1029        1.6  bouyer 		addr =  (u_long)pde - KERNBASE + PAGE_SIZE * 3;
   1030        1.6  bouyer 		xpq_queue_pte_update(
   1031        1.6  bouyer 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
   1032        1.6  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_V);
   1033        1.6  bouyer 		xpq_flush_queue();
   1034        1.6  bouyer 	}
   1035   1.26.2.4  cherry #elif defined(__x86_64__)
   1036   1.26.2.4  cherry 	if (final) {
   1037   1.26.2.7  cherry 		/* save the address of the real per-cpu L4 pgd page */
   1038   1.26.2.4  cherry 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
   1039   1.26.2.4  cherry 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
   1040   1.26.2.4  cherry 	}
   1041        1.6  bouyer #endif
   1042        1.6  bouyer 
   1043        1.2  bouyer 	/* Now we can safely reclaim space taken by old tables */
   1044        1.2  bouyer 
   1045       1.14     jym 	__PRINTK(("unpin old PGD\n"));
   1046        1.2  bouyer 	/* Unpin old PGD */
   1047        1.2  bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
   1048        1.2  bouyer 	/* Mark old tables RW */
   1049        1.2  bouyer 	page = old_pgd;
   1050        1.2  bouyer 	addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
   1051        1.2  bouyer 	addr = xpmap_mtop(addr);
   1052        1.6  bouyer 	pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
   1053        1.2  bouyer 	pte += pl1_pi(page);
   1054       1.19     jym 	__PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
   1055       1.19     jym 	    pde[pl2_pi(page)], addr, (long)pte));
   1056        1.2  bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
   1057        1.6  bouyer 		addr = xpmap_ptom(((u_long) pte) - KERNBASE);
   1058       1.19     jym 		XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
   1059       1.19     jym 		   "*pte %#" PRIxPADDR "\n",
   1060       1.19     jym 		   addr, (long)pte, *pte));
   1061        1.6  bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
   1062        1.2  bouyer 		page += PAGE_SIZE;
   1063        1.2  bouyer 		/*
   1064        1.2  bouyer 		 * Our ptes are contiguous
   1065        1.2  bouyer 		 * so it's safe to just "++" here
   1066        1.2  bouyer 		 */
   1067        1.2  bouyer 		pte++;
   1068        1.2  bouyer 	}
   1069        1.2  bouyer 	xpq_flush_queue();
   1070   1.26.2.1  cherry 	xpq_queue_unlock();
   1071        1.2  bouyer }
   1072        1.2  bouyer 
   1073        1.2  bouyer 
   1074        1.2  bouyer /*
   1075        1.2  bouyer  * Bootstrap helper functions
   1076        1.2  bouyer  */
   1077        1.2  bouyer 
   1078        1.2  bouyer /*
   1079        1.2  bouyer  * Mark a page readonly
   1080        1.2  bouyer  * XXX: assuming vaddr = paddr + KERNBASE
   1081        1.2  bouyer  */
   1082        1.2  bouyer 
   1083        1.2  bouyer static void
   1084        1.2  bouyer xen_bt_set_readonly (vaddr_t page)
   1085        1.2  bouyer {
   1086        1.2  bouyer 	pt_entry_t entry;
   1087        1.2  bouyer 
   1088        1.2  bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
   1089        1.4  bouyer 	entry |= PG_k | PG_V;
   1090        1.2  bouyer 
   1091        1.2  bouyer 	HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
   1092        1.2  bouyer }
   1093        1.4  bouyer 
   1094        1.4  bouyer #ifdef __x86_64__
   1095        1.4  bouyer void
   1096        1.4  bouyer xen_set_user_pgd(paddr_t page)
   1097        1.4  bouyer {
   1098        1.4  bouyer 	struct mmuext_op op;
   1099        1.4  bouyer 	int s = splvm();
   1100        1.4  bouyer 
   1101   1.26.2.6  cherry 	KASSERT(xpq_queue_locked());
   1102        1.4  bouyer 	xpq_flush_queue();
   1103        1.4  bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
   1104        1.4  bouyer 	op.arg1.mfn = xpmap_phys_to_machine_mapping[page >> PAGE_SHIFT];
   1105        1.4  bouyer         if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
   1106        1.4  bouyer 		panic("xen_set_user_pgd: failed to install new user page"
   1107       1.19     jym 			" directory %#" PRIxPADDR, page);
   1108        1.4  bouyer 	splx(s);
   1109        1.4  bouyer }
   1110        1.4  bouyer #endif /* __x86_64__ */
   1111