x86_xpmap.c revision 1.26.2.4 1 1.26.2.4 cherry /* $NetBSD: x86_xpmap.c,v 1.26.2.4 2011/07/16 10:59:46 cherry Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
5 1.2 bouyer *
6 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.2 bouyer * copyright notice and this permission notice appear in all copies.
9 1.2 bouyer *
10 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.2 bouyer */
18 1.2 bouyer
19 1.2 bouyer /*
20 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
21 1.2 bouyer *
22 1.2 bouyer * Redistribution and use in source and binary forms, with or without
23 1.2 bouyer * modification, are permitted provided that the following conditions
24 1.2 bouyer * are met:
25 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
26 1.2 bouyer * notice, this list of conditions and the following disclaimer.
27 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
28 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
29 1.2 bouyer * documentation and/or other materials provided with the distribution.
30 1.2 bouyer *
31 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
32 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
33 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
34 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
35 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
36 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
37 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
38 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
40 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41 1.2 bouyer *
42 1.2 bouyer */
43 1.2 bouyer
44 1.2 bouyer /*
45 1.2 bouyer *
46 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
47 1.2 bouyer * All rights reserved.
48 1.2 bouyer *
49 1.2 bouyer * Redistribution and use in source and binary forms, with or without
50 1.2 bouyer * modification, are permitted provided that the following conditions
51 1.2 bouyer * are met:
52 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
53 1.2 bouyer * notice, this list of conditions and the following disclaimer.
54 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
55 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
56 1.2 bouyer * documentation and/or other materials provided with the distribution.
57 1.2 bouyer *
58 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
60 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
61 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
62 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
63 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
64 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
65 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
66 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
67 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
68 1.2 bouyer */
69 1.2 bouyer
70 1.2 bouyer
71 1.2 bouyer #include <sys/cdefs.h>
72 1.26.2.4 cherry __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.26.2.4 2011/07/16 10:59:46 cherry Exp $");
73 1.2 bouyer
74 1.2 bouyer #include "opt_xen.h"
75 1.4 bouyer #include "opt_ddb.h"
76 1.4 bouyer #include "ksyms.h"
77 1.2 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.2 bouyer
81 1.2 bouyer #include <uvm/uvm.h>
82 1.2 bouyer
83 1.2 bouyer #include <machine/pmap.h>
84 1.2 bouyer #include <machine/gdt.h>
85 1.2 bouyer #include <xen/xenfunc.h>
86 1.2 bouyer
87 1.2 bouyer #include <dev/isa/isareg.h>
88 1.2 bouyer #include <machine/isa_machdep.h>
89 1.2 bouyer
90 1.2 bouyer #undef XENDEBUG
91 1.2 bouyer /* #define XENDEBUG_SYNC */
92 1.2 bouyer /* #define XENDEBUG_LOW */
93 1.2 bouyer
94 1.2 bouyer #ifdef XENDEBUG
95 1.2 bouyer #define XENPRINTF(x) printf x
96 1.2 bouyer #define XENPRINTK(x) printk x
97 1.2 bouyer #define XENPRINTK2(x) /* printk x */
98 1.2 bouyer
99 1.2 bouyer static char XBUF[256];
100 1.2 bouyer #else
101 1.2 bouyer #define XENPRINTF(x)
102 1.2 bouyer #define XENPRINTK(x)
103 1.2 bouyer #define XENPRINTK2(x)
104 1.2 bouyer #endif
105 1.2 bouyer #define PRINTF(x) printf x
106 1.2 bouyer #define PRINTK(x) printk x
107 1.2 bouyer
108 1.4 bouyer /* on x86_64 kernel runs in ring 3 */
109 1.4 bouyer #ifdef __x86_64__
110 1.4 bouyer #define PG_k PG_u
111 1.4 bouyer #else
112 1.4 bouyer #define PG_k 0
113 1.4 bouyer #endif
114 1.4 bouyer
115 1.2 bouyer volatile shared_info_t *HYPERVISOR_shared_info;
116 1.11 jym /* Xen requires the start_info struct to be page aligned */
117 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
118 1.6 bouyer unsigned long *xpmap_phys_to_machine_mapping;
119 1.2 bouyer
120 1.2 bouyer void xen_failsafe_handler(void);
121 1.2 bouyer
122 1.2 bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
123 1.2 bouyer HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
124 1.2 bouyer
125 1.2 bouyer void
126 1.2 bouyer xen_failsafe_handler(void)
127 1.2 bouyer {
128 1.2 bouyer
129 1.2 bouyer panic("xen_failsafe_handler called!\n");
130 1.2 bouyer }
131 1.2 bouyer
132 1.2 bouyer
133 1.2 bouyer void
134 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
135 1.2 bouyer {
136 1.2 bouyer vaddr_t va;
137 1.2 bouyer vaddr_t end;
138 1.4 bouyer pt_entry_t *ptp;
139 1.2 bouyer int s;
140 1.2 bouyer
141 1.2 bouyer #ifdef __x86_64__
142 1.2 bouyer end = base + (entries << 3);
143 1.2 bouyer #else
144 1.2 bouyer end = base + entries * sizeof(union descriptor);
145 1.2 bouyer #endif
146 1.2 bouyer
147 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
148 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
149 1.2 bouyer ptp = kvtopte(va);
150 1.19 jym XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
151 1.19 jym base, entries, ptp));
152 1.4 bouyer pmap_pte_clearbits(ptp, PG_RW);
153 1.2 bouyer }
154 1.2 bouyer s = splvm();
155 1.26.2.1 cherry xpq_queue_lock();
156 1.2 bouyer xpq_queue_set_ldt(base, entries);
157 1.26.2.1 cherry xpq_queue_unlock();
158 1.2 bouyer splx(s);
159 1.2 bouyer }
160 1.2 bouyer
161 1.2 bouyer #ifdef XENDEBUG
162 1.2 bouyer void xpq_debug_dump(void);
163 1.2 bouyer #endif
164 1.2 bouyer
165 1.2 bouyer #define XPQUEUE_SIZE 2048
166 1.2 bouyer static mmu_update_t xpq_queue[XPQUEUE_SIZE];
167 1.2 bouyer static int xpq_idx = 0;
168 1.26.2.1 cherry static struct simplelock xpq_lock = SIMPLELOCK_INITIALIZER;
169 1.2 bouyer
170 1.2 bouyer void
171 1.26.2.1 cherry xpq_queue_lock(void)
172 1.26.2.1 cherry {
173 1.26.2.1 cherry simple_lock(&xpq_lock);
174 1.26.2.1 cherry }
175 1.26.2.1 cherry
176 1.26.2.1 cherry void
177 1.26.2.1 cherry xpq_queue_unlock(void)
178 1.26.2.1 cherry {
179 1.26.2.1 cherry simple_unlock(&xpq_lock);
180 1.26.2.1 cherry }
181 1.26.2.1 cherry
182 1.26.2.1 cherry /* Must be called with xpq_lock held */
183 1.26.2.1 cherry void
184 1.8 cegger xpq_flush_queue(void)
185 1.2 bouyer {
186 1.23 jym int i, ok, ret;
187 1.2 bouyer
188 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
189 1.2 bouyer XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
190 1.2 bouyer for (i = 0; i < xpq_idx; i++)
191 1.19 jym XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
192 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val));
193 1.23 jym
194 1.23 jym ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
195 1.23 jym
196 1.23 jym if (xpq_idx != 0 && ret < 0) {
197 1.22 jym printf("xpq_flush_queue: %d entries (%d successful)\n",
198 1.22 jym xpq_idx, ok);
199 1.2 bouyer for (i = 0; i < xpq_idx; i++)
200 1.3 bouyer printf("0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
201 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
202 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
203 1.2 bouyer }
204 1.2 bouyer xpq_idx = 0;
205 1.2 bouyer }
206 1.2 bouyer
207 1.26.2.1 cherry /* Must be called with xpq_lock held */
208 1.2 bouyer static inline void
209 1.2 bouyer xpq_increment_idx(void)
210 1.2 bouyer {
211 1.2 bouyer
212 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
213 1.2 bouyer xpq_idx++;
214 1.2 bouyer if (__predict_false(xpq_idx == XPQUEUE_SIZE))
215 1.2 bouyer xpq_flush_queue();
216 1.2 bouyer }
217 1.2 bouyer
218 1.2 bouyer void
219 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
220 1.2 bouyer {
221 1.6 bouyer XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
222 1.6 bouyer "\n", (int64_t)ma, (int64_t)pa));
223 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
224 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
225 1.2 bouyer xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
226 1.2 bouyer xpq_increment_idx();
227 1.2 bouyer #ifdef XENDEBUG_SYNC
228 1.2 bouyer xpq_flush_queue();
229 1.2 bouyer #endif
230 1.2 bouyer }
231 1.2 bouyer
232 1.2 bouyer void
233 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
234 1.2 bouyer {
235 1.2 bouyer
236 1.6 bouyer KASSERT((ptr & 3) == 0);
237 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
238 1.2 bouyer xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
239 1.2 bouyer xpq_queue[xpq_idx].val = val;
240 1.2 bouyer xpq_increment_idx();
241 1.2 bouyer #ifdef XENDEBUG_SYNC
242 1.2 bouyer xpq_flush_queue();
243 1.2 bouyer #endif
244 1.2 bouyer }
245 1.2 bouyer
246 1.2 bouyer void
247 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
248 1.2 bouyer {
249 1.2 bouyer struct mmuext_op op;
250 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
251 1.2 bouyer xpq_flush_queue();
252 1.2 bouyer
253 1.6 bouyer XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
254 1.6 bouyer (int64_t)pa, (int64_t)pa));
255 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
256 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
257 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
258 1.2 bouyer panic("xpq_queue_pt_switch");
259 1.2 bouyer }
260 1.2 bouyer
261 1.2 bouyer void
262 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
263 1.2 bouyer {
264 1.2 bouyer struct mmuext_op op;
265 1.26.2.1 cherry
266 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
267 1.2 bouyer xpq_flush_queue();
268 1.2 bouyer
269 1.24 jym XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
270 1.24 jym lvl + 1, pa));
271 1.2 bouyer
272 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
273 1.24 jym op.cmd = lvl;
274 1.6 bouyer
275 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
276 1.6 bouyer panic("xpq_queue_pin_table");
277 1.6 bouyer }
278 1.6 bouyer
279 1.2 bouyer void
280 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
281 1.2 bouyer {
282 1.2 bouyer struct mmuext_op op;
283 1.26.2.1 cherry
284 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
285 1.2 bouyer xpq_flush_queue();
286 1.2 bouyer
287 1.24 jym XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
288 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
289 1.2 bouyer op.cmd = MMUEXT_UNPIN_TABLE;
290 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
291 1.2 bouyer panic("xpq_queue_unpin_table");
292 1.2 bouyer }
293 1.2 bouyer
294 1.2 bouyer void
295 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
296 1.2 bouyer {
297 1.2 bouyer struct mmuext_op op;
298 1.26.2.1 cherry
299 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
300 1.2 bouyer xpq_flush_queue();
301 1.2 bouyer
302 1.2 bouyer XENPRINTK2(("xpq_queue_set_ldt\n"));
303 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
304 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
305 1.2 bouyer op.arg1.linear_addr = va;
306 1.2 bouyer op.arg2.nr_ents = entries;
307 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
308 1.2 bouyer panic("xpq_queue_set_ldt");
309 1.2 bouyer }
310 1.2 bouyer
311 1.2 bouyer void
312 1.8 cegger xpq_queue_tlb_flush(void)
313 1.2 bouyer {
314 1.2 bouyer struct mmuext_op op;
315 1.26.2.1 cherry
316 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
317 1.2 bouyer xpq_flush_queue();
318 1.2 bouyer
319 1.2 bouyer XENPRINTK2(("xpq_queue_tlb_flush\n"));
320 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
321 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
322 1.2 bouyer panic("xpq_queue_tlb_flush");
323 1.2 bouyer }
324 1.2 bouyer
325 1.2 bouyer void
326 1.8 cegger xpq_flush_cache(void)
327 1.2 bouyer {
328 1.2 bouyer struct mmuext_op op;
329 1.26.2.1 cherry int s = splvm(), err;
330 1.26.2.1 cherry
331 1.26.2.1 cherry xpq_queue_lock();
332 1.2 bouyer xpq_flush_queue();
333 1.2 bouyer
334 1.2 bouyer XENPRINTK2(("xpq_queue_flush_cache\n"));
335 1.2 bouyer op.cmd = MMUEXT_FLUSH_CACHE;
336 1.26.2.1 cherry if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0)
337 1.26.2.1 cherry printf("errno == %d\n", err);
338 1.2 bouyer panic("xpq_flush_cache");
339 1.26.2.1 cherry xpq_queue_unlock();
340 1.26.2.1 cherry splx(s); /* XXX: removeme */
341 1.2 bouyer }
342 1.2 bouyer
343 1.2 bouyer void
344 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
345 1.2 bouyer {
346 1.2 bouyer struct mmuext_op op;
347 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
348 1.2 bouyer xpq_flush_queue();
349 1.2 bouyer
350 1.19 jym XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
351 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
352 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
353 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
354 1.2 bouyer panic("xpq_queue_invlpg");
355 1.2 bouyer }
356 1.2 bouyer
357 1.26.2.2 cherry void
358 1.26.2.1 cherry xen_mcast_invlpg(vaddr_t va, uint32_t cpumask)
359 1.26.2.1 cherry {
360 1.26.2.1 cherry mmuext_op_t op;
361 1.26.2.1 cherry
362 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
363 1.26.2.1 cherry
364 1.26.2.1 cherry /* Flush pending page updates */
365 1.26.2.1 cherry xpq_flush_queue();
366 1.26.2.1 cherry
367 1.26.2.1 cherry op.cmd = MMUEXT_INVLPG_MULTI;
368 1.26.2.1 cherry op.arg1.linear_addr = va;
369 1.26.2.1 cherry op.arg2.vcpumask = &cpumask;
370 1.26.2.1 cherry
371 1.26.2.1 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
372 1.26.2.1 cherry panic("xpq_queue_invlpg_all");
373 1.26.2.1 cherry }
374 1.26.2.1 cherry
375 1.26.2.1 cherry return;
376 1.26.2.1 cherry }
377 1.26.2.1 cherry
378 1.26.2.2 cherry void
379 1.26.2.1 cherry xen_bcast_invlpg(vaddr_t va)
380 1.26.2.1 cherry {
381 1.26.2.1 cherry mmuext_op_t op;
382 1.26.2.1 cherry
383 1.26.2.1 cherry /* Flush pending page updates */
384 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
385 1.26.2.1 cherry xpq_flush_queue();
386 1.26.2.1 cherry
387 1.26.2.1 cherry op.cmd = MMUEXT_INVLPG_ALL;
388 1.26.2.1 cherry op.arg1.linear_addr = va;
389 1.26.2.1 cherry
390 1.26.2.1 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
391 1.26.2.1 cherry panic("xpq_queue_invlpg_all");
392 1.26.2.1 cherry }
393 1.26.2.1 cherry
394 1.26.2.1 cherry return;
395 1.26.2.1 cherry }
396 1.26.2.1 cherry
397 1.26.2.1 cherry /* This is a synchronous call. */
398 1.26.2.1 cherry void
399 1.26.2.1 cherry xen_mcast_tlbflush(uint32_t cpumask)
400 1.26.2.1 cherry {
401 1.26.2.1 cherry mmuext_op_t op;
402 1.26.2.1 cherry
403 1.26.2.1 cherry /* Flush pending page updates */
404 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
405 1.26.2.1 cherry xpq_flush_queue();
406 1.26.2.1 cherry
407 1.26.2.1 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
408 1.26.2.1 cherry op.arg2.vcpumask = &cpumask;
409 1.26.2.1 cherry
410 1.26.2.1 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
411 1.26.2.1 cherry panic("xpq_queue_invlpg_all");
412 1.26.2.1 cherry }
413 1.26.2.1 cherry
414 1.26.2.1 cherry return;
415 1.26.2.1 cherry }
416 1.26.2.1 cherry
417 1.26.2.1 cherry /* This is a synchronous call. */
418 1.26.2.1 cherry void
419 1.26.2.1 cherry xen_bcast_tlbflush(void)
420 1.26.2.1 cherry {
421 1.26.2.1 cherry mmuext_op_t op;
422 1.26.2.1 cherry
423 1.26.2.1 cherry /* Flush pending page updates */
424 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
425 1.26.2.1 cherry xpq_flush_queue();
426 1.26.2.1 cherry
427 1.26.2.1 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
428 1.26.2.1 cherry
429 1.26.2.1 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
430 1.26.2.1 cherry panic("xpq_queue_invlpg_all");
431 1.26.2.1 cherry }
432 1.26.2.1 cherry
433 1.26.2.1 cherry return;
434 1.26.2.1 cherry }
435 1.26.2.1 cherry
436 1.26.2.1 cherry /* This is a synchronous call. */
437 1.26.2.1 cherry void
438 1.26.2.1 cherry xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, uint32_t cpumask)
439 1.26.2.1 cherry {
440 1.26.2.1 cherry KASSERT(eva > sva);
441 1.26.2.1 cherry
442 1.26.2.1 cherry /* Flush pending page updates */
443 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
444 1.26.2.1 cherry xpq_flush_queue();
445 1.26.2.1 cherry
446 1.26.2.1 cherry /* Align to nearest page boundary */
447 1.26.2.1 cherry sva &= ~PAGE_MASK;
448 1.26.2.1 cherry eva &= ~PAGE_MASK;
449 1.26.2.1 cherry
450 1.26.2.1 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
451 1.26.2.1 cherry xen_mcast_invlpg(sva, cpumask);
452 1.26.2.1 cherry }
453 1.26.2.1 cherry
454 1.26.2.1 cherry return;
455 1.26.2.1 cherry }
456 1.26.2.1 cherry
457 1.26.2.1 cherry /* This is a synchronous call. */
458 1.26.2.1 cherry void
459 1.26.2.1 cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
460 1.26.2.1 cherry {
461 1.26.2.1 cherry KASSERT(eva > sva);
462 1.26.2.1 cherry
463 1.26.2.1 cherry /* Flush pending page updates */
464 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
465 1.26.2.1 cherry xpq_flush_queue();
466 1.26.2.1 cherry
467 1.26.2.1 cherry /* Align to nearest page boundary */
468 1.26.2.1 cherry sva &= ~PAGE_MASK;
469 1.26.2.1 cherry eva &= ~PAGE_MASK;
470 1.26.2.1 cherry
471 1.26.2.1 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
472 1.26.2.1 cherry xen_bcast_invlpg(sva);
473 1.26.2.1 cherry }
474 1.26.2.1 cherry
475 1.26.2.1 cherry return;
476 1.26.2.1 cherry }
477 1.26.2.1 cherry
478 1.2 bouyer int
479 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
480 1.2 bouyer {
481 1.2 bouyer mmu_update_t op;
482 1.2 bouyer int ok;
483 1.26.2.1 cherry
484 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
485 1.2 bouyer xpq_flush_queue();
486 1.2 bouyer
487 1.6 bouyer op.ptr = ptr;
488 1.2 bouyer op.val = val;
489 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
490 1.2 bouyer return EFAULT;
491 1.2 bouyer return (0);
492 1.2 bouyer }
493 1.2 bouyer
494 1.2 bouyer #ifdef XENDEBUG
495 1.2 bouyer void
496 1.8 cegger xpq_debug_dump(void)
497 1.2 bouyer {
498 1.2 bouyer int i;
499 1.2 bouyer
500 1.2 bouyer XENPRINTK2(("idx: %d\n", xpq_idx));
501 1.2 bouyer for (i = 0; i < xpq_idx; i++) {
502 1.13 cegger snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
503 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
504 1.2 bouyer if (++i < xpq_idx)
505 1.13 cegger snprintf(XBUF + strlen(XBUF),
506 1.13 cegger sizeof(XBUF) - strlen(XBUF),
507 1.13 cegger "%" PRIx64 " %08" PRIx64,
508 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
509 1.2 bouyer if (++i < xpq_idx)
510 1.13 cegger snprintf(XBUF + strlen(XBUF),
511 1.13 cegger sizeof(XBUF) - strlen(XBUF),
512 1.13 cegger "%" PRIx64 " %08" PRIx64,
513 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
514 1.2 bouyer if (++i < xpq_idx)
515 1.13 cegger snprintf(XBUF + strlen(XBUF),
516 1.13 cegger sizeof(XBUF) - strlen(XBUF),
517 1.13 cegger "%" PRIx64 " %08" PRIx64,
518 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
519 1.2 bouyer XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
520 1.2 bouyer }
521 1.2 bouyer }
522 1.2 bouyer #endif
523 1.2 bouyer
524 1.2 bouyer
525 1.2 bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
526 1.2 bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
527 1.2 bouyer
528 1.2 bouyer static void xen_bt_set_readonly (vaddr_t);
529 1.2 bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
530 1.2 bouyer
531 1.2 bouyer /* How many PDEs ? */
532 1.2 bouyer #if L2_SLOT_KERNBASE > 0
533 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
534 1.2 bouyer #else
535 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
536 1.2 bouyer #endif
537 1.2 bouyer
538 1.2 bouyer /*
539 1.2 bouyer * Construct and switch to new pagetables
540 1.2 bouyer * first_avail is the first vaddr we can use after
541 1.2 bouyer * we get rid of Xen pagetables
542 1.2 bouyer */
543 1.2 bouyer
544 1.2 bouyer vaddr_t xen_pmap_bootstrap (void);
545 1.2 bouyer
546 1.2 bouyer /*
547 1.2 bouyer * Function to get rid of Xen bootstrap tables
548 1.2 bouyer */
549 1.2 bouyer
550 1.6 bouyer /* How many PDP do we need: */
551 1.6 bouyer #ifdef PAE
552 1.6 bouyer /*
553 1.6 bouyer * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
554 1.6 bouyer * all of them mapped by the L3 page. We also need a shadow page
555 1.6 bouyer * for L3[3].
556 1.6 bouyer */
557 1.6 bouyer static const int l2_4_count = 6;
558 1.26.2.4 cherry #elif defined(__x86_64__)
559 1.26.2.4 cherry static const int l2_4_count = PTP_LEVELS;
560 1.6 bouyer #else
561 1.6 bouyer static const int l2_4_count = PTP_LEVELS - 1;
562 1.6 bouyer #endif
563 1.6 bouyer
564 1.2 bouyer vaddr_t
565 1.8 cegger xen_pmap_bootstrap(void)
566 1.2 bouyer {
567 1.4 bouyer int count, oldcount;
568 1.4 bouyer long mapsize;
569 1.2 bouyer vaddr_t bootstrap_tables, init_tables;
570 1.2 bouyer
571 1.6 bouyer xpmap_phys_to_machine_mapping =
572 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
573 1.2 bouyer init_tables = xen_start_info.pt_base;
574 1.2 bouyer __PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
575 1.2 bouyer
576 1.2 bouyer /* Space after Xen boostrap tables should be free */
577 1.2 bouyer bootstrap_tables = xen_start_info.pt_base +
578 1.2 bouyer (xen_start_info.nr_pt_frames * PAGE_SIZE);
579 1.2 bouyer
580 1.4 bouyer /*
581 1.4 bouyer * Calculate how many space we need
582 1.4 bouyer * first everything mapped before the Xen bootstrap tables
583 1.4 bouyer */
584 1.4 bouyer mapsize = init_tables - KERNTEXTOFF;
585 1.4 bouyer /* after the tables we'll have:
586 1.4 bouyer * - UAREA
587 1.4 bouyer * - dummy user PGD (x86_64)
588 1.4 bouyer * - HYPERVISOR_shared_info
589 1.4 bouyer * - ISA I/O mem (if needed)
590 1.4 bouyer */
591 1.4 bouyer mapsize += UPAGES * NBPG;
592 1.4 bouyer #ifdef __x86_64__
593 1.4 bouyer mapsize += NBPG;
594 1.4 bouyer #endif
595 1.4 bouyer mapsize += NBPG;
596 1.2 bouyer
597 1.2 bouyer #ifdef DOM0OPS
598 1.10 cegger if (xendomain_is_dom0()) {
599 1.2 bouyer /* space for ISA I/O mem */
600 1.4 bouyer mapsize += IOM_SIZE;
601 1.4 bouyer }
602 1.4 bouyer #endif
603 1.4 bouyer /* at this point mapsize doens't include the table size */
604 1.4 bouyer
605 1.4 bouyer #ifdef __x86_64__
606 1.4 bouyer count = TABLE_L2_ENTRIES;
607 1.4 bouyer #else
608 1.4 bouyer count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
609 1.4 bouyer #endif /* __x86_64__ */
610 1.4 bouyer
611 1.4 bouyer /* now compute how many L2 pages we need exactly */
612 1.4 bouyer XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
613 1.4 bouyer while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
614 1.4 bouyer ((long)count << L2_SHIFT) + KERNBASE) {
615 1.4 bouyer count++;
616 1.2 bouyer }
617 1.4 bouyer #ifndef __x86_64__
618 1.5 bouyer /*
619 1.5 bouyer * one more L2 page: we'll alocate several pages after kva_start
620 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
621 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
622 1.5 bouyer * pmap_growkernel() will be called anyway.
623 1.5 bouyer */
624 1.5 bouyer count++;
625 1.4 bouyer nkptp[1] = count;
626 1.2 bouyer #endif
627 1.2 bouyer
628 1.4 bouyer /*
629 1.4 bouyer * install bootstrap pages. We may need more L2 pages than will
630 1.4 bouyer * have the final table here, as it's installed after the final table
631 1.4 bouyer */
632 1.4 bouyer oldcount = count;
633 1.4 bouyer
634 1.4 bouyer bootstrap_again:
635 1.4 bouyer XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
636 1.2 bouyer /*
637 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
638 1.2 bouyer * move bootstrap tables if necessary
639 1.2 bouyer */
640 1.4 bouyer if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
641 1.2 bouyer bootstrap_tables = init_tables +
642 1.4 bouyer ((count + l2_4_count) * PAGE_SIZE);
643 1.4 bouyer /* make sure we have enough to map the bootstrap_tables */
644 1.4 bouyer if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
645 1.4 bouyer ((long)oldcount << L2_SHIFT) + KERNBASE) {
646 1.4 bouyer oldcount++;
647 1.4 bouyer goto bootstrap_again;
648 1.4 bouyer }
649 1.2 bouyer
650 1.2 bouyer /* Create temporary tables */
651 1.2 bouyer xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
652 1.4 bouyer xen_start_info.nr_pt_frames, oldcount, 0);
653 1.2 bouyer
654 1.2 bouyer /* Create final tables */
655 1.2 bouyer xen_bootstrap_tables(bootstrap_tables, init_tables,
656 1.4 bouyer oldcount + l2_4_count, count, 1);
657 1.2 bouyer
658 1.4 bouyer /* zero out free space after tables */
659 1.4 bouyer memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
660 1.4 bouyer (UPAGES + 1) * NBPG);
661 1.26.2.2 cherry
662 1.26.2.2 cherry /* Finally, flush TLB. */
663 1.26.2.3 cherry xpq_queue_lock();
664 1.26.2.2 cherry xpq_queue_tlb_flush();
665 1.26.2.3 cherry xpq_queue_unlock();
666 1.26.2.2 cherry
667 1.4 bouyer return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
668 1.2 bouyer }
669 1.2 bouyer
670 1.2 bouyer /*
671 1.2 bouyer * Build a new table and switch to it
672 1.2 bouyer * old_count is # of old tables (including PGD, PDTPE and PDE)
673 1.2 bouyer * new_count is # of new tables (PTE only)
674 1.2 bouyer * we assume areas don't overlap
675 1.2 bouyer */
676 1.2 bouyer static void
677 1.2 bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
678 1.2 bouyer int old_count, int new_count, int final)
679 1.2 bouyer {
680 1.2 bouyer pd_entry_t *pdtpe, *pde, *pte;
681 1.2 bouyer pd_entry_t *cur_pgd, *bt_pgd;
682 1.6 bouyer paddr_t addr;
683 1.6 bouyer vaddr_t page, avail, text_end, map_end;
684 1.2 bouyer int i;
685 1.2 bouyer extern char __data_start;
686 1.2 bouyer
687 1.26.2.1 cherry xpq_queue_lock();
688 1.26.2.1 cherry
689 1.19 jym __PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
690 1.19 jym " %d, %d)\n",
691 1.2 bouyer old_pgd, new_pgd, old_count, new_count));
692 1.2 bouyer text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
693 1.2 bouyer /*
694 1.2 bouyer * size of R/W area after kernel text:
695 1.2 bouyer * xencons_interface (if present)
696 1.2 bouyer * xenstore_interface (if present)
697 1.6 bouyer * table pages (new_count + l2_4_count entries)
698 1.2 bouyer * extra mappings (only when final is true):
699 1.4 bouyer * UAREA
700 1.4 bouyer * dummy user PGD (x86_64 only)/gdt page (i386 only)
701 1.2 bouyer * HYPERVISOR_shared_info
702 1.2 bouyer * ISA I/O mem (if needed)
703 1.2 bouyer */
704 1.6 bouyer map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
705 1.2 bouyer if (final) {
706 1.4 bouyer map_end += (UPAGES + 1) * NBPG;
707 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
708 1.2 bouyer map_end += NBPG;
709 1.2 bouyer }
710 1.4 bouyer /*
711 1.4 bouyer * we always set atdevbase, as it's used by init386 to find the first
712 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
713 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
714 1.4 bouyer * this case.
715 1.4 bouyer */
716 1.4 bouyer if (final)
717 1.4 bouyer atdevbase = map_end;
718 1.2 bouyer #ifdef DOM0OPS
719 1.10 cegger if (final && xendomain_is_dom0()) {
720 1.2 bouyer /* ISA I/O mem */
721 1.2 bouyer map_end += IOM_SIZE;
722 1.2 bouyer }
723 1.2 bouyer #endif /* DOM0OPS */
724 1.2 bouyer
725 1.2 bouyer __PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
726 1.2 bouyer text_end, map_end));
727 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
728 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
729 1.2 bouyer
730 1.2 bouyer /*
731 1.2 bouyer * Create bootstrap page tables
732 1.2 bouyer * What we need:
733 1.2 bouyer * - a PGD (level 4)
734 1.2 bouyer * - a PDTPE (level 3)
735 1.2 bouyer * - a PDE (level2)
736 1.2 bouyer * - some PTEs (level 1)
737 1.2 bouyer */
738 1.2 bouyer
739 1.2 bouyer cur_pgd = (pd_entry_t *) old_pgd;
740 1.2 bouyer bt_pgd = (pd_entry_t *) new_pgd;
741 1.2 bouyer memset (bt_pgd, 0, PAGE_SIZE);
742 1.2 bouyer avail = new_pgd + PAGE_SIZE;
743 1.4 bouyer #if PTP_LEVELS > 3
744 1.26.2.4 cherry /* per-cpu "shadow" pmd */
745 1.26.2.4 cherry pd_entry_t *bt_cpu_pgd = bt_pgd;
746 1.26.2.4 cherry bt_pgd = (pd_entry_t *) avail;
747 1.26.2.4 cherry memset(bt_pgd, 0, PAGE_SIZE);
748 1.26.2.4 cherry avail += PAGE_SIZE;
749 1.26.2.4 cherry
750 1.2 bouyer /* Install level 3 */
751 1.2 bouyer pdtpe = (pd_entry_t *) avail;
752 1.2 bouyer memset (pdtpe, 0, PAGE_SIZE);
753 1.2 bouyer avail += PAGE_SIZE;
754 1.2 bouyer
755 1.6 bouyer addr = ((u_long) pdtpe) - KERNBASE;
756 1.26.2.4 cherry bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
757 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
758 1.2 bouyer
759 1.19 jym __PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
760 1.19 jym " -> L4[%#x]\n",
761 1.19 jym pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
762 1.4 bouyer #else
763 1.4 bouyer pdtpe = bt_pgd;
764 1.4 bouyer #endif /* PTP_LEVELS > 3 */
765 1.2 bouyer
766 1.4 bouyer #if PTP_LEVELS > 2
767 1.2 bouyer /* Level 2 */
768 1.2 bouyer pde = (pd_entry_t *) avail;
769 1.2 bouyer memset(pde, 0, PAGE_SIZE);
770 1.2 bouyer avail += PAGE_SIZE;
771 1.2 bouyer
772 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
773 1.2 bouyer pdtpe[pl3_pi(KERNTEXTOFF)] =
774 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
775 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
776 1.19 jym " -> L3[%#x]\n",
777 1.19 jym pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
778 1.6 bouyer #elif defined(PAE)
779 1.6 bouyer /* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
780 1.6 bouyer pde = (pd_entry_t *) avail;
781 1.6 bouyer memset(pde, 0, PAGE_SIZE * 5);
782 1.6 bouyer avail += PAGE_SIZE * 5;
783 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
784 1.6 bouyer /*
785 1.6 bouyer * enter L2 pages in the L3.
786 1.6 bouyer * The real L2 kernel PD will be the last one (so that
787 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow).
788 1.6 bouyer */
789 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
790 1.6 bouyer /*
791 1.25 jym * Xen doesn't want R/W mappings in L3 entries, it'll add it
792 1.6 bouyer * itself.
793 1.6 bouyer */
794 1.6 bouyer pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
795 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
796 1.19 jym " -> L3[%#x]\n",
797 1.19 jym (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
798 1.6 bouyer }
799 1.6 bouyer addr += PAGE_SIZE;
800 1.6 bouyer pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
801 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
802 1.19 jym " -> L3[%#x]\n",
803 1.19 jym (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
804 1.6 bouyer
805 1.6 bouyer #else /* PAE */
806 1.4 bouyer pde = bt_pgd;
807 1.6 bouyer #endif /* PTP_LEVELS > 2 */
808 1.2 bouyer
809 1.2 bouyer /* Level 1 */
810 1.2 bouyer page = KERNTEXTOFF;
811 1.2 bouyer for (i = 0; i < new_count; i ++) {
812 1.6 bouyer vaddr_t cur_page = page;
813 1.2 bouyer
814 1.2 bouyer pte = (pd_entry_t *) avail;
815 1.2 bouyer avail += PAGE_SIZE;
816 1.2 bouyer
817 1.2 bouyer memset(pte, 0, PAGE_SIZE);
818 1.2 bouyer while (pl2_pi(page) == pl2_pi (cur_page)) {
819 1.2 bouyer if (page >= map_end) {
820 1.2 bouyer /* not mapped at all */
821 1.2 bouyer pte[pl1_pi(page)] = 0;
822 1.2 bouyer page += PAGE_SIZE;
823 1.2 bouyer continue;
824 1.2 bouyer }
825 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
826 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
827 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
828 1.2 bouyer __PRINTK(("HYPERVISOR_shared_info "
829 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
830 1.19 jym HYPERVISOR_shared_info, pte[pl1_pi(page)]));
831 1.2 bouyer }
832 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
833 1.12 cegger == xen_start_info.console.domU.mfn) {
834 1.2 bouyer xencons_interface = (void *)page;
835 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
836 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
837 1.2 bouyer __PRINTK(("xencons_interface "
838 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
839 1.19 jym xencons_interface, pte[pl1_pi(page)]));
840 1.2 bouyer }
841 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
842 1.7 bouyer == xen_start_info.store_mfn) {
843 1.2 bouyer xenstore_interface = (void *)page;
844 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
845 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
846 1.2 bouyer __PRINTK(("xenstore_interface "
847 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
848 1.19 jym xenstore_interface, pte[pl1_pi(page)]));
849 1.2 bouyer }
850 1.2 bouyer #ifdef DOM0OPS
851 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
852 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
853 1.2 bouyer pte[pl1_pi(page)] =
854 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
855 1.2 bouyer }
856 1.2 bouyer #endif
857 1.4 bouyer pte[pl1_pi(page)] |= PG_k | PG_V;
858 1.2 bouyer if (page < text_end) {
859 1.2 bouyer /* map kernel text RO */
860 1.2 bouyer pte[pl1_pi(page)] |= 0;
861 1.2 bouyer } else if (page >= old_pgd
862 1.2 bouyer && page < old_pgd + (old_count * PAGE_SIZE)) {
863 1.2 bouyer /* map old page tables RO */
864 1.2 bouyer pte[pl1_pi(page)] |= 0;
865 1.2 bouyer } else if (page >= new_pgd &&
866 1.6 bouyer page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
867 1.2 bouyer /* map new page tables RO */
868 1.2 bouyer pte[pl1_pi(page)] |= 0;
869 1.2 bouyer } else {
870 1.2 bouyer /* map page RW */
871 1.2 bouyer pte[pl1_pi(page)] |= PG_RW;
872 1.2 bouyer }
873 1.6 bouyer
874 1.9 tron if ((page >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
875 1.9 tron || page >= new_pgd) {
876 1.19 jym __PRINTK(("va %#lx pa %#lx "
877 1.19 jym "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
878 1.2 bouyer page, page - KERNBASE,
879 1.19 jym pte[pl1_pi(page)], pl1_pi(page)));
880 1.9 tron }
881 1.2 bouyer page += PAGE_SIZE;
882 1.2 bouyer }
883 1.2 bouyer
884 1.6 bouyer addr = ((u_long) pte) - KERNBASE;
885 1.2 bouyer pde[pl2_pi(cur_page)] =
886 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
887 1.19 jym __PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
888 1.19 jym " -> L2[%#x]\n",
889 1.19 jym pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
890 1.2 bouyer /* Mark readonly */
891 1.2 bouyer xen_bt_set_readonly((vaddr_t) pte);
892 1.2 bouyer }
893 1.2 bouyer
894 1.2 bouyer /* Install recursive page tables mapping */
895 1.6 bouyer #ifdef PAE
896 1.6 bouyer /*
897 1.6 bouyer * we need a shadow page for the kernel's L2 page
898 1.6 bouyer * The real L2 kernel PD will be the last one (so that
899 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow.
900 1.6 bouyer */
901 1.6 bouyer memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
902 1.6 bouyer pmap_kl2pd = &pde[L2_SLOT_KERN + NPDPG];
903 1.6 bouyer pmap_kl2paddr = (u_long)pmap_kl2pd - KERNBASE;
904 1.6 bouyer
905 1.6 bouyer /*
906 1.6 bouyer * We don't enter a recursive entry from the L3 PD. Instead,
907 1.6 bouyer * we enter the first 4 L2 pages, which includes the kernel's L2
908 1.6 bouyer * shadow. But we have to entrer the shadow after switching
909 1.6 bouyer * %cr3, or Xen will refcount some PTE with the wrong type.
910 1.6 bouyer */
911 1.6 bouyer addr = (u_long)pde - KERNBASE;
912 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
913 1.6 bouyer pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
914 1.19 jym __PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
915 1.19 jym " entry %#" PRIxPADDR "\n",
916 1.19 jym (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
917 1.19 jym addr, pde[PDIR_SLOT_PTE + i]));
918 1.6 bouyer }
919 1.6 bouyer #if 0
920 1.6 bouyer addr += PAGE_SIZE; /* point to shadow L2 */
921 1.6 bouyer pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
922 1.6 bouyer __PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
923 1.6 bouyer (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
924 1.6 bouyer (int64_t)pde[PDIR_SLOT_PTE + 3]));
925 1.6 bouyer #endif
926 1.14 jym /* Mark tables RO, and pin the kernel's shadow as L2 */
927 1.6 bouyer addr = (u_long)pde - KERNBASE;
928 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
929 1.6 bouyer xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
930 1.6 bouyer if (i == 2 || i == 3)
931 1.6 bouyer continue;
932 1.6 bouyer #if 0
933 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
934 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
935 1.6 bouyer #endif
936 1.6 bouyer }
937 1.6 bouyer if (final) {
938 1.6 bouyer addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
939 1.19 jym __PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
940 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
941 1.6 bouyer }
942 1.6 bouyer #if 0
943 1.6 bouyer addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
944 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
945 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
946 1.6 bouyer #endif
947 1.6 bouyer #else /* PAE */
948 1.26.2.4 cherry /* recursive entry in higher-level per-cpu PD and pmap_kernel() */
949 1.26.2.4 cherry bt_pgd[PDIR_SLOT_PTE] = bt_cpu_pgd[PDIR_SLOT_PTE] =
950 1.4 bouyer xpmap_ptom_masked(new_pgd - KERNBASE) | PG_k | PG_V;
951 1.26.2.4 cherry __PRINTK(("bt_cpu_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
952 1.19 jym " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
953 1.26.2.4 cherry bt_cpu_pgd[PDIR_SLOT_PTE]));
954 1.26.2.4 cherry
955 1.26.2.4 cherry
956 1.2 bouyer /* Mark tables RO */
957 1.2 bouyer xen_bt_set_readonly((vaddr_t) pde);
958 1.6 bouyer #endif
959 1.6 bouyer #if PTP_LEVELS > 2 || defined(PAE)
960 1.2 bouyer xen_bt_set_readonly((vaddr_t) pdtpe);
961 1.4 bouyer #endif
962 1.4 bouyer #if PTP_LEVELS > 3
963 1.2 bouyer xen_bt_set_readonly(new_pgd);
964 1.4 bouyer #endif
965 1.2 bouyer /* Pin the PGD */
966 1.26 jym __PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
967 1.24 jym #ifdef __x86_64__
968 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
969 1.24 jym #elif PAE
970 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
971 1.6 bouyer #else
972 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
973 1.6 bouyer #endif
974 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
975 1.6 bouyer #ifdef PAE
976 1.21 jym PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
977 1.21 jym #else
978 1.26.2.4 cherry PDPpaddr = (u_long)bt_pgd - KERNBASE;
979 1.21 jym #endif
980 1.21 jym
981 1.2 bouyer /* Switch to new tables */
982 1.14 jym __PRINTK(("switch to PGD\n"));
983 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
984 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
985 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
986 1.21 jym
987 1.6 bouyer #ifdef PAE
988 1.6 bouyer if (final) {
989 1.21 jym /* save the address of the L3 page */
990 1.21 jym cpu_info_primary.ci_pae_l3_pdir = pdtpe;
991 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
992 1.21 jym
993 1.6 bouyer /* now enter kernel's PTE mappings */
994 1.6 bouyer addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
995 1.6 bouyer xpq_queue_pte_update(
996 1.6 bouyer xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
997 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V);
998 1.6 bouyer xpq_flush_queue();
999 1.6 bouyer }
1000 1.26.2.4 cherry #elif defined(__x86_64__)
1001 1.26.2.4 cherry if (final) {
1002 1.26.2.4 cherry /* save the address of the shadow L4 pgd page */
1003 1.26.2.4 cherry cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
1004 1.26.2.4 cherry cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
1005 1.26.2.4 cherry }
1006 1.6 bouyer #endif
1007 1.6 bouyer
1008 1.2 bouyer /* Now we can safely reclaim space taken by old tables */
1009 1.2 bouyer
1010 1.14 jym __PRINTK(("unpin old PGD\n"));
1011 1.2 bouyer /* Unpin old PGD */
1012 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
1013 1.2 bouyer /* Mark old tables RW */
1014 1.2 bouyer page = old_pgd;
1015 1.2 bouyer addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
1016 1.2 bouyer addr = xpmap_mtop(addr);
1017 1.6 bouyer pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
1018 1.2 bouyer pte += pl1_pi(page);
1019 1.19 jym __PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
1020 1.19 jym pde[pl2_pi(page)], addr, (long)pte));
1021 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
1022 1.6 bouyer addr = xpmap_ptom(((u_long) pte) - KERNBASE);
1023 1.19 jym XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
1024 1.19 jym "*pte %#" PRIxPADDR "\n",
1025 1.19 jym addr, (long)pte, *pte));
1026 1.6 bouyer xpq_queue_pte_update(addr, *pte | PG_RW);
1027 1.2 bouyer page += PAGE_SIZE;
1028 1.2 bouyer /*
1029 1.2 bouyer * Our ptes are contiguous
1030 1.2 bouyer * so it's safe to just "++" here
1031 1.2 bouyer */
1032 1.2 bouyer pte++;
1033 1.2 bouyer }
1034 1.2 bouyer xpq_flush_queue();
1035 1.26.2.1 cherry xpq_queue_unlock();
1036 1.2 bouyer }
1037 1.2 bouyer
1038 1.2 bouyer
1039 1.2 bouyer /*
1040 1.2 bouyer * Bootstrap helper functions
1041 1.2 bouyer */
1042 1.2 bouyer
1043 1.2 bouyer /*
1044 1.2 bouyer * Mark a page readonly
1045 1.2 bouyer * XXX: assuming vaddr = paddr + KERNBASE
1046 1.2 bouyer */
1047 1.2 bouyer
1048 1.2 bouyer static void
1049 1.2 bouyer xen_bt_set_readonly (vaddr_t page)
1050 1.2 bouyer {
1051 1.2 bouyer pt_entry_t entry;
1052 1.2 bouyer
1053 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
1054 1.4 bouyer entry |= PG_k | PG_V;
1055 1.2 bouyer
1056 1.2 bouyer HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
1057 1.2 bouyer }
1058 1.4 bouyer
1059 1.4 bouyer #ifdef __x86_64__
1060 1.4 bouyer void
1061 1.4 bouyer xen_set_user_pgd(paddr_t page)
1062 1.4 bouyer {
1063 1.4 bouyer struct mmuext_op op;
1064 1.4 bouyer int s = splvm();
1065 1.4 bouyer
1066 1.26.2.1 cherry KASSERT(simple_lock_held(&xpq_lock));
1067 1.4 bouyer xpq_flush_queue();
1068 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
1069 1.4 bouyer op.arg1.mfn = xpmap_phys_to_machine_mapping[page >> PAGE_SHIFT];
1070 1.4 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
1071 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
1072 1.19 jym " directory %#" PRIxPADDR, page);
1073 1.4 bouyer splx(s);
1074 1.4 bouyer }
1075 1.4 bouyer #endif /* __x86_64__ */
1076