x86_xpmap.c revision 1.29 1 1.29 cherry /* $NetBSD: x86_xpmap.c,v 1.29 2011/08/10 09:50:37 cherry Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
5 1.2 bouyer *
6 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.2 bouyer * copyright notice and this permission notice appear in all copies.
9 1.2 bouyer *
10 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.2 bouyer */
18 1.2 bouyer
19 1.2 bouyer /*
20 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
21 1.2 bouyer *
22 1.2 bouyer * Redistribution and use in source and binary forms, with or without
23 1.2 bouyer * modification, are permitted provided that the following conditions
24 1.2 bouyer * are met:
25 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
26 1.2 bouyer * notice, this list of conditions and the following disclaimer.
27 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
28 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
29 1.2 bouyer * documentation and/or other materials provided with the distribution.
30 1.2 bouyer *
31 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
32 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
33 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
34 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
35 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
36 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
37 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
38 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
40 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41 1.2 bouyer *
42 1.2 bouyer */
43 1.2 bouyer
44 1.2 bouyer /*
45 1.2 bouyer *
46 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
47 1.2 bouyer * All rights reserved.
48 1.2 bouyer *
49 1.2 bouyer * Redistribution and use in source and binary forms, with or without
50 1.2 bouyer * modification, are permitted provided that the following conditions
51 1.2 bouyer * are met:
52 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
53 1.2 bouyer * notice, this list of conditions and the following disclaimer.
54 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
55 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
56 1.2 bouyer * documentation and/or other materials provided with the distribution.
57 1.2 bouyer *
58 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
60 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
61 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
62 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
63 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
64 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
65 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
66 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
67 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
68 1.2 bouyer */
69 1.2 bouyer
70 1.2 bouyer
71 1.2 bouyer #include <sys/cdefs.h>
72 1.29 cherry __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.29 2011/08/10 09:50:37 cherry Exp $");
73 1.2 bouyer
74 1.2 bouyer #include "opt_xen.h"
75 1.4 bouyer #include "opt_ddb.h"
76 1.4 bouyer #include "ksyms.h"
77 1.2 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.29 cherry #include <sys/simplelock.h>
81 1.2 bouyer
82 1.2 bouyer #include <uvm/uvm.h>
83 1.2 bouyer
84 1.2 bouyer #include <machine/pmap.h>
85 1.2 bouyer #include <machine/gdt.h>
86 1.2 bouyer #include <xen/xenfunc.h>
87 1.2 bouyer
88 1.2 bouyer #include <dev/isa/isareg.h>
89 1.2 bouyer #include <machine/isa_machdep.h>
90 1.2 bouyer
91 1.2 bouyer #undef XENDEBUG
92 1.2 bouyer /* #define XENDEBUG_SYNC */
93 1.2 bouyer /* #define XENDEBUG_LOW */
94 1.2 bouyer
95 1.2 bouyer #ifdef XENDEBUG
96 1.2 bouyer #define XENPRINTF(x) printf x
97 1.2 bouyer #define XENPRINTK(x) printk x
98 1.2 bouyer #define XENPRINTK2(x) /* printk x */
99 1.2 bouyer
100 1.2 bouyer static char XBUF[256];
101 1.2 bouyer #else
102 1.2 bouyer #define XENPRINTF(x)
103 1.2 bouyer #define XENPRINTK(x)
104 1.2 bouyer #define XENPRINTK2(x)
105 1.2 bouyer #endif
106 1.2 bouyer #define PRINTF(x) printf x
107 1.2 bouyer #define PRINTK(x) printk x
108 1.2 bouyer
109 1.4 bouyer /* on x86_64 kernel runs in ring 3 */
110 1.4 bouyer #ifdef __x86_64__
111 1.4 bouyer #define PG_k PG_u
112 1.4 bouyer #else
113 1.4 bouyer #define PG_k 0
114 1.4 bouyer #endif
115 1.4 bouyer
116 1.2 bouyer volatile shared_info_t *HYPERVISOR_shared_info;
117 1.11 jym /* Xen requires the start_info struct to be page aligned */
118 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
119 1.6 bouyer unsigned long *xpmap_phys_to_machine_mapping;
120 1.2 bouyer
121 1.2 bouyer void xen_failsafe_handler(void);
122 1.2 bouyer
123 1.2 bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
124 1.2 bouyer HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
125 1.2 bouyer
126 1.2 bouyer void
127 1.2 bouyer xen_failsafe_handler(void)
128 1.2 bouyer {
129 1.2 bouyer
130 1.2 bouyer panic("xen_failsafe_handler called!\n");
131 1.2 bouyer }
132 1.2 bouyer
133 1.2 bouyer
134 1.2 bouyer void
135 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
136 1.2 bouyer {
137 1.2 bouyer vaddr_t va;
138 1.2 bouyer vaddr_t end;
139 1.4 bouyer pt_entry_t *ptp;
140 1.2 bouyer int s;
141 1.2 bouyer
142 1.2 bouyer #ifdef __x86_64__
143 1.2 bouyer end = base + (entries << 3);
144 1.2 bouyer #else
145 1.2 bouyer end = base + entries * sizeof(union descriptor);
146 1.2 bouyer #endif
147 1.2 bouyer
148 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
149 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
150 1.2 bouyer ptp = kvtopte(va);
151 1.19 jym XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
152 1.19 jym base, entries, ptp));
153 1.4 bouyer pmap_pte_clearbits(ptp, PG_RW);
154 1.2 bouyer }
155 1.2 bouyer s = splvm();
156 1.29 cherry xpq_queue_lock();
157 1.2 bouyer xpq_queue_set_ldt(base, entries);
158 1.29 cherry xpq_queue_unlock();
159 1.2 bouyer splx(s);
160 1.2 bouyer }
161 1.2 bouyer
162 1.2 bouyer #ifdef XENDEBUG
163 1.2 bouyer void xpq_debug_dump(void);
164 1.2 bouyer #endif
165 1.2 bouyer
166 1.2 bouyer #define XPQUEUE_SIZE 2048
167 1.2 bouyer static mmu_update_t xpq_queue[XPQUEUE_SIZE];
168 1.2 bouyer static int xpq_idx = 0;
169 1.29 cherry static struct simplelock xpq_lock = SIMPLELOCK_INITIALIZER;
170 1.2 bouyer
171 1.2 bouyer void
172 1.29 cherry xpq_queue_lock(void)
173 1.29 cherry {
174 1.29 cherry simple_lock(&xpq_lock);
175 1.29 cherry }
176 1.29 cherry
177 1.29 cherry void
178 1.29 cherry xpq_queue_unlock(void)
179 1.29 cherry {
180 1.29 cherry simple_unlock(&xpq_lock);
181 1.29 cherry }
182 1.29 cherry
183 1.29 cherry /* Must be called with xpq_lock held */
184 1.29 cherry void
185 1.8 cegger xpq_flush_queue(void)
186 1.2 bouyer {
187 1.23 jym int i, ok, ret;
188 1.2 bouyer
189 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
190 1.2 bouyer XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
191 1.2 bouyer for (i = 0; i < xpq_idx; i++)
192 1.19 jym XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
193 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val));
194 1.23 jym
195 1.23 jym ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
196 1.23 jym
197 1.23 jym if (xpq_idx != 0 && ret < 0) {
198 1.22 jym printf("xpq_flush_queue: %d entries (%d successful)\n",
199 1.22 jym xpq_idx, ok);
200 1.2 bouyer for (i = 0; i < xpq_idx; i++)
201 1.3 bouyer printf("0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
202 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
203 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
204 1.2 bouyer }
205 1.2 bouyer xpq_idx = 0;
206 1.2 bouyer }
207 1.2 bouyer
208 1.29 cherry /* Must be called with xpq_lock held */
209 1.2 bouyer static inline void
210 1.2 bouyer xpq_increment_idx(void)
211 1.2 bouyer {
212 1.2 bouyer
213 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
214 1.2 bouyer xpq_idx++;
215 1.2 bouyer if (__predict_false(xpq_idx == XPQUEUE_SIZE))
216 1.2 bouyer xpq_flush_queue();
217 1.2 bouyer }
218 1.2 bouyer
219 1.2 bouyer void
220 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
221 1.2 bouyer {
222 1.6 bouyer XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
223 1.6 bouyer "\n", (int64_t)ma, (int64_t)pa));
224 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
225 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
226 1.2 bouyer xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
227 1.2 bouyer xpq_increment_idx();
228 1.2 bouyer #ifdef XENDEBUG_SYNC
229 1.2 bouyer xpq_flush_queue();
230 1.2 bouyer #endif
231 1.2 bouyer }
232 1.2 bouyer
233 1.2 bouyer void
234 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
235 1.2 bouyer {
236 1.2 bouyer
237 1.6 bouyer KASSERT((ptr & 3) == 0);
238 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
239 1.2 bouyer xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
240 1.2 bouyer xpq_queue[xpq_idx].val = val;
241 1.2 bouyer xpq_increment_idx();
242 1.2 bouyer #ifdef XENDEBUG_SYNC
243 1.2 bouyer xpq_flush_queue();
244 1.2 bouyer #endif
245 1.2 bouyer }
246 1.2 bouyer
247 1.2 bouyer void
248 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
249 1.2 bouyer {
250 1.2 bouyer struct mmuext_op op;
251 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
252 1.2 bouyer xpq_flush_queue();
253 1.2 bouyer
254 1.6 bouyer XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
255 1.6 bouyer (int64_t)pa, (int64_t)pa));
256 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
257 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
258 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
259 1.2 bouyer panic("xpq_queue_pt_switch");
260 1.2 bouyer }
261 1.2 bouyer
262 1.2 bouyer void
263 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
264 1.2 bouyer {
265 1.2 bouyer struct mmuext_op op;
266 1.29 cherry
267 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
268 1.2 bouyer xpq_flush_queue();
269 1.2 bouyer
270 1.24 jym XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
271 1.24 jym lvl + 1, pa));
272 1.2 bouyer
273 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
274 1.24 jym op.cmd = lvl;
275 1.6 bouyer
276 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
277 1.6 bouyer panic("xpq_queue_pin_table");
278 1.6 bouyer }
279 1.6 bouyer
280 1.2 bouyer void
281 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
282 1.2 bouyer {
283 1.2 bouyer struct mmuext_op op;
284 1.29 cherry
285 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
286 1.2 bouyer xpq_flush_queue();
287 1.2 bouyer
288 1.24 jym XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
289 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
290 1.2 bouyer op.cmd = MMUEXT_UNPIN_TABLE;
291 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
292 1.2 bouyer panic("xpq_queue_unpin_table");
293 1.2 bouyer }
294 1.2 bouyer
295 1.2 bouyer void
296 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
297 1.2 bouyer {
298 1.2 bouyer struct mmuext_op op;
299 1.29 cherry
300 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
301 1.2 bouyer xpq_flush_queue();
302 1.2 bouyer
303 1.2 bouyer XENPRINTK2(("xpq_queue_set_ldt\n"));
304 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
305 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
306 1.2 bouyer op.arg1.linear_addr = va;
307 1.2 bouyer op.arg2.nr_ents = entries;
308 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
309 1.2 bouyer panic("xpq_queue_set_ldt");
310 1.2 bouyer }
311 1.2 bouyer
312 1.2 bouyer void
313 1.8 cegger xpq_queue_tlb_flush(void)
314 1.2 bouyer {
315 1.2 bouyer struct mmuext_op op;
316 1.29 cherry
317 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
318 1.2 bouyer xpq_flush_queue();
319 1.2 bouyer
320 1.2 bouyer XENPRINTK2(("xpq_queue_tlb_flush\n"));
321 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
322 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
323 1.2 bouyer panic("xpq_queue_tlb_flush");
324 1.2 bouyer }
325 1.2 bouyer
326 1.2 bouyer void
327 1.8 cegger xpq_flush_cache(void)
328 1.2 bouyer {
329 1.2 bouyer struct mmuext_op op;
330 1.29 cherry int s = splvm(), err;
331 1.29 cherry
332 1.29 cherry xpq_queue_lock();
333 1.2 bouyer xpq_flush_queue();
334 1.2 bouyer
335 1.2 bouyer XENPRINTK2(("xpq_queue_flush_cache\n"));
336 1.2 bouyer op.cmd = MMUEXT_FLUSH_CACHE;
337 1.29 cherry if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0)
338 1.29 cherry printf("errno == %d\n", err);
339 1.2 bouyer panic("xpq_flush_cache");
340 1.29 cherry xpq_queue_unlock();
341 1.29 cherry splx(s); /* XXX: removeme */
342 1.2 bouyer }
343 1.2 bouyer
344 1.2 bouyer void
345 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
346 1.2 bouyer {
347 1.2 bouyer struct mmuext_op op;
348 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
349 1.2 bouyer xpq_flush_queue();
350 1.2 bouyer
351 1.19 jym XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
352 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
353 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
354 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
355 1.2 bouyer panic("xpq_queue_invlpg");
356 1.2 bouyer }
357 1.2 bouyer
358 1.29 cherry void
359 1.29 cherry xen_mcast_invlpg(vaddr_t va, uint32_t cpumask)
360 1.29 cherry {
361 1.29 cherry mmuext_op_t op;
362 1.29 cherry
363 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
364 1.29 cherry
365 1.29 cherry /* Flush pending page updates */
366 1.29 cherry xpq_flush_queue();
367 1.29 cherry
368 1.29 cherry op.cmd = MMUEXT_INVLPG_MULTI;
369 1.29 cherry op.arg1.linear_addr = va;
370 1.29 cherry op.arg2.vcpumask = &cpumask;
371 1.29 cherry
372 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
373 1.29 cherry panic("xpq_queue_invlpg_all");
374 1.29 cherry }
375 1.29 cherry
376 1.29 cherry return;
377 1.29 cherry }
378 1.29 cherry
379 1.29 cherry void
380 1.29 cherry xen_bcast_invlpg(vaddr_t va)
381 1.29 cherry {
382 1.29 cherry mmuext_op_t op;
383 1.29 cherry
384 1.29 cherry /* Flush pending page updates */
385 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
386 1.29 cherry xpq_flush_queue();
387 1.29 cherry
388 1.29 cherry op.cmd = MMUEXT_INVLPG_ALL;
389 1.29 cherry op.arg1.linear_addr = va;
390 1.29 cherry
391 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
392 1.29 cherry panic("xpq_queue_invlpg_all");
393 1.29 cherry }
394 1.29 cherry
395 1.29 cherry return;
396 1.29 cherry }
397 1.29 cherry
398 1.29 cherry /* This is a synchronous call. */
399 1.29 cherry void
400 1.29 cherry xen_mcast_tlbflush(uint32_t cpumask)
401 1.29 cherry {
402 1.29 cherry mmuext_op_t op;
403 1.29 cherry
404 1.29 cherry /* Flush pending page updates */
405 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
406 1.29 cherry xpq_flush_queue();
407 1.29 cherry
408 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
409 1.29 cherry op.arg2.vcpumask = &cpumask;
410 1.29 cherry
411 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
412 1.29 cherry panic("xpq_queue_invlpg_all");
413 1.29 cherry }
414 1.29 cherry
415 1.29 cherry return;
416 1.29 cherry }
417 1.29 cherry
418 1.29 cherry /* This is a synchronous call. */
419 1.29 cherry void
420 1.29 cherry xen_bcast_tlbflush(void)
421 1.29 cherry {
422 1.29 cherry mmuext_op_t op;
423 1.29 cherry
424 1.29 cherry /* Flush pending page updates */
425 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
426 1.29 cherry xpq_flush_queue();
427 1.29 cherry
428 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
429 1.29 cherry
430 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
431 1.29 cherry panic("xpq_queue_invlpg_all");
432 1.29 cherry }
433 1.29 cherry
434 1.29 cherry return;
435 1.29 cherry }
436 1.29 cherry
437 1.29 cherry /* This is a synchronous call. */
438 1.29 cherry void
439 1.29 cherry xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, uint32_t cpumask)
440 1.29 cherry {
441 1.29 cherry KASSERT(eva > sva);
442 1.29 cherry
443 1.29 cherry /* Flush pending page updates */
444 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
445 1.29 cherry xpq_flush_queue();
446 1.29 cherry
447 1.29 cherry /* Align to nearest page boundary */
448 1.29 cherry sva &= ~PAGE_MASK;
449 1.29 cherry eva &= ~PAGE_MASK;
450 1.29 cherry
451 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
452 1.29 cherry xen_mcast_invlpg(sva, cpumask);
453 1.29 cherry }
454 1.29 cherry
455 1.29 cherry return;
456 1.29 cherry }
457 1.29 cherry
458 1.29 cherry /* This is a synchronous call. */
459 1.29 cherry void
460 1.29 cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
461 1.29 cherry {
462 1.29 cherry KASSERT(eva > sva);
463 1.29 cherry
464 1.29 cherry /* Flush pending page updates */
465 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
466 1.29 cherry xpq_flush_queue();
467 1.29 cherry
468 1.29 cherry /* Align to nearest page boundary */
469 1.29 cherry sva &= ~PAGE_MASK;
470 1.29 cherry eva &= ~PAGE_MASK;
471 1.29 cherry
472 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
473 1.29 cherry xen_bcast_invlpg(sva);
474 1.29 cherry }
475 1.29 cherry
476 1.29 cherry return;
477 1.29 cherry }
478 1.29 cherry
479 1.2 bouyer int
480 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
481 1.2 bouyer {
482 1.2 bouyer mmu_update_t op;
483 1.2 bouyer int ok;
484 1.29 cherry
485 1.29 cherry KASSERT(simple_lock_held(&xpq_lock));
486 1.2 bouyer xpq_flush_queue();
487 1.2 bouyer
488 1.6 bouyer op.ptr = ptr;
489 1.2 bouyer op.val = val;
490 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
491 1.2 bouyer return EFAULT;
492 1.2 bouyer return (0);
493 1.2 bouyer }
494 1.2 bouyer
495 1.2 bouyer #ifdef XENDEBUG
496 1.2 bouyer void
497 1.8 cegger xpq_debug_dump(void)
498 1.2 bouyer {
499 1.2 bouyer int i;
500 1.2 bouyer
501 1.2 bouyer XENPRINTK2(("idx: %d\n", xpq_idx));
502 1.2 bouyer for (i = 0; i < xpq_idx; i++) {
503 1.13 cegger snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
504 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
505 1.2 bouyer if (++i < xpq_idx)
506 1.13 cegger snprintf(XBUF + strlen(XBUF),
507 1.13 cegger sizeof(XBUF) - strlen(XBUF),
508 1.13 cegger "%" PRIx64 " %08" PRIx64,
509 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
510 1.2 bouyer if (++i < xpq_idx)
511 1.13 cegger snprintf(XBUF + strlen(XBUF),
512 1.13 cegger sizeof(XBUF) - strlen(XBUF),
513 1.13 cegger "%" PRIx64 " %08" PRIx64,
514 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
515 1.2 bouyer if (++i < xpq_idx)
516 1.13 cegger snprintf(XBUF + strlen(XBUF),
517 1.13 cegger sizeof(XBUF) - strlen(XBUF),
518 1.13 cegger "%" PRIx64 " %08" PRIx64,
519 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
520 1.2 bouyer XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
521 1.2 bouyer }
522 1.2 bouyer }
523 1.2 bouyer #endif
524 1.2 bouyer
525 1.2 bouyer
526 1.2 bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
527 1.2 bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
528 1.2 bouyer
529 1.2 bouyer static void xen_bt_set_readonly (vaddr_t);
530 1.2 bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
531 1.2 bouyer
532 1.2 bouyer /* How many PDEs ? */
533 1.2 bouyer #if L2_SLOT_KERNBASE > 0
534 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
535 1.2 bouyer #else
536 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
537 1.2 bouyer #endif
538 1.2 bouyer
539 1.2 bouyer /*
540 1.2 bouyer * Construct and switch to new pagetables
541 1.2 bouyer * first_avail is the first vaddr we can use after
542 1.2 bouyer * we get rid of Xen pagetables
543 1.2 bouyer */
544 1.2 bouyer
545 1.2 bouyer vaddr_t xen_pmap_bootstrap (void);
546 1.2 bouyer
547 1.2 bouyer /*
548 1.2 bouyer * Function to get rid of Xen bootstrap tables
549 1.2 bouyer */
550 1.2 bouyer
551 1.6 bouyer /* How many PDP do we need: */
552 1.6 bouyer #ifdef PAE
553 1.6 bouyer /*
554 1.6 bouyer * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
555 1.6 bouyer * all of them mapped by the L3 page. We also need a shadow page
556 1.6 bouyer * for L3[3].
557 1.6 bouyer */
558 1.6 bouyer static const int l2_4_count = 6;
559 1.6 bouyer #else
560 1.6 bouyer static const int l2_4_count = PTP_LEVELS - 1;
561 1.6 bouyer #endif
562 1.6 bouyer
563 1.2 bouyer vaddr_t
564 1.8 cegger xen_pmap_bootstrap(void)
565 1.2 bouyer {
566 1.4 bouyer int count, oldcount;
567 1.4 bouyer long mapsize;
568 1.2 bouyer vaddr_t bootstrap_tables, init_tables;
569 1.2 bouyer
570 1.6 bouyer xpmap_phys_to_machine_mapping =
571 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
572 1.2 bouyer init_tables = xen_start_info.pt_base;
573 1.2 bouyer __PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
574 1.2 bouyer
575 1.2 bouyer /* Space after Xen boostrap tables should be free */
576 1.2 bouyer bootstrap_tables = xen_start_info.pt_base +
577 1.2 bouyer (xen_start_info.nr_pt_frames * PAGE_SIZE);
578 1.2 bouyer
579 1.4 bouyer /*
580 1.4 bouyer * Calculate how many space we need
581 1.4 bouyer * first everything mapped before the Xen bootstrap tables
582 1.4 bouyer */
583 1.4 bouyer mapsize = init_tables - KERNTEXTOFF;
584 1.4 bouyer /* after the tables we'll have:
585 1.4 bouyer * - UAREA
586 1.4 bouyer * - dummy user PGD (x86_64)
587 1.4 bouyer * - HYPERVISOR_shared_info
588 1.4 bouyer * - ISA I/O mem (if needed)
589 1.4 bouyer */
590 1.4 bouyer mapsize += UPAGES * NBPG;
591 1.4 bouyer #ifdef __x86_64__
592 1.4 bouyer mapsize += NBPG;
593 1.4 bouyer #endif
594 1.4 bouyer mapsize += NBPG;
595 1.2 bouyer
596 1.2 bouyer #ifdef DOM0OPS
597 1.10 cegger if (xendomain_is_dom0()) {
598 1.2 bouyer /* space for ISA I/O mem */
599 1.4 bouyer mapsize += IOM_SIZE;
600 1.4 bouyer }
601 1.4 bouyer #endif
602 1.4 bouyer /* at this point mapsize doens't include the table size */
603 1.4 bouyer
604 1.4 bouyer #ifdef __x86_64__
605 1.4 bouyer count = TABLE_L2_ENTRIES;
606 1.4 bouyer #else
607 1.4 bouyer count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
608 1.4 bouyer #endif /* __x86_64__ */
609 1.4 bouyer
610 1.4 bouyer /* now compute how many L2 pages we need exactly */
611 1.4 bouyer XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
612 1.4 bouyer while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
613 1.4 bouyer ((long)count << L2_SHIFT) + KERNBASE) {
614 1.4 bouyer count++;
615 1.2 bouyer }
616 1.4 bouyer #ifndef __x86_64__
617 1.5 bouyer /*
618 1.5 bouyer * one more L2 page: we'll alocate several pages after kva_start
619 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
620 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
621 1.5 bouyer * pmap_growkernel() will be called anyway.
622 1.5 bouyer */
623 1.5 bouyer count++;
624 1.4 bouyer nkptp[1] = count;
625 1.2 bouyer #endif
626 1.2 bouyer
627 1.4 bouyer /*
628 1.4 bouyer * install bootstrap pages. We may need more L2 pages than will
629 1.4 bouyer * have the final table here, as it's installed after the final table
630 1.4 bouyer */
631 1.4 bouyer oldcount = count;
632 1.4 bouyer
633 1.4 bouyer bootstrap_again:
634 1.4 bouyer XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
635 1.2 bouyer /*
636 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
637 1.2 bouyer * move bootstrap tables if necessary
638 1.2 bouyer */
639 1.4 bouyer if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
640 1.2 bouyer bootstrap_tables = init_tables +
641 1.4 bouyer ((count + l2_4_count) * PAGE_SIZE);
642 1.4 bouyer /* make sure we have enough to map the bootstrap_tables */
643 1.4 bouyer if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
644 1.4 bouyer ((long)oldcount << L2_SHIFT) + KERNBASE) {
645 1.4 bouyer oldcount++;
646 1.4 bouyer goto bootstrap_again;
647 1.4 bouyer }
648 1.2 bouyer
649 1.2 bouyer /* Create temporary tables */
650 1.2 bouyer xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
651 1.4 bouyer xen_start_info.nr_pt_frames, oldcount, 0);
652 1.2 bouyer
653 1.2 bouyer /* Create final tables */
654 1.2 bouyer xen_bootstrap_tables(bootstrap_tables, init_tables,
655 1.4 bouyer oldcount + l2_4_count, count, 1);
656 1.2 bouyer
657 1.4 bouyer /* zero out free space after tables */
658 1.4 bouyer memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
659 1.4 bouyer (UPAGES + 1) * NBPG);
660 1.28 rmind
661 1.28 rmind /* Finally, flush TLB. */
662 1.28 rmind xpq_queue_tlb_flush();
663 1.28 rmind
664 1.4 bouyer return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
665 1.2 bouyer }
666 1.2 bouyer
667 1.2 bouyer
668 1.2 bouyer /*
669 1.2 bouyer * Build a new table and switch to it
670 1.2 bouyer * old_count is # of old tables (including PGD, PDTPE and PDE)
671 1.2 bouyer * new_count is # of new tables (PTE only)
672 1.2 bouyer * we assume areas don't overlap
673 1.2 bouyer */
674 1.2 bouyer static void
675 1.2 bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
676 1.2 bouyer int old_count, int new_count, int final)
677 1.2 bouyer {
678 1.2 bouyer pd_entry_t *pdtpe, *pde, *pte;
679 1.2 bouyer pd_entry_t *cur_pgd, *bt_pgd;
680 1.6 bouyer paddr_t addr;
681 1.6 bouyer vaddr_t page, avail, text_end, map_end;
682 1.2 bouyer int i;
683 1.2 bouyer extern char __data_start;
684 1.2 bouyer
685 1.19 jym __PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
686 1.19 jym " %d, %d)\n",
687 1.2 bouyer old_pgd, new_pgd, old_count, new_count));
688 1.2 bouyer text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
689 1.2 bouyer /*
690 1.2 bouyer * size of R/W area after kernel text:
691 1.2 bouyer * xencons_interface (if present)
692 1.2 bouyer * xenstore_interface (if present)
693 1.6 bouyer * table pages (new_count + l2_4_count entries)
694 1.2 bouyer * extra mappings (only when final is true):
695 1.4 bouyer * UAREA
696 1.4 bouyer * dummy user PGD (x86_64 only)/gdt page (i386 only)
697 1.2 bouyer * HYPERVISOR_shared_info
698 1.2 bouyer * ISA I/O mem (if needed)
699 1.2 bouyer */
700 1.6 bouyer map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
701 1.2 bouyer if (final) {
702 1.4 bouyer map_end += (UPAGES + 1) * NBPG;
703 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
704 1.2 bouyer map_end += NBPG;
705 1.2 bouyer }
706 1.4 bouyer /*
707 1.4 bouyer * we always set atdevbase, as it's used by init386 to find the first
708 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
709 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
710 1.4 bouyer * this case.
711 1.4 bouyer */
712 1.4 bouyer if (final)
713 1.4 bouyer atdevbase = map_end;
714 1.2 bouyer #ifdef DOM0OPS
715 1.10 cegger if (final && xendomain_is_dom0()) {
716 1.2 bouyer /* ISA I/O mem */
717 1.2 bouyer map_end += IOM_SIZE;
718 1.2 bouyer }
719 1.2 bouyer #endif /* DOM0OPS */
720 1.2 bouyer
721 1.2 bouyer __PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
722 1.2 bouyer text_end, map_end));
723 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
724 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
725 1.2 bouyer
726 1.2 bouyer /*
727 1.2 bouyer * Create bootstrap page tables
728 1.2 bouyer * What we need:
729 1.2 bouyer * - a PGD (level 4)
730 1.2 bouyer * - a PDTPE (level 3)
731 1.2 bouyer * - a PDE (level2)
732 1.2 bouyer * - some PTEs (level 1)
733 1.2 bouyer */
734 1.2 bouyer
735 1.2 bouyer cur_pgd = (pd_entry_t *) old_pgd;
736 1.2 bouyer bt_pgd = (pd_entry_t *) new_pgd;
737 1.2 bouyer memset (bt_pgd, 0, PAGE_SIZE);
738 1.2 bouyer avail = new_pgd + PAGE_SIZE;
739 1.4 bouyer #if PTP_LEVELS > 3
740 1.2 bouyer /* Install level 3 */
741 1.2 bouyer pdtpe = (pd_entry_t *) avail;
742 1.2 bouyer memset (pdtpe, 0, PAGE_SIZE);
743 1.2 bouyer avail += PAGE_SIZE;
744 1.2 bouyer
745 1.6 bouyer addr = ((u_long) pdtpe) - KERNBASE;
746 1.2 bouyer bt_pgd[pl4_pi(KERNTEXTOFF)] =
747 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
748 1.2 bouyer
749 1.19 jym __PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
750 1.19 jym " -> L4[%#x]\n",
751 1.19 jym pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
752 1.4 bouyer #else
753 1.4 bouyer pdtpe = bt_pgd;
754 1.4 bouyer #endif /* PTP_LEVELS > 3 */
755 1.2 bouyer
756 1.4 bouyer #if PTP_LEVELS > 2
757 1.2 bouyer /* Level 2 */
758 1.2 bouyer pde = (pd_entry_t *) avail;
759 1.2 bouyer memset(pde, 0, PAGE_SIZE);
760 1.2 bouyer avail += PAGE_SIZE;
761 1.2 bouyer
762 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
763 1.2 bouyer pdtpe[pl3_pi(KERNTEXTOFF)] =
764 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
765 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
766 1.19 jym " -> L3[%#x]\n",
767 1.19 jym pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
768 1.6 bouyer #elif defined(PAE)
769 1.6 bouyer /* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
770 1.6 bouyer pde = (pd_entry_t *) avail;
771 1.6 bouyer memset(pde, 0, PAGE_SIZE * 5);
772 1.6 bouyer avail += PAGE_SIZE * 5;
773 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
774 1.6 bouyer /*
775 1.6 bouyer * enter L2 pages in the L3.
776 1.6 bouyer * The real L2 kernel PD will be the last one (so that
777 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow).
778 1.6 bouyer */
779 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
780 1.6 bouyer /*
781 1.25 jym * Xen doesn't want R/W mappings in L3 entries, it'll add it
782 1.6 bouyer * itself.
783 1.6 bouyer */
784 1.6 bouyer pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
785 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
786 1.19 jym " -> L3[%#x]\n",
787 1.19 jym (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
788 1.6 bouyer }
789 1.6 bouyer addr += PAGE_SIZE;
790 1.6 bouyer pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
791 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
792 1.19 jym " -> L3[%#x]\n",
793 1.19 jym (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
794 1.6 bouyer
795 1.6 bouyer #else /* PAE */
796 1.4 bouyer pde = bt_pgd;
797 1.6 bouyer #endif /* PTP_LEVELS > 2 */
798 1.2 bouyer
799 1.2 bouyer /* Level 1 */
800 1.2 bouyer page = KERNTEXTOFF;
801 1.2 bouyer for (i = 0; i < new_count; i ++) {
802 1.6 bouyer vaddr_t cur_page = page;
803 1.2 bouyer
804 1.2 bouyer pte = (pd_entry_t *) avail;
805 1.2 bouyer avail += PAGE_SIZE;
806 1.2 bouyer
807 1.2 bouyer memset(pte, 0, PAGE_SIZE);
808 1.2 bouyer while (pl2_pi(page) == pl2_pi (cur_page)) {
809 1.2 bouyer if (page >= map_end) {
810 1.2 bouyer /* not mapped at all */
811 1.2 bouyer pte[pl1_pi(page)] = 0;
812 1.2 bouyer page += PAGE_SIZE;
813 1.2 bouyer continue;
814 1.2 bouyer }
815 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
816 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
817 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
818 1.2 bouyer __PRINTK(("HYPERVISOR_shared_info "
819 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
820 1.19 jym HYPERVISOR_shared_info, pte[pl1_pi(page)]));
821 1.2 bouyer }
822 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
823 1.12 cegger == xen_start_info.console.domU.mfn) {
824 1.2 bouyer xencons_interface = (void *)page;
825 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
826 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
827 1.2 bouyer __PRINTK(("xencons_interface "
828 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
829 1.19 jym xencons_interface, pte[pl1_pi(page)]));
830 1.2 bouyer }
831 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
832 1.7 bouyer == xen_start_info.store_mfn) {
833 1.2 bouyer xenstore_interface = (void *)page;
834 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
835 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
836 1.2 bouyer __PRINTK(("xenstore_interface "
837 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
838 1.19 jym xenstore_interface, pte[pl1_pi(page)]));
839 1.2 bouyer }
840 1.2 bouyer #ifdef DOM0OPS
841 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
842 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
843 1.2 bouyer pte[pl1_pi(page)] =
844 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
845 1.2 bouyer }
846 1.2 bouyer #endif
847 1.4 bouyer pte[pl1_pi(page)] |= PG_k | PG_V;
848 1.2 bouyer if (page < text_end) {
849 1.2 bouyer /* map kernel text RO */
850 1.2 bouyer pte[pl1_pi(page)] |= 0;
851 1.2 bouyer } else if (page >= old_pgd
852 1.2 bouyer && page < old_pgd + (old_count * PAGE_SIZE)) {
853 1.2 bouyer /* map old page tables RO */
854 1.2 bouyer pte[pl1_pi(page)] |= 0;
855 1.2 bouyer } else if (page >= new_pgd &&
856 1.6 bouyer page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
857 1.2 bouyer /* map new page tables RO */
858 1.2 bouyer pte[pl1_pi(page)] |= 0;
859 1.2 bouyer } else {
860 1.2 bouyer /* map page RW */
861 1.2 bouyer pte[pl1_pi(page)] |= PG_RW;
862 1.2 bouyer }
863 1.6 bouyer
864 1.9 tron if ((page >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
865 1.9 tron || page >= new_pgd) {
866 1.19 jym __PRINTK(("va %#lx pa %#lx "
867 1.19 jym "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
868 1.2 bouyer page, page - KERNBASE,
869 1.19 jym pte[pl1_pi(page)], pl1_pi(page)));
870 1.9 tron }
871 1.2 bouyer page += PAGE_SIZE;
872 1.2 bouyer }
873 1.2 bouyer
874 1.6 bouyer addr = ((u_long) pte) - KERNBASE;
875 1.2 bouyer pde[pl2_pi(cur_page)] =
876 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
877 1.19 jym __PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
878 1.19 jym " -> L2[%#x]\n",
879 1.19 jym pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
880 1.2 bouyer /* Mark readonly */
881 1.2 bouyer xen_bt_set_readonly((vaddr_t) pte);
882 1.2 bouyer }
883 1.2 bouyer
884 1.2 bouyer /* Install recursive page tables mapping */
885 1.6 bouyer #ifdef PAE
886 1.6 bouyer /*
887 1.6 bouyer * we need a shadow page for the kernel's L2 page
888 1.6 bouyer * The real L2 kernel PD will be the last one (so that
889 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow.
890 1.6 bouyer */
891 1.6 bouyer memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
892 1.6 bouyer pmap_kl2pd = &pde[L2_SLOT_KERN + NPDPG];
893 1.6 bouyer pmap_kl2paddr = (u_long)pmap_kl2pd - KERNBASE;
894 1.6 bouyer
895 1.6 bouyer /*
896 1.6 bouyer * We don't enter a recursive entry from the L3 PD. Instead,
897 1.6 bouyer * we enter the first 4 L2 pages, which includes the kernel's L2
898 1.6 bouyer * shadow. But we have to entrer the shadow after switching
899 1.6 bouyer * %cr3, or Xen will refcount some PTE with the wrong type.
900 1.6 bouyer */
901 1.6 bouyer addr = (u_long)pde - KERNBASE;
902 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
903 1.6 bouyer pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
904 1.19 jym __PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
905 1.19 jym " entry %#" PRIxPADDR "\n",
906 1.19 jym (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
907 1.19 jym addr, pde[PDIR_SLOT_PTE + i]));
908 1.6 bouyer }
909 1.6 bouyer #if 0
910 1.6 bouyer addr += PAGE_SIZE; /* point to shadow L2 */
911 1.6 bouyer pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
912 1.6 bouyer __PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
913 1.6 bouyer (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
914 1.6 bouyer (int64_t)pde[PDIR_SLOT_PTE + 3]));
915 1.6 bouyer #endif
916 1.14 jym /* Mark tables RO, and pin the kernel's shadow as L2 */
917 1.6 bouyer addr = (u_long)pde - KERNBASE;
918 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
919 1.6 bouyer xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
920 1.6 bouyer if (i == 2 || i == 3)
921 1.6 bouyer continue;
922 1.6 bouyer #if 0
923 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
924 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
925 1.6 bouyer #endif
926 1.6 bouyer }
927 1.6 bouyer if (final) {
928 1.6 bouyer addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
929 1.19 jym __PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
930 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
931 1.6 bouyer }
932 1.6 bouyer #if 0
933 1.6 bouyer addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
934 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
935 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
936 1.6 bouyer #endif
937 1.6 bouyer #else /* PAE */
938 1.6 bouyer /* recursive entry in higher-level PD */
939 1.2 bouyer bt_pgd[PDIR_SLOT_PTE] =
940 1.4 bouyer xpmap_ptom_masked(new_pgd - KERNBASE) | PG_k | PG_V;
941 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
942 1.19 jym " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
943 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
944 1.2 bouyer /* Mark tables RO */
945 1.2 bouyer xen_bt_set_readonly((vaddr_t) pde);
946 1.6 bouyer #endif
947 1.6 bouyer #if PTP_LEVELS > 2 || defined(PAE)
948 1.2 bouyer xen_bt_set_readonly((vaddr_t) pdtpe);
949 1.4 bouyer #endif
950 1.4 bouyer #if PTP_LEVELS > 3
951 1.2 bouyer xen_bt_set_readonly(new_pgd);
952 1.4 bouyer #endif
953 1.2 bouyer /* Pin the PGD */
954 1.26 jym __PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
955 1.24 jym #ifdef __x86_64__
956 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
957 1.24 jym #elif PAE
958 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
959 1.6 bouyer #else
960 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
961 1.6 bouyer #endif
962 1.21 jym
963 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
964 1.6 bouyer #ifdef PAE
965 1.21 jym PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
966 1.21 jym #else
967 1.21 jym PDPpaddr = (u_long)new_pgd - KERNBASE;
968 1.21 jym #endif
969 1.21 jym
970 1.2 bouyer /* Switch to new tables */
971 1.14 jym __PRINTK(("switch to PGD\n"));
972 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
973 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
974 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
975 1.21 jym
976 1.6 bouyer #ifdef PAE
977 1.6 bouyer if (final) {
978 1.21 jym /* save the address of the L3 page */
979 1.21 jym cpu_info_primary.ci_pae_l3_pdir = pdtpe;
980 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
981 1.21 jym
982 1.6 bouyer /* now enter kernel's PTE mappings */
983 1.6 bouyer addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
984 1.6 bouyer xpq_queue_pte_update(
985 1.6 bouyer xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
986 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V);
987 1.6 bouyer xpq_flush_queue();
988 1.6 bouyer }
989 1.6 bouyer #endif
990 1.6 bouyer
991 1.2 bouyer /* Now we can safely reclaim space taken by old tables */
992 1.2 bouyer
993 1.14 jym __PRINTK(("unpin old PGD\n"));
994 1.2 bouyer /* Unpin old PGD */
995 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
996 1.2 bouyer /* Mark old tables RW */
997 1.2 bouyer page = old_pgd;
998 1.2 bouyer addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
999 1.2 bouyer addr = xpmap_mtop(addr);
1000 1.6 bouyer pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
1001 1.2 bouyer pte += pl1_pi(page);
1002 1.19 jym __PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
1003 1.19 jym pde[pl2_pi(page)], addr, (long)pte));
1004 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
1005 1.6 bouyer addr = xpmap_ptom(((u_long) pte) - KERNBASE);
1006 1.19 jym XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
1007 1.19 jym "*pte %#" PRIxPADDR "\n",
1008 1.19 jym addr, (long)pte, *pte));
1009 1.6 bouyer xpq_queue_pte_update(addr, *pte | PG_RW);
1010 1.2 bouyer page += PAGE_SIZE;
1011 1.2 bouyer /*
1012 1.2 bouyer * Our ptes are contiguous
1013 1.2 bouyer * so it's safe to just "++" here
1014 1.2 bouyer */
1015 1.2 bouyer pte++;
1016 1.2 bouyer }
1017 1.2 bouyer xpq_flush_queue();
1018 1.2 bouyer }
1019 1.2 bouyer
1020 1.2 bouyer
1021 1.2 bouyer /*
1022 1.2 bouyer * Bootstrap helper functions
1023 1.2 bouyer */
1024 1.2 bouyer
1025 1.2 bouyer /*
1026 1.2 bouyer * Mark a page readonly
1027 1.2 bouyer * XXX: assuming vaddr = paddr + KERNBASE
1028 1.2 bouyer */
1029 1.2 bouyer
1030 1.2 bouyer static void
1031 1.2 bouyer xen_bt_set_readonly (vaddr_t page)
1032 1.2 bouyer {
1033 1.2 bouyer pt_entry_t entry;
1034 1.2 bouyer
1035 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
1036 1.4 bouyer entry |= PG_k | PG_V;
1037 1.2 bouyer
1038 1.2 bouyer HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
1039 1.2 bouyer }
1040 1.4 bouyer
1041 1.4 bouyer #ifdef __x86_64__
1042 1.4 bouyer void
1043 1.4 bouyer xen_set_user_pgd(paddr_t page)
1044 1.4 bouyer {
1045 1.4 bouyer struct mmuext_op op;
1046 1.4 bouyer int s = splvm();
1047 1.4 bouyer
1048 1.4 bouyer xpq_flush_queue();
1049 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
1050 1.4 bouyer op.arg1.mfn = xpmap_phys_to_machine_mapping[page >> PAGE_SHIFT];
1051 1.4 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
1052 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
1053 1.19 jym " directory %#" PRIxPADDR, page);
1054 1.4 bouyer splx(s);
1055 1.4 bouyer }
1056 1.4 bouyer #endif /* __x86_64__ */
1057