x86_xpmap.c revision 1.37 1 1.37 cherry /* $NetBSD: x86_xpmap.c,v 1.37 2012/01/09 13:04:13 cherry Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
5 1.2 bouyer *
6 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.2 bouyer * copyright notice and this permission notice appear in all copies.
9 1.2 bouyer *
10 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.2 bouyer */
18 1.2 bouyer
19 1.2 bouyer /*
20 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
21 1.2 bouyer *
22 1.2 bouyer * Redistribution and use in source and binary forms, with or without
23 1.2 bouyer * modification, are permitted provided that the following conditions
24 1.2 bouyer * are met:
25 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
26 1.2 bouyer * notice, this list of conditions and the following disclaimer.
27 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
28 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
29 1.2 bouyer * documentation and/or other materials provided with the distribution.
30 1.2 bouyer *
31 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
32 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
33 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
34 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
35 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
36 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
37 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
38 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
40 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41 1.2 bouyer *
42 1.2 bouyer */
43 1.2 bouyer
44 1.2 bouyer /*
45 1.2 bouyer *
46 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
47 1.2 bouyer * All rights reserved.
48 1.2 bouyer *
49 1.2 bouyer * Redistribution and use in source and binary forms, with or without
50 1.2 bouyer * modification, are permitted provided that the following conditions
51 1.2 bouyer * are met:
52 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
53 1.2 bouyer * notice, this list of conditions and the following disclaimer.
54 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
55 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
56 1.2 bouyer * documentation and/or other materials provided with the distribution.
57 1.2 bouyer *
58 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
60 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
61 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
62 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
63 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
64 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
65 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
66 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
67 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
68 1.2 bouyer */
69 1.2 bouyer
70 1.2 bouyer
71 1.2 bouyer #include <sys/cdefs.h>
72 1.37 cherry __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.37 2012/01/09 13:04:13 cherry Exp $");
73 1.2 bouyer
74 1.2 bouyer #include "opt_xen.h"
75 1.4 bouyer #include "opt_ddb.h"
76 1.4 bouyer #include "ksyms.h"
77 1.2 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.29 cherry #include <sys/simplelock.h>
81 1.2 bouyer
82 1.2 bouyer #include <uvm/uvm.h>
83 1.2 bouyer
84 1.2 bouyer #include <machine/pmap.h>
85 1.2 bouyer #include <machine/gdt.h>
86 1.2 bouyer #include <xen/xenfunc.h>
87 1.2 bouyer
88 1.2 bouyer #include <dev/isa/isareg.h>
89 1.2 bouyer #include <machine/isa_machdep.h>
90 1.2 bouyer
91 1.2 bouyer #undef XENDEBUG
92 1.2 bouyer /* #define XENDEBUG_SYNC */
93 1.2 bouyer /* #define XENDEBUG_LOW */
94 1.2 bouyer
95 1.2 bouyer #ifdef XENDEBUG
96 1.2 bouyer #define XENPRINTF(x) printf x
97 1.2 bouyer #define XENPRINTK(x) printk x
98 1.2 bouyer #define XENPRINTK2(x) /* printk x */
99 1.2 bouyer
100 1.2 bouyer static char XBUF[256];
101 1.2 bouyer #else
102 1.2 bouyer #define XENPRINTF(x)
103 1.2 bouyer #define XENPRINTK(x)
104 1.2 bouyer #define XENPRINTK2(x)
105 1.2 bouyer #endif
106 1.2 bouyer #define PRINTF(x) printf x
107 1.2 bouyer #define PRINTK(x) printk x
108 1.2 bouyer
109 1.4 bouyer /* on x86_64 kernel runs in ring 3 */
110 1.4 bouyer #ifdef __x86_64__
111 1.4 bouyer #define PG_k PG_u
112 1.4 bouyer #else
113 1.4 bouyer #define PG_k 0
114 1.4 bouyer #endif
115 1.4 bouyer
116 1.2 bouyer volatile shared_info_t *HYPERVISOR_shared_info;
117 1.11 jym /* Xen requires the start_info struct to be page aligned */
118 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
119 1.6 bouyer unsigned long *xpmap_phys_to_machine_mapping;
120 1.37 cherry kmutex_t pte_lock;
121 1.2 bouyer
122 1.2 bouyer void xen_failsafe_handler(void);
123 1.2 bouyer
124 1.2 bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
125 1.2 bouyer HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
126 1.2 bouyer
127 1.2 bouyer void
128 1.2 bouyer xen_failsafe_handler(void)
129 1.2 bouyer {
130 1.2 bouyer
131 1.2 bouyer panic("xen_failsafe_handler called!\n");
132 1.2 bouyer }
133 1.2 bouyer
134 1.2 bouyer
135 1.2 bouyer void
136 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
137 1.2 bouyer {
138 1.2 bouyer vaddr_t va;
139 1.2 bouyer vaddr_t end;
140 1.4 bouyer pt_entry_t *ptp;
141 1.2 bouyer int s;
142 1.2 bouyer
143 1.2 bouyer #ifdef __x86_64__
144 1.2 bouyer end = base + (entries << 3);
145 1.2 bouyer #else
146 1.2 bouyer end = base + entries * sizeof(union descriptor);
147 1.2 bouyer #endif
148 1.2 bouyer
149 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
150 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
151 1.2 bouyer ptp = kvtopte(va);
152 1.19 jym XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
153 1.19 jym base, entries, ptp));
154 1.4 bouyer pmap_pte_clearbits(ptp, PG_RW);
155 1.2 bouyer }
156 1.2 bouyer s = splvm();
157 1.2 bouyer xpq_queue_set_ldt(base, entries);
158 1.2 bouyer splx(s);
159 1.2 bouyer }
160 1.2 bouyer
161 1.2 bouyer #ifdef XENDEBUG
162 1.2 bouyer void xpq_debug_dump(void);
163 1.2 bouyer #endif
164 1.2 bouyer
165 1.2 bouyer #define XPQUEUE_SIZE 2048
166 1.35 cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
167 1.35 cherry static int xpq_idx_array[MAXCPUS];
168 1.30 cherry
169 1.35 cherry extern struct cpu_info * (*xpq_cpu)(void);
170 1.2 bouyer
171 1.2 bouyer void
172 1.35 cherry xpq_flush_queue(void)
173 1.30 cherry {
174 1.35 cherry int i, ok = 0, ret;
175 1.30 cherry
176 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
177 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
178 1.2 bouyer
179 1.2 bouyer XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
180 1.2 bouyer for (i = 0; i < xpq_idx; i++)
181 1.19 jym XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
182 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val));
183 1.23 jym
184 1.35 cherry retry:
185 1.23 jym ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
186 1.23 jym
187 1.23 jym if (xpq_idx != 0 && ret < 0) {
188 1.22 jym printf("xpq_flush_queue: %d entries (%d successful)\n",
189 1.22 jym xpq_idx, ok);
190 1.35 cherry
191 1.35 cherry if (ok != 0) {
192 1.35 cherry xpq_queue += ok;
193 1.35 cherry xpq_idx -= ok;
194 1.35 cherry ok = 0;
195 1.35 cherry goto retry;
196 1.35 cherry }
197 1.35 cherry
198 1.2 bouyer for (i = 0; i < xpq_idx; i++)
199 1.3 bouyer printf("0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
200 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
201 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
202 1.2 bouyer }
203 1.35 cherry xpq_idx_array[xpq_cpu()->ci_cpuid] = 0;
204 1.2 bouyer }
205 1.2 bouyer
206 1.2 bouyer static inline void
207 1.2 bouyer xpq_increment_idx(void)
208 1.2 bouyer {
209 1.2 bouyer
210 1.35 cherry if (__predict_false(++xpq_idx_array[xpq_cpu()->ci_cpuid] == XPQUEUE_SIZE))
211 1.2 bouyer xpq_flush_queue();
212 1.2 bouyer }
213 1.2 bouyer
214 1.2 bouyer void
215 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
216 1.2 bouyer {
217 1.35 cherry
218 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
219 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
220 1.35 cherry
221 1.6 bouyer XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
222 1.6 bouyer "\n", (int64_t)ma, (int64_t)pa));
223 1.35 cherry
224 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
225 1.2 bouyer xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
226 1.2 bouyer xpq_increment_idx();
227 1.2 bouyer #ifdef XENDEBUG_SYNC
228 1.2 bouyer xpq_flush_queue();
229 1.2 bouyer #endif
230 1.2 bouyer }
231 1.2 bouyer
232 1.2 bouyer void
233 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
234 1.2 bouyer {
235 1.2 bouyer
236 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
237 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
238 1.35 cherry
239 1.6 bouyer KASSERT((ptr & 3) == 0);
240 1.2 bouyer xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
241 1.2 bouyer xpq_queue[xpq_idx].val = val;
242 1.2 bouyer xpq_increment_idx();
243 1.2 bouyer #ifdef XENDEBUG_SYNC
244 1.2 bouyer xpq_flush_queue();
245 1.2 bouyer #endif
246 1.2 bouyer }
247 1.2 bouyer
248 1.2 bouyer void
249 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
250 1.2 bouyer {
251 1.2 bouyer struct mmuext_op op;
252 1.2 bouyer xpq_flush_queue();
253 1.2 bouyer
254 1.6 bouyer XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
255 1.6 bouyer (int64_t)pa, (int64_t)pa));
256 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
257 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
258 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
259 1.2 bouyer panic("xpq_queue_pt_switch");
260 1.2 bouyer }
261 1.2 bouyer
262 1.2 bouyer void
263 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
264 1.2 bouyer {
265 1.2 bouyer struct mmuext_op op;
266 1.29 cherry
267 1.2 bouyer xpq_flush_queue();
268 1.2 bouyer
269 1.24 jym XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
270 1.24 jym lvl + 1, pa));
271 1.2 bouyer
272 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
273 1.24 jym op.cmd = lvl;
274 1.6 bouyer
275 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
276 1.6 bouyer panic("xpq_queue_pin_table");
277 1.6 bouyer }
278 1.6 bouyer
279 1.2 bouyer void
280 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
281 1.2 bouyer {
282 1.2 bouyer struct mmuext_op op;
283 1.29 cherry
284 1.2 bouyer xpq_flush_queue();
285 1.2 bouyer
286 1.24 jym XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
287 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
288 1.2 bouyer op.cmd = MMUEXT_UNPIN_TABLE;
289 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
290 1.2 bouyer panic("xpq_queue_unpin_table");
291 1.2 bouyer }
292 1.2 bouyer
293 1.2 bouyer void
294 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
295 1.2 bouyer {
296 1.2 bouyer struct mmuext_op op;
297 1.29 cherry
298 1.2 bouyer xpq_flush_queue();
299 1.2 bouyer
300 1.2 bouyer XENPRINTK2(("xpq_queue_set_ldt\n"));
301 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
302 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
303 1.2 bouyer op.arg1.linear_addr = va;
304 1.2 bouyer op.arg2.nr_ents = entries;
305 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
306 1.2 bouyer panic("xpq_queue_set_ldt");
307 1.2 bouyer }
308 1.2 bouyer
309 1.2 bouyer void
310 1.8 cegger xpq_queue_tlb_flush(void)
311 1.2 bouyer {
312 1.2 bouyer struct mmuext_op op;
313 1.29 cherry
314 1.2 bouyer xpq_flush_queue();
315 1.2 bouyer
316 1.2 bouyer XENPRINTK2(("xpq_queue_tlb_flush\n"));
317 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
318 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
319 1.2 bouyer panic("xpq_queue_tlb_flush");
320 1.2 bouyer }
321 1.2 bouyer
322 1.2 bouyer void
323 1.8 cegger xpq_flush_cache(void)
324 1.2 bouyer {
325 1.2 bouyer struct mmuext_op op;
326 1.29 cherry int s = splvm(), err;
327 1.29 cherry
328 1.2 bouyer xpq_flush_queue();
329 1.2 bouyer
330 1.2 bouyer XENPRINTK2(("xpq_queue_flush_cache\n"));
331 1.2 bouyer op.cmd = MMUEXT_FLUSH_CACHE;
332 1.33 jym if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0) {
333 1.33 jym panic("xpq_flush_cache, err %d", err);
334 1.33 jym }
335 1.29 cherry splx(s); /* XXX: removeme */
336 1.2 bouyer }
337 1.2 bouyer
338 1.2 bouyer void
339 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
340 1.2 bouyer {
341 1.2 bouyer struct mmuext_op op;
342 1.2 bouyer xpq_flush_queue();
343 1.2 bouyer
344 1.19 jym XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
345 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
346 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
347 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
348 1.2 bouyer panic("xpq_queue_invlpg");
349 1.2 bouyer }
350 1.2 bouyer
351 1.29 cherry void
352 1.29 cherry xen_mcast_invlpg(vaddr_t va, uint32_t cpumask)
353 1.29 cherry {
354 1.29 cherry mmuext_op_t op;
355 1.29 cherry
356 1.29 cherry /* Flush pending page updates */
357 1.29 cherry xpq_flush_queue();
358 1.29 cherry
359 1.29 cherry op.cmd = MMUEXT_INVLPG_MULTI;
360 1.29 cherry op.arg1.linear_addr = va;
361 1.29 cherry op.arg2.vcpumask = &cpumask;
362 1.29 cherry
363 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
364 1.29 cherry panic("xpq_queue_invlpg_all");
365 1.29 cherry }
366 1.29 cherry
367 1.29 cherry return;
368 1.29 cherry }
369 1.29 cherry
370 1.29 cherry void
371 1.29 cherry xen_bcast_invlpg(vaddr_t va)
372 1.29 cherry {
373 1.29 cherry mmuext_op_t op;
374 1.29 cherry
375 1.29 cherry /* Flush pending page updates */
376 1.29 cherry xpq_flush_queue();
377 1.29 cherry
378 1.29 cherry op.cmd = MMUEXT_INVLPG_ALL;
379 1.29 cherry op.arg1.linear_addr = va;
380 1.29 cherry
381 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
382 1.29 cherry panic("xpq_queue_invlpg_all");
383 1.29 cherry }
384 1.29 cherry
385 1.29 cherry return;
386 1.29 cherry }
387 1.29 cherry
388 1.29 cherry /* This is a synchronous call. */
389 1.29 cherry void
390 1.29 cherry xen_mcast_tlbflush(uint32_t cpumask)
391 1.29 cherry {
392 1.29 cherry mmuext_op_t op;
393 1.29 cherry
394 1.29 cherry /* Flush pending page updates */
395 1.29 cherry xpq_flush_queue();
396 1.29 cherry
397 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
398 1.29 cherry op.arg2.vcpumask = &cpumask;
399 1.29 cherry
400 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
401 1.29 cherry panic("xpq_queue_invlpg_all");
402 1.29 cherry }
403 1.29 cherry
404 1.29 cherry return;
405 1.29 cherry }
406 1.29 cherry
407 1.29 cherry /* This is a synchronous call. */
408 1.29 cherry void
409 1.29 cherry xen_bcast_tlbflush(void)
410 1.29 cherry {
411 1.29 cherry mmuext_op_t op;
412 1.29 cherry
413 1.29 cherry /* Flush pending page updates */
414 1.29 cherry xpq_flush_queue();
415 1.29 cherry
416 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
417 1.29 cherry
418 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
419 1.29 cherry panic("xpq_queue_invlpg_all");
420 1.29 cherry }
421 1.29 cherry
422 1.29 cherry return;
423 1.29 cherry }
424 1.29 cherry
425 1.29 cherry /* This is a synchronous call. */
426 1.29 cherry void
427 1.29 cherry xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, uint32_t cpumask)
428 1.29 cherry {
429 1.29 cherry KASSERT(eva > sva);
430 1.29 cherry
431 1.29 cherry /* Flush pending page updates */
432 1.29 cherry xpq_flush_queue();
433 1.29 cherry
434 1.29 cherry /* Align to nearest page boundary */
435 1.29 cherry sva &= ~PAGE_MASK;
436 1.29 cherry eva &= ~PAGE_MASK;
437 1.29 cherry
438 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
439 1.29 cherry xen_mcast_invlpg(sva, cpumask);
440 1.29 cherry }
441 1.29 cherry
442 1.29 cherry return;
443 1.29 cherry }
444 1.29 cherry
445 1.29 cherry /* This is a synchronous call. */
446 1.29 cherry void
447 1.29 cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
448 1.29 cherry {
449 1.29 cherry KASSERT(eva > sva);
450 1.29 cherry
451 1.29 cherry /* Flush pending page updates */
452 1.29 cherry xpq_flush_queue();
453 1.29 cherry
454 1.29 cherry /* Align to nearest page boundary */
455 1.29 cherry sva &= ~PAGE_MASK;
456 1.29 cherry eva &= ~PAGE_MASK;
457 1.29 cherry
458 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
459 1.29 cherry xen_bcast_invlpg(sva);
460 1.29 cherry }
461 1.29 cherry
462 1.29 cherry return;
463 1.29 cherry }
464 1.29 cherry
465 1.2 bouyer int
466 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
467 1.2 bouyer {
468 1.2 bouyer mmu_update_t op;
469 1.2 bouyer int ok;
470 1.29 cherry
471 1.2 bouyer xpq_flush_queue();
472 1.2 bouyer
473 1.6 bouyer op.ptr = ptr;
474 1.2 bouyer op.val = val;
475 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
476 1.2 bouyer return EFAULT;
477 1.2 bouyer return (0);
478 1.2 bouyer }
479 1.2 bouyer
480 1.2 bouyer #ifdef XENDEBUG
481 1.2 bouyer void
482 1.8 cegger xpq_debug_dump(void)
483 1.2 bouyer {
484 1.2 bouyer int i;
485 1.2 bouyer
486 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
487 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
488 1.35 cherry
489 1.2 bouyer XENPRINTK2(("idx: %d\n", xpq_idx));
490 1.2 bouyer for (i = 0; i < xpq_idx; i++) {
491 1.13 cegger snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
492 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
493 1.2 bouyer if (++i < xpq_idx)
494 1.13 cegger snprintf(XBUF + strlen(XBUF),
495 1.13 cegger sizeof(XBUF) - strlen(XBUF),
496 1.13 cegger "%" PRIx64 " %08" PRIx64,
497 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
498 1.2 bouyer if (++i < xpq_idx)
499 1.13 cegger snprintf(XBUF + strlen(XBUF),
500 1.13 cegger sizeof(XBUF) - strlen(XBUF),
501 1.13 cegger "%" PRIx64 " %08" PRIx64,
502 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
503 1.2 bouyer if (++i < xpq_idx)
504 1.13 cegger snprintf(XBUF + strlen(XBUF),
505 1.13 cegger sizeof(XBUF) - strlen(XBUF),
506 1.13 cegger "%" PRIx64 " %08" PRIx64,
507 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
508 1.2 bouyer XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
509 1.2 bouyer }
510 1.2 bouyer }
511 1.2 bouyer #endif
512 1.2 bouyer
513 1.2 bouyer
514 1.2 bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
515 1.2 bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
516 1.2 bouyer
517 1.2 bouyer static void xen_bt_set_readonly (vaddr_t);
518 1.2 bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
519 1.2 bouyer
520 1.2 bouyer /* How many PDEs ? */
521 1.2 bouyer #if L2_SLOT_KERNBASE > 0
522 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
523 1.2 bouyer #else
524 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
525 1.2 bouyer #endif
526 1.2 bouyer
527 1.2 bouyer /*
528 1.2 bouyer * Construct and switch to new pagetables
529 1.2 bouyer * first_avail is the first vaddr we can use after
530 1.2 bouyer * we get rid of Xen pagetables
531 1.2 bouyer */
532 1.2 bouyer
533 1.2 bouyer vaddr_t xen_pmap_bootstrap (void);
534 1.2 bouyer
535 1.2 bouyer /*
536 1.2 bouyer * Function to get rid of Xen bootstrap tables
537 1.2 bouyer */
538 1.2 bouyer
539 1.6 bouyer /* How many PDP do we need: */
540 1.6 bouyer #ifdef PAE
541 1.6 bouyer /*
542 1.6 bouyer * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
543 1.6 bouyer * all of them mapped by the L3 page. We also need a shadow page
544 1.6 bouyer * for L3[3].
545 1.6 bouyer */
546 1.6 bouyer static const int l2_4_count = 6;
547 1.36 cherry #elif defined(__x86_64__)
548 1.36 cherry static const int l2_4_count = PTP_LEVELS;
549 1.6 bouyer #else
550 1.6 bouyer static const int l2_4_count = PTP_LEVELS - 1;
551 1.6 bouyer #endif
552 1.6 bouyer
553 1.2 bouyer vaddr_t
554 1.8 cegger xen_pmap_bootstrap(void)
555 1.2 bouyer {
556 1.4 bouyer int count, oldcount;
557 1.4 bouyer long mapsize;
558 1.2 bouyer vaddr_t bootstrap_tables, init_tables;
559 1.2 bouyer
560 1.35 cherry memset(xpq_idx_array, 0, sizeof xpq_idx_array);
561 1.35 cherry
562 1.6 bouyer xpmap_phys_to_machine_mapping =
563 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
564 1.2 bouyer init_tables = xen_start_info.pt_base;
565 1.2 bouyer __PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
566 1.2 bouyer
567 1.2 bouyer /* Space after Xen boostrap tables should be free */
568 1.2 bouyer bootstrap_tables = xen_start_info.pt_base +
569 1.2 bouyer (xen_start_info.nr_pt_frames * PAGE_SIZE);
570 1.2 bouyer
571 1.4 bouyer /*
572 1.4 bouyer * Calculate how many space we need
573 1.4 bouyer * first everything mapped before the Xen bootstrap tables
574 1.4 bouyer */
575 1.4 bouyer mapsize = init_tables - KERNTEXTOFF;
576 1.4 bouyer /* after the tables we'll have:
577 1.4 bouyer * - UAREA
578 1.4 bouyer * - dummy user PGD (x86_64)
579 1.4 bouyer * - HYPERVISOR_shared_info
580 1.4 bouyer * - ISA I/O mem (if needed)
581 1.4 bouyer */
582 1.4 bouyer mapsize += UPAGES * NBPG;
583 1.4 bouyer #ifdef __x86_64__
584 1.4 bouyer mapsize += NBPG;
585 1.4 bouyer #endif
586 1.4 bouyer mapsize += NBPG;
587 1.2 bouyer
588 1.2 bouyer #ifdef DOM0OPS
589 1.10 cegger if (xendomain_is_dom0()) {
590 1.2 bouyer /* space for ISA I/O mem */
591 1.4 bouyer mapsize += IOM_SIZE;
592 1.4 bouyer }
593 1.4 bouyer #endif
594 1.4 bouyer /* at this point mapsize doens't include the table size */
595 1.4 bouyer
596 1.4 bouyer #ifdef __x86_64__
597 1.4 bouyer count = TABLE_L2_ENTRIES;
598 1.4 bouyer #else
599 1.4 bouyer count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
600 1.4 bouyer #endif /* __x86_64__ */
601 1.4 bouyer
602 1.4 bouyer /* now compute how many L2 pages we need exactly */
603 1.4 bouyer XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
604 1.4 bouyer while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
605 1.4 bouyer ((long)count << L2_SHIFT) + KERNBASE) {
606 1.4 bouyer count++;
607 1.2 bouyer }
608 1.4 bouyer #ifndef __x86_64__
609 1.5 bouyer /*
610 1.5 bouyer * one more L2 page: we'll alocate several pages after kva_start
611 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
612 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
613 1.5 bouyer * pmap_growkernel() will be called anyway.
614 1.5 bouyer */
615 1.5 bouyer count++;
616 1.4 bouyer nkptp[1] = count;
617 1.2 bouyer #endif
618 1.2 bouyer
619 1.4 bouyer /*
620 1.4 bouyer * install bootstrap pages. We may need more L2 pages than will
621 1.4 bouyer * have the final table here, as it's installed after the final table
622 1.4 bouyer */
623 1.4 bouyer oldcount = count;
624 1.4 bouyer
625 1.4 bouyer bootstrap_again:
626 1.4 bouyer XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
627 1.2 bouyer /*
628 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
629 1.2 bouyer * move bootstrap tables if necessary
630 1.2 bouyer */
631 1.4 bouyer if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
632 1.2 bouyer bootstrap_tables = init_tables +
633 1.4 bouyer ((count + l2_4_count) * PAGE_SIZE);
634 1.4 bouyer /* make sure we have enough to map the bootstrap_tables */
635 1.4 bouyer if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
636 1.4 bouyer ((long)oldcount << L2_SHIFT) + KERNBASE) {
637 1.4 bouyer oldcount++;
638 1.4 bouyer goto bootstrap_again;
639 1.4 bouyer }
640 1.2 bouyer
641 1.2 bouyer /* Create temporary tables */
642 1.2 bouyer xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
643 1.4 bouyer xen_start_info.nr_pt_frames, oldcount, 0);
644 1.2 bouyer
645 1.2 bouyer /* Create final tables */
646 1.2 bouyer xen_bootstrap_tables(bootstrap_tables, init_tables,
647 1.4 bouyer oldcount + l2_4_count, count, 1);
648 1.2 bouyer
649 1.4 bouyer /* zero out free space after tables */
650 1.4 bouyer memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
651 1.4 bouyer (UPAGES + 1) * NBPG);
652 1.28 rmind
653 1.28 rmind /* Finally, flush TLB. */
654 1.28 rmind xpq_queue_tlb_flush();
655 1.28 rmind
656 1.37 cherry mutex_init(&pte_lock, MUTEX_DEFAULT, IPL_VM);
657 1.37 cherry
658 1.4 bouyer return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
659 1.2 bouyer }
660 1.2 bouyer
661 1.2 bouyer /*
662 1.2 bouyer * Build a new table and switch to it
663 1.2 bouyer * old_count is # of old tables (including PGD, PDTPE and PDE)
664 1.2 bouyer * new_count is # of new tables (PTE only)
665 1.2 bouyer * we assume areas don't overlap
666 1.2 bouyer */
667 1.2 bouyer static void
668 1.2 bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
669 1.2 bouyer int old_count, int new_count, int final)
670 1.2 bouyer {
671 1.2 bouyer pd_entry_t *pdtpe, *pde, *pte;
672 1.2 bouyer pd_entry_t *cur_pgd, *bt_pgd;
673 1.6 bouyer paddr_t addr;
674 1.6 bouyer vaddr_t page, avail, text_end, map_end;
675 1.2 bouyer int i;
676 1.2 bouyer extern char __data_start;
677 1.2 bouyer
678 1.19 jym __PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
679 1.19 jym " %d, %d)\n",
680 1.2 bouyer old_pgd, new_pgd, old_count, new_count));
681 1.2 bouyer text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
682 1.2 bouyer /*
683 1.2 bouyer * size of R/W area after kernel text:
684 1.2 bouyer * xencons_interface (if present)
685 1.2 bouyer * xenstore_interface (if present)
686 1.6 bouyer * table pages (new_count + l2_4_count entries)
687 1.2 bouyer * extra mappings (only when final is true):
688 1.4 bouyer * UAREA
689 1.4 bouyer * dummy user PGD (x86_64 only)/gdt page (i386 only)
690 1.2 bouyer * HYPERVISOR_shared_info
691 1.2 bouyer * ISA I/O mem (if needed)
692 1.2 bouyer */
693 1.6 bouyer map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
694 1.2 bouyer if (final) {
695 1.4 bouyer map_end += (UPAGES + 1) * NBPG;
696 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
697 1.2 bouyer map_end += NBPG;
698 1.2 bouyer }
699 1.4 bouyer /*
700 1.4 bouyer * we always set atdevbase, as it's used by init386 to find the first
701 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
702 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
703 1.4 bouyer * this case.
704 1.4 bouyer */
705 1.4 bouyer if (final)
706 1.4 bouyer atdevbase = map_end;
707 1.2 bouyer #ifdef DOM0OPS
708 1.10 cegger if (final && xendomain_is_dom0()) {
709 1.2 bouyer /* ISA I/O mem */
710 1.2 bouyer map_end += IOM_SIZE;
711 1.2 bouyer }
712 1.2 bouyer #endif /* DOM0OPS */
713 1.2 bouyer
714 1.2 bouyer __PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
715 1.2 bouyer text_end, map_end));
716 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
717 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
718 1.2 bouyer
719 1.2 bouyer /*
720 1.2 bouyer * Create bootstrap page tables
721 1.2 bouyer * What we need:
722 1.2 bouyer * - a PGD (level 4)
723 1.2 bouyer * - a PDTPE (level 3)
724 1.2 bouyer * - a PDE (level2)
725 1.2 bouyer * - some PTEs (level 1)
726 1.2 bouyer */
727 1.2 bouyer
728 1.2 bouyer cur_pgd = (pd_entry_t *) old_pgd;
729 1.2 bouyer bt_pgd = (pd_entry_t *) new_pgd;
730 1.2 bouyer memset (bt_pgd, 0, PAGE_SIZE);
731 1.2 bouyer avail = new_pgd + PAGE_SIZE;
732 1.4 bouyer #if PTP_LEVELS > 3
733 1.36 cherry /* per-cpu L4 PD */
734 1.36 cherry pd_entry_t *bt_cpu_pgd = bt_pgd;
735 1.36 cherry /* pmap_kernel() "shadow" L4 PD */
736 1.36 cherry bt_pgd = (pd_entry_t *) avail;
737 1.36 cherry memset(bt_pgd, 0, PAGE_SIZE);
738 1.36 cherry avail += PAGE_SIZE;
739 1.36 cherry
740 1.2 bouyer /* Install level 3 */
741 1.2 bouyer pdtpe = (pd_entry_t *) avail;
742 1.2 bouyer memset (pdtpe, 0, PAGE_SIZE);
743 1.2 bouyer avail += PAGE_SIZE;
744 1.2 bouyer
745 1.6 bouyer addr = ((u_long) pdtpe) - KERNBASE;
746 1.36 cherry bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
747 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
748 1.2 bouyer
749 1.19 jym __PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
750 1.19 jym " -> L4[%#x]\n",
751 1.19 jym pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
752 1.4 bouyer #else
753 1.4 bouyer pdtpe = bt_pgd;
754 1.4 bouyer #endif /* PTP_LEVELS > 3 */
755 1.2 bouyer
756 1.4 bouyer #if PTP_LEVELS > 2
757 1.2 bouyer /* Level 2 */
758 1.2 bouyer pde = (pd_entry_t *) avail;
759 1.2 bouyer memset(pde, 0, PAGE_SIZE);
760 1.2 bouyer avail += PAGE_SIZE;
761 1.2 bouyer
762 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
763 1.2 bouyer pdtpe[pl3_pi(KERNTEXTOFF)] =
764 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
765 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
766 1.19 jym " -> L3[%#x]\n",
767 1.19 jym pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
768 1.6 bouyer #elif defined(PAE)
769 1.6 bouyer /* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
770 1.6 bouyer pde = (pd_entry_t *) avail;
771 1.6 bouyer memset(pde, 0, PAGE_SIZE * 5);
772 1.6 bouyer avail += PAGE_SIZE * 5;
773 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
774 1.6 bouyer /*
775 1.6 bouyer * enter L2 pages in the L3.
776 1.6 bouyer * The real L2 kernel PD will be the last one (so that
777 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow).
778 1.6 bouyer */
779 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
780 1.6 bouyer /*
781 1.25 jym * Xen doesn't want R/W mappings in L3 entries, it'll add it
782 1.6 bouyer * itself.
783 1.6 bouyer */
784 1.6 bouyer pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
785 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
786 1.19 jym " -> L3[%#x]\n",
787 1.19 jym (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
788 1.6 bouyer }
789 1.6 bouyer addr += PAGE_SIZE;
790 1.6 bouyer pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
791 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
792 1.19 jym " -> L3[%#x]\n",
793 1.19 jym (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
794 1.6 bouyer
795 1.6 bouyer #else /* PAE */
796 1.4 bouyer pde = bt_pgd;
797 1.6 bouyer #endif /* PTP_LEVELS > 2 */
798 1.2 bouyer
799 1.2 bouyer /* Level 1 */
800 1.2 bouyer page = KERNTEXTOFF;
801 1.2 bouyer for (i = 0; i < new_count; i ++) {
802 1.6 bouyer vaddr_t cur_page = page;
803 1.2 bouyer
804 1.2 bouyer pte = (pd_entry_t *) avail;
805 1.2 bouyer avail += PAGE_SIZE;
806 1.2 bouyer
807 1.2 bouyer memset(pte, 0, PAGE_SIZE);
808 1.2 bouyer while (pl2_pi(page) == pl2_pi (cur_page)) {
809 1.2 bouyer if (page >= map_end) {
810 1.2 bouyer /* not mapped at all */
811 1.2 bouyer pte[pl1_pi(page)] = 0;
812 1.2 bouyer page += PAGE_SIZE;
813 1.2 bouyer continue;
814 1.2 bouyer }
815 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
816 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
817 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
818 1.2 bouyer __PRINTK(("HYPERVISOR_shared_info "
819 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
820 1.19 jym HYPERVISOR_shared_info, pte[pl1_pi(page)]));
821 1.2 bouyer }
822 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
823 1.12 cegger == xen_start_info.console.domU.mfn) {
824 1.2 bouyer xencons_interface = (void *)page;
825 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
826 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
827 1.2 bouyer __PRINTK(("xencons_interface "
828 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
829 1.19 jym xencons_interface, pte[pl1_pi(page)]));
830 1.2 bouyer }
831 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
832 1.7 bouyer == xen_start_info.store_mfn) {
833 1.2 bouyer xenstore_interface = (void *)page;
834 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
835 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
836 1.2 bouyer __PRINTK(("xenstore_interface "
837 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
838 1.19 jym xenstore_interface, pte[pl1_pi(page)]));
839 1.2 bouyer }
840 1.2 bouyer #ifdef DOM0OPS
841 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
842 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
843 1.2 bouyer pte[pl1_pi(page)] =
844 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
845 1.2 bouyer }
846 1.2 bouyer #endif
847 1.4 bouyer pte[pl1_pi(page)] |= PG_k | PG_V;
848 1.2 bouyer if (page < text_end) {
849 1.2 bouyer /* map kernel text RO */
850 1.2 bouyer pte[pl1_pi(page)] |= 0;
851 1.2 bouyer } else if (page >= old_pgd
852 1.2 bouyer && page < old_pgd + (old_count * PAGE_SIZE)) {
853 1.2 bouyer /* map old page tables RO */
854 1.2 bouyer pte[pl1_pi(page)] |= 0;
855 1.2 bouyer } else if (page >= new_pgd &&
856 1.6 bouyer page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
857 1.2 bouyer /* map new page tables RO */
858 1.2 bouyer pte[pl1_pi(page)] |= 0;
859 1.2 bouyer } else {
860 1.2 bouyer /* map page RW */
861 1.2 bouyer pte[pl1_pi(page)] |= PG_RW;
862 1.2 bouyer }
863 1.6 bouyer
864 1.9 tron if ((page >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
865 1.9 tron || page >= new_pgd) {
866 1.19 jym __PRINTK(("va %#lx pa %#lx "
867 1.19 jym "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
868 1.2 bouyer page, page - KERNBASE,
869 1.19 jym pte[pl1_pi(page)], pl1_pi(page)));
870 1.9 tron }
871 1.2 bouyer page += PAGE_SIZE;
872 1.2 bouyer }
873 1.2 bouyer
874 1.6 bouyer addr = ((u_long) pte) - KERNBASE;
875 1.2 bouyer pde[pl2_pi(cur_page)] =
876 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
877 1.19 jym __PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
878 1.19 jym " -> L2[%#x]\n",
879 1.19 jym pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
880 1.2 bouyer /* Mark readonly */
881 1.2 bouyer xen_bt_set_readonly((vaddr_t) pte);
882 1.2 bouyer }
883 1.2 bouyer
884 1.2 bouyer /* Install recursive page tables mapping */
885 1.6 bouyer #ifdef PAE
886 1.6 bouyer /*
887 1.6 bouyer * we need a shadow page for the kernel's L2 page
888 1.6 bouyer * The real L2 kernel PD will be the last one (so that
889 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow.
890 1.6 bouyer */
891 1.6 bouyer memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
892 1.36 cherry cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
893 1.36 cherry cpu_info_primary.ci_kpm_pdirpa =
894 1.36 cherry (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
895 1.6 bouyer
896 1.6 bouyer /*
897 1.6 bouyer * We don't enter a recursive entry from the L3 PD. Instead,
898 1.6 bouyer * we enter the first 4 L2 pages, which includes the kernel's L2
899 1.6 bouyer * shadow. But we have to entrer the shadow after switching
900 1.6 bouyer * %cr3, or Xen will refcount some PTE with the wrong type.
901 1.6 bouyer */
902 1.6 bouyer addr = (u_long)pde - KERNBASE;
903 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
904 1.6 bouyer pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
905 1.19 jym __PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
906 1.19 jym " entry %#" PRIxPADDR "\n",
907 1.19 jym (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
908 1.19 jym addr, pde[PDIR_SLOT_PTE + i]));
909 1.6 bouyer }
910 1.6 bouyer #if 0
911 1.6 bouyer addr += PAGE_SIZE; /* point to shadow L2 */
912 1.6 bouyer pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
913 1.6 bouyer __PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
914 1.6 bouyer (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
915 1.6 bouyer (int64_t)pde[PDIR_SLOT_PTE + 3]));
916 1.6 bouyer #endif
917 1.14 jym /* Mark tables RO, and pin the kernel's shadow as L2 */
918 1.6 bouyer addr = (u_long)pde - KERNBASE;
919 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
920 1.6 bouyer xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
921 1.6 bouyer if (i == 2 || i == 3)
922 1.6 bouyer continue;
923 1.6 bouyer #if 0
924 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
925 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
926 1.6 bouyer #endif
927 1.6 bouyer }
928 1.6 bouyer if (final) {
929 1.6 bouyer addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
930 1.19 jym __PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
931 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
932 1.6 bouyer }
933 1.6 bouyer #if 0
934 1.6 bouyer addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
935 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
936 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
937 1.6 bouyer #endif
938 1.6 bouyer #else /* PAE */
939 1.36 cherry /* recursive entry in higher-level per-cpu PD and pmap_kernel() */
940 1.36 cherry bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
941 1.36 cherry #ifdef __x86_64__
942 1.36 cherry bt_cpu_pgd[PDIR_SLOT_PTE] =
943 1.36 cherry xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
944 1.36 cherry #endif /* __x86_64__ */
945 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
946 1.19 jym " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
947 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
948 1.2 bouyer /* Mark tables RO */
949 1.2 bouyer xen_bt_set_readonly((vaddr_t) pde);
950 1.6 bouyer #endif
951 1.6 bouyer #if PTP_LEVELS > 2 || defined(PAE)
952 1.2 bouyer xen_bt_set_readonly((vaddr_t) pdtpe);
953 1.4 bouyer #endif
954 1.4 bouyer #if PTP_LEVELS > 3
955 1.2 bouyer xen_bt_set_readonly(new_pgd);
956 1.4 bouyer #endif
957 1.2 bouyer /* Pin the PGD */
958 1.26 jym __PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
959 1.24 jym #ifdef __x86_64__
960 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
961 1.24 jym #elif PAE
962 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
963 1.6 bouyer #else
964 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
965 1.6 bouyer #endif
966 1.21 jym
967 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
968 1.6 bouyer #ifdef PAE
969 1.21 jym PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
970 1.21 jym #else
971 1.36 cherry PDPpaddr = (u_long)bt_pgd - KERNBASE;
972 1.21 jym #endif
973 1.21 jym
974 1.2 bouyer /* Switch to new tables */
975 1.14 jym __PRINTK(("switch to PGD\n"));
976 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
977 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
978 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
979 1.21 jym
980 1.6 bouyer #ifdef PAE
981 1.6 bouyer if (final) {
982 1.21 jym /* save the address of the L3 page */
983 1.21 jym cpu_info_primary.ci_pae_l3_pdir = pdtpe;
984 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
985 1.21 jym
986 1.6 bouyer /* now enter kernel's PTE mappings */
987 1.6 bouyer addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
988 1.6 bouyer xpq_queue_pte_update(
989 1.6 bouyer xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
990 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V);
991 1.6 bouyer xpq_flush_queue();
992 1.6 bouyer }
993 1.36 cherry #elif defined(__x86_64__)
994 1.36 cherry if (final) {
995 1.36 cherry /* save the address of the real per-cpu L4 pgd page */
996 1.36 cherry cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
997 1.36 cherry cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
998 1.36 cherry }
999 1.6 bouyer #endif
1000 1.6 bouyer
1001 1.2 bouyer /* Now we can safely reclaim space taken by old tables */
1002 1.2 bouyer
1003 1.14 jym __PRINTK(("unpin old PGD\n"));
1004 1.2 bouyer /* Unpin old PGD */
1005 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
1006 1.2 bouyer /* Mark old tables RW */
1007 1.2 bouyer page = old_pgd;
1008 1.2 bouyer addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
1009 1.2 bouyer addr = xpmap_mtop(addr);
1010 1.6 bouyer pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
1011 1.2 bouyer pte += pl1_pi(page);
1012 1.19 jym __PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
1013 1.19 jym pde[pl2_pi(page)], addr, (long)pte));
1014 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
1015 1.6 bouyer addr = xpmap_ptom(((u_long) pte) - KERNBASE);
1016 1.19 jym XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
1017 1.19 jym "*pte %#" PRIxPADDR "\n",
1018 1.19 jym addr, (long)pte, *pte));
1019 1.6 bouyer xpq_queue_pte_update(addr, *pte | PG_RW);
1020 1.2 bouyer page += PAGE_SIZE;
1021 1.2 bouyer /*
1022 1.2 bouyer * Our ptes are contiguous
1023 1.2 bouyer * so it's safe to just "++" here
1024 1.2 bouyer */
1025 1.2 bouyer pte++;
1026 1.2 bouyer }
1027 1.2 bouyer xpq_flush_queue();
1028 1.2 bouyer }
1029 1.2 bouyer
1030 1.2 bouyer
1031 1.2 bouyer /*
1032 1.2 bouyer * Bootstrap helper functions
1033 1.2 bouyer */
1034 1.2 bouyer
1035 1.2 bouyer /*
1036 1.2 bouyer * Mark a page readonly
1037 1.2 bouyer * XXX: assuming vaddr = paddr + KERNBASE
1038 1.2 bouyer */
1039 1.2 bouyer
1040 1.2 bouyer static void
1041 1.2 bouyer xen_bt_set_readonly (vaddr_t page)
1042 1.2 bouyer {
1043 1.2 bouyer pt_entry_t entry;
1044 1.2 bouyer
1045 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
1046 1.4 bouyer entry |= PG_k | PG_V;
1047 1.2 bouyer
1048 1.2 bouyer HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
1049 1.2 bouyer }
1050 1.4 bouyer
1051 1.4 bouyer #ifdef __x86_64__
1052 1.4 bouyer void
1053 1.4 bouyer xen_set_user_pgd(paddr_t page)
1054 1.4 bouyer {
1055 1.4 bouyer struct mmuext_op op;
1056 1.4 bouyer int s = splvm();
1057 1.4 bouyer
1058 1.4 bouyer xpq_flush_queue();
1059 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
1060 1.34 jym op.arg1.mfn = pfn_to_mfn(page >> PAGE_SHIFT);
1061 1.4 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
1062 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
1063 1.19 jym " directory %#" PRIxPADDR, page);
1064 1.4 bouyer splx(s);
1065 1.4 bouyer }
1066 1.4 bouyer #endif /* __x86_64__ */
1067