Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.38.2.1
      1  1.38.2.1     riz /*	$NetBSD: x86_xpmap.c,v 1.38.2.1 2012/02/22 18:56:45 riz Exp $	*/
      2       1.2  bouyer 
      3       1.2  bouyer /*
      4       1.2  bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
      5       1.2  bouyer  *
      6       1.2  bouyer  * Permission to use, copy, modify, and distribute this software for any
      7       1.2  bouyer  * purpose with or without fee is hereby granted, provided that the above
      8       1.2  bouyer  * copyright notice and this permission notice appear in all copies.
      9       1.2  bouyer  *
     10       1.2  bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11       1.2  bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12       1.2  bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13       1.2  bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14       1.2  bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15       1.2  bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16       1.2  bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17       1.2  bouyer  */
     18       1.2  bouyer 
     19       1.2  bouyer /*
     20       1.2  bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     21       1.2  bouyer  *
     22       1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     23       1.2  bouyer  * modification, are permitted provided that the following conditions
     24       1.2  bouyer  * are met:
     25       1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     26       1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     27       1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     28       1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     29       1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     30       1.2  bouyer  *
     31       1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     32       1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     33       1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     34       1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     35       1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36       1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     37       1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     38       1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     39       1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     40       1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     41       1.2  bouyer  *
     42       1.2  bouyer  */
     43       1.2  bouyer 
     44       1.2  bouyer /*
     45       1.2  bouyer  *
     46       1.2  bouyer  * Copyright (c) 2004 Christian Limpach.
     47       1.2  bouyer  * All rights reserved.
     48       1.2  bouyer  *
     49       1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     50       1.2  bouyer  * modification, are permitted provided that the following conditions
     51       1.2  bouyer  * are met:
     52       1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     53       1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     54       1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     55       1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     56       1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     57       1.2  bouyer  *
     58       1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59       1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60       1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61       1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62       1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63       1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64       1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65       1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66       1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67       1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68       1.2  bouyer  */
     69       1.2  bouyer 
     70       1.2  bouyer 
     71       1.2  bouyer #include <sys/cdefs.h>
     72  1.38.2.1     riz __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.38.2.1 2012/02/22 18:56:45 riz Exp $");
     73       1.2  bouyer 
     74       1.2  bouyer #include "opt_xen.h"
     75       1.4  bouyer #include "opt_ddb.h"
     76       1.4  bouyer #include "ksyms.h"
     77       1.2  bouyer 
     78       1.2  bouyer #include <sys/param.h>
     79       1.2  bouyer #include <sys/systm.h>
     80      1.38  cherry #include <sys/mutex.h>
     81       1.2  bouyer 
     82       1.2  bouyer #include <uvm/uvm.h>
     83       1.2  bouyer 
     84       1.2  bouyer #include <machine/pmap.h>
     85       1.2  bouyer #include <machine/gdt.h>
     86       1.2  bouyer #include <xen/xenfunc.h>
     87       1.2  bouyer 
     88       1.2  bouyer #include <dev/isa/isareg.h>
     89       1.2  bouyer #include <machine/isa_machdep.h>
     90       1.2  bouyer 
     91       1.2  bouyer #undef	XENDEBUG
     92       1.2  bouyer /* #define XENDEBUG_SYNC */
     93       1.2  bouyer /* #define	XENDEBUG_LOW */
     94       1.2  bouyer 
     95       1.2  bouyer #ifdef XENDEBUG
     96       1.2  bouyer #define	XENPRINTF(x) printf x
     97       1.2  bouyer #define	XENPRINTK(x) printk x
     98       1.2  bouyer #define	XENPRINTK2(x) /* printk x */
     99       1.2  bouyer 
    100       1.2  bouyer static char XBUF[256];
    101       1.2  bouyer #else
    102       1.2  bouyer #define	XENPRINTF(x)
    103       1.2  bouyer #define	XENPRINTK(x)
    104       1.2  bouyer #define	XENPRINTK2(x)
    105       1.2  bouyer #endif
    106       1.2  bouyer #define	PRINTF(x) printf x
    107       1.2  bouyer #define	PRINTK(x) printk x
    108       1.2  bouyer 
    109       1.4  bouyer /* on x86_64 kernel runs in ring 3 */
    110       1.4  bouyer #ifdef __x86_64__
    111       1.4  bouyer #define PG_k PG_u
    112       1.4  bouyer #else
    113       1.4  bouyer #define PG_k 0
    114       1.4  bouyer #endif
    115       1.4  bouyer 
    116       1.2  bouyer volatile shared_info_t *HYPERVISOR_shared_info;
    117      1.11     jym /* Xen requires the start_info struct to be page aligned */
    118      1.11     jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    119       1.6  bouyer unsigned long *xpmap_phys_to_machine_mapping;
    120      1.37  cherry kmutex_t pte_lock;
    121       1.2  bouyer 
    122       1.2  bouyer void xen_failsafe_handler(void);
    123       1.2  bouyer 
    124       1.2  bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
    125       1.2  bouyer 	HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
    126       1.2  bouyer 
    127       1.2  bouyer void
    128       1.2  bouyer xen_failsafe_handler(void)
    129       1.2  bouyer {
    130       1.2  bouyer 
    131       1.2  bouyer 	panic("xen_failsafe_handler called!\n");
    132       1.2  bouyer }
    133       1.2  bouyer 
    134       1.2  bouyer 
    135       1.2  bouyer void
    136       1.2  bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    137       1.2  bouyer {
    138       1.2  bouyer 	vaddr_t va;
    139       1.2  bouyer 	vaddr_t end;
    140       1.4  bouyer 	pt_entry_t *ptp;
    141       1.2  bouyer 	int s;
    142       1.2  bouyer 
    143       1.2  bouyer #ifdef __x86_64__
    144       1.2  bouyer 	end = base + (entries << 3);
    145       1.2  bouyer #else
    146       1.2  bouyer 	end = base + entries * sizeof(union descriptor);
    147       1.2  bouyer #endif
    148       1.2  bouyer 
    149       1.2  bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    150       1.2  bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    151       1.2  bouyer 		ptp = kvtopte(va);
    152      1.19     jym 		XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
    153      1.19     jym 		    base, entries, ptp));
    154       1.4  bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    155       1.2  bouyer 	}
    156       1.2  bouyer 	s = splvm();
    157       1.2  bouyer 	xpq_queue_set_ldt(base, entries);
    158       1.2  bouyer 	splx(s);
    159       1.2  bouyer }
    160       1.2  bouyer 
    161       1.2  bouyer #ifdef XENDEBUG
    162       1.2  bouyer void xpq_debug_dump(void);
    163       1.2  bouyer #endif
    164       1.2  bouyer 
    165       1.2  bouyer #define XPQUEUE_SIZE 2048
    166      1.35  cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    167      1.35  cherry static int xpq_idx_array[MAXCPUS];
    168      1.30  cherry 
    169      1.35  cherry extern struct cpu_info * (*xpq_cpu)(void);
    170       1.2  bouyer 
    171       1.2  bouyer void
    172      1.35  cherry xpq_flush_queue(void)
    173      1.30  cherry {
    174      1.35  cherry 	int i, ok = 0, ret;
    175      1.30  cherry 
    176      1.35  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    177      1.35  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    178       1.2  bouyer 
    179       1.2  bouyer 	XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
    180       1.2  bouyer 	for (i = 0; i < xpq_idx; i++)
    181      1.19     jym 		XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
    182      1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val));
    183      1.23     jym 
    184      1.35  cherry retry:
    185      1.23     jym 	ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
    186      1.23     jym 
    187      1.23     jym 	if (xpq_idx != 0 && ret < 0) {
    188  1.38.2.1     riz 		struct cpu_info *ci;
    189  1.38.2.1     riz 		CPU_INFO_ITERATOR cii;
    190  1.38.2.1     riz 
    191  1.38.2.1     riz 		printf("xpq_flush_queue: %d entries (%d successful) on "
    192  1.38.2.1     riz 		    "cpu%d (%ld)\n",
    193  1.38.2.1     riz 		    xpq_idx, ok, xpq_cpu()->ci_index, xpq_cpu()->ci_cpuid);
    194      1.35  cherry 
    195      1.35  cherry 		if (ok != 0) {
    196      1.35  cherry 			xpq_queue += ok;
    197      1.35  cherry 			xpq_idx -= ok;
    198      1.35  cherry 			ok = 0;
    199      1.35  cherry 			goto retry;
    200      1.35  cherry 		}
    201      1.35  cherry 
    202  1.38.2.1     riz 		for (CPU_INFO_FOREACH(cii, ci)) {
    203  1.38.2.1     riz 			xpq_queue = xpq_queue_array[ci->ci_cpuid];
    204  1.38.2.1     riz 			xpq_idx = xpq_idx_array[ci->ci_cpuid];
    205  1.38.2.1     riz 			printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
    206  1.38.2.1     riz 			for (i = 0; i < xpq_idx; i++) {
    207  1.38.2.1     riz 				printf("  0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
    208  1.38.2.1     riz 				   xpq_queue[i].ptr, xpq_queue[i].val);
    209  1.38.2.1     riz 			}
    210  1.38.2.1     riz #ifdef __x86_64__
    211  1.38.2.1     riz 			for (i = 0; i < PDIR_SLOT_PTE; i++) {
    212  1.38.2.1     riz 				if (ci->ci_kpm_pdir[i] == 0)
    213  1.38.2.1     riz 					continue;
    214  1.38.2.1     riz 				printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
    215  1.38.2.1     riz 				    i, ci->ci_kpm_pdir[i]);
    216  1.38.2.1     riz 			}
    217  1.38.2.1     riz #endif
    218  1.38.2.1     riz 		}
    219      1.23     jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    220       1.2  bouyer 	}
    221      1.35  cherry 	xpq_idx_array[xpq_cpu()->ci_cpuid] = 0;
    222       1.2  bouyer }
    223       1.2  bouyer 
    224       1.2  bouyer static inline void
    225       1.2  bouyer xpq_increment_idx(void)
    226       1.2  bouyer {
    227       1.2  bouyer 
    228      1.35  cherry 	if (__predict_false(++xpq_idx_array[xpq_cpu()->ci_cpuid] == XPQUEUE_SIZE))
    229       1.2  bouyer 		xpq_flush_queue();
    230       1.2  bouyer }
    231       1.2  bouyer 
    232       1.2  bouyer void
    233       1.2  bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    234       1.2  bouyer {
    235      1.35  cherry 
    236      1.35  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    237      1.35  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    238      1.35  cherry 
    239       1.6  bouyer 	XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
    240       1.6  bouyer 	    "\n", (int64_t)ma, (int64_t)pa));
    241      1.35  cherry 
    242       1.2  bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    243       1.2  bouyer 	xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
    244       1.2  bouyer 	xpq_increment_idx();
    245       1.2  bouyer #ifdef XENDEBUG_SYNC
    246       1.2  bouyer 	xpq_flush_queue();
    247       1.2  bouyer #endif
    248       1.2  bouyer }
    249       1.2  bouyer 
    250       1.2  bouyer void
    251       1.6  bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    252       1.2  bouyer {
    253       1.2  bouyer 
    254      1.35  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    255      1.35  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    256      1.35  cherry 
    257       1.6  bouyer 	KASSERT((ptr & 3) == 0);
    258       1.2  bouyer 	xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
    259       1.2  bouyer 	xpq_queue[xpq_idx].val = val;
    260       1.2  bouyer 	xpq_increment_idx();
    261       1.2  bouyer #ifdef XENDEBUG_SYNC
    262       1.2  bouyer 	xpq_flush_queue();
    263       1.2  bouyer #endif
    264       1.2  bouyer }
    265       1.2  bouyer 
    266       1.2  bouyer void
    267       1.2  bouyer xpq_queue_pt_switch(paddr_t pa)
    268       1.2  bouyer {
    269       1.2  bouyer 	struct mmuext_op op;
    270       1.2  bouyer 	xpq_flush_queue();
    271       1.2  bouyer 
    272       1.6  bouyer 	XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
    273       1.6  bouyer 	    (int64_t)pa, (int64_t)pa));
    274       1.2  bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    275       1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    276       1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    277       1.2  bouyer 		panic("xpq_queue_pt_switch");
    278       1.2  bouyer }
    279       1.2  bouyer 
    280       1.2  bouyer void
    281      1.24     jym xpq_queue_pin_table(paddr_t pa, int lvl)
    282       1.2  bouyer {
    283       1.2  bouyer 	struct mmuext_op op;
    284      1.29  cherry 
    285       1.2  bouyer 	xpq_flush_queue();
    286       1.2  bouyer 
    287      1.24     jym 	XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
    288      1.24     jym 	    lvl + 1, pa));
    289       1.2  bouyer 
    290       1.6  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    291      1.24     jym 	op.cmd = lvl;
    292       1.6  bouyer 
    293       1.6  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    294       1.6  bouyer 		panic("xpq_queue_pin_table");
    295       1.6  bouyer }
    296       1.6  bouyer 
    297       1.2  bouyer void
    298       1.2  bouyer xpq_queue_unpin_table(paddr_t pa)
    299       1.2  bouyer {
    300       1.2  bouyer 	struct mmuext_op op;
    301      1.29  cherry 
    302       1.2  bouyer 	xpq_flush_queue();
    303       1.2  bouyer 
    304      1.24     jym 	XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
    305       1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    306       1.2  bouyer 	op.cmd = MMUEXT_UNPIN_TABLE;
    307       1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    308       1.2  bouyer 		panic("xpq_queue_unpin_table");
    309       1.2  bouyer }
    310       1.2  bouyer 
    311       1.2  bouyer void
    312       1.2  bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    313       1.2  bouyer {
    314       1.2  bouyer 	struct mmuext_op op;
    315      1.29  cherry 
    316       1.2  bouyer 	xpq_flush_queue();
    317       1.2  bouyer 
    318       1.2  bouyer 	XENPRINTK2(("xpq_queue_set_ldt\n"));
    319       1.2  bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    320       1.2  bouyer 	op.cmd = MMUEXT_SET_LDT;
    321       1.2  bouyer 	op.arg1.linear_addr = va;
    322       1.2  bouyer 	op.arg2.nr_ents = entries;
    323       1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    324       1.2  bouyer 		panic("xpq_queue_set_ldt");
    325       1.2  bouyer }
    326       1.2  bouyer 
    327       1.2  bouyer void
    328       1.8  cegger xpq_queue_tlb_flush(void)
    329       1.2  bouyer {
    330       1.2  bouyer 	struct mmuext_op op;
    331      1.29  cherry 
    332       1.2  bouyer 	xpq_flush_queue();
    333       1.2  bouyer 
    334       1.2  bouyer 	XENPRINTK2(("xpq_queue_tlb_flush\n"));
    335       1.2  bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    336       1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    337       1.2  bouyer 		panic("xpq_queue_tlb_flush");
    338       1.2  bouyer }
    339       1.2  bouyer 
    340       1.2  bouyer void
    341       1.8  cegger xpq_flush_cache(void)
    342       1.2  bouyer {
    343       1.2  bouyer 	struct mmuext_op op;
    344      1.29  cherry 	int s = splvm(), err;
    345      1.29  cherry 
    346       1.2  bouyer 	xpq_flush_queue();
    347       1.2  bouyer 
    348       1.2  bouyer 	XENPRINTK2(("xpq_queue_flush_cache\n"));
    349       1.2  bouyer 	op.cmd = MMUEXT_FLUSH_CACHE;
    350      1.33     jym 	if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0) {
    351      1.33     jym 		panic("xpq_flush_cache, err %d", err);
    352      1.33     jym 	}
    353      1.29  cherry 	splx(s); /* XXX: removeme */
    354       1.2  bouyer }
    355       1.2  bouyer 
    356       1.2  bouyer void
    357       1.2  bouyer xpq_queue_invlpg(vaddr_t va)
    358       1.2  bouyer {
    359       1.2  bouyer 	struct mmuext_op op;
    360       1.2  bouyer 	xpq_flush_queue();
    361       1.2  bouyer 
    362      1.19     jym 	XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
    363       1.2  bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    364       1.2  bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    365       1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    366       1.2  bouyer 		panic("xpq_queue_invlpg");
    367       1.2  bouyer }
    368       1.2  bouyer 
    369      1.29  cherry void
    370      1.29  cherry xen_mcast_invlpg(vaddr_t va, uint32_t cpumask)
    371      1.29  cherry {
    372      1.29  cherry 	mmuext_op_t op;
    373      1.29  cherry 
    374      1.29  cherry 	/* Flush pending page updates */
    375      1.29  cherry 	xpq_flush_queue();
    376      1.29  cherry 
    377      1.29  cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    378      1.29  cherry 	op.arg1.linear_addr = va;
    379      1.29  cherry 	op.arg2.vcpumask = &cpumask;
    380      1.29  cherry 
    381      1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    382      1.29  cherry 		panic("xpq_queue_invlpg_all");
    383      1.29  cherry 	}
    384      1.29  cherry 
    385      1.29  cherry 	return;
    386      1.29  cherry }
    387      1.29  cherry 
    388      1.29  cherry void
    389      1.29  cherry xen_bcast_invlpg(vaddr_t va)
    390      1.29  cherry {
    391      1.29  cherry 	mmuext_op_t op;
    392      1.29  cherry 
    393      1.29  cherry 	/* Flush pending page updates */
    394      1.29  cherry 	xpq_flush_queue();
    395      1.29  cherry 
    396      1.29  cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    397      1.29  cherry 	op.arg1.linear_addr = va;
    398      1.29  cherry 
    399      1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    400      1.29  cherry 		panic("xpq_queue_invlpg_all");
    401      1.29  cherry 	}
    402      1.29  cherry 
    403      1.29  cherry 	return;
    404      1.29  cherry }
    405      1.29  cherry 
    406      1.29  cherry /* This is a synchronous call. */
    407      1.29  cherry void
    408      1.29  cherry xen_mcast_tlbflush(uint32_t cpumask)
    409      1.29  cherry {
    410      1.29  cherry 	mmuext_op_t op;
    411      1.29  cherry 
    412      1.29  cherry 	/* Flush pending page updates */
    413      1.29  cherry 	xpq_flush_queue();
    414      1.29  cherry 
    415      1.29  cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    416      1.29  cherry 	op.arg2.vcpumask = &cpumask;
    417      1.29  cherry 
    418      1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    419      1.29  cherry 		panic("xpq_queue_invlpg_all");
    420      1.29  cherry 	}
    421      1.29  cherry 
    422      1.29  cherry 	return;
    423      1.29  cherry }
    424      1.29  cherry 
    425      1.29  cherry /* This is a synchronous call. */
    426      1.29  cherry void
    427      1.29  cherry xen_bcast_tlbflush(void)
    428      1.29  cherry {
    429      1.29  cherry 	mmuext_op_t op;
    430      1.29  cherry 
    431      1.29  cherry 	/* Flush pending page updates */
    432      1.29  cherry 	xpq_flush_queue();
    433      1.29  cherry 
    434      1.29  cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    435      1.29  cherry 
    436      1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    437      1.29  cherry 		panic("xpq_queue_invlpg_all");
    438      1.29  cherry 	}
    439      1.29  cherry 
    440      1.29  cherry 	return;
    441      1.29  cherry }
    442      1.29  cherry 
    443      1.29  cherry /* This is a synchronous call. */
    444      1.29  cherry void
    445      1.29  cherry xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, uint32_t cpumask)
    446      1.29  cherry {
    447      1.29  cherry 	KASSERT(eva > sva);
    448      1.29  cherry 
    449      1.29  cherry 	/* Flush pending page updates */
    450      1.29  cherry 	xpq_flush_queue();
    451      1.29  cherry 
    452      1.29  cherry 	/* Align to nearest page boundary */
    453      1.29  cherry 	sva &= ~PAGE_MASK;
    454      1.29  cherry 	eva &= ~PAGE_MASK;
    455      1.29  cherry 
    456      1.29  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    457      1.29  cherry 		xen_mcast_invlpg(sva, cpumask);
    458      1.29  cherry 	}
    459      1.29  cherry 
    460      1.29  cherry 	return;
    461      1.29  cherry }
    462      1.29  cherry 
    463      1.29  cherry /* This is a synchronous call. */
    464      1.29  cherry void
    465      1.29  cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
    466      1.29  cherry {
    467      1.29  cherry 	KASSERT(eva > sva);
    468      1.29  cherry 
    469      1.29  cherry 	/* Flush pending page updates */
    470      1.29  cherry 	xpq_flush_queue();
    471      1.29  cherry 
    472      1.29  cherry 	/* Align to nearest page boundary */
    473      1.29  cherry 	sva &= ~PAGE_MASK;
    474      1.29  cherry 	eva &= ~PAGE_MASK;
    475      1.29  cherry 
    476      1.29  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    477      1.29  cherry 		xen_bcast_invlpg(sva);
    478      1.29  cherry 	}
    479      1.29  cherry 
    480      1.29  cherry 	return;
    481      1.29  cherry }
    482      1.29  cherry 
    483       1.2  bouyer int
    484       1.6  bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    485       1.2  bouyer {
    486       1.2  bouyer 	mmu_update_t op;
    487       1.2  bouyer 	int ok;
    488      1.29  cherry 
    489       1.2  bouyer 	xpq_flush_queue();
    490       1.2  bouyer 
    491       1.6  bouyer 	op.ptr = ptr;
    492       1.2  bouyer 	op.val = val;
    493       1.2  bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    494       1.2  bouyer 		return EFAULT;
    495       1.2  bouyer 	return (0);
    496       1.2  bouyer }
    497       1.2  bouyer 
    498       1.2  bouyer #ifdef XENDEBUG
    499       1.2  bouyer void
    500       1.8  cegger xpq_debug_dump(void)
    501       1.2  bouyer {
    502       1.2  bouyer 	int i;
    503       1.2  bouyer 
    504      1.35  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    505      1.35  cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    506      1.35  cherry 
    507       1.2  bouyer 	XENPRINTK2(("idx: %d\n", xpq_idx));
    508       1.2  bouyer 	for (i = 0; i < xpq_idx; i++) {
    509      1.13  cegger 		snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
    510      1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val);
    511       1.2  bouyer 		if (++i < xpq_idx)
    512      1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    513      1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    514      1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    515      1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    516       1.2  bouyer 		if (++i < xpq_idx)
    517      1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    518      1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    519      1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    520      1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    521       1.2  bouyer 		if (++i < xpq_idx)
    522      1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    523      1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    524      1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    525      1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    526       1.2  bouyer 		XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
    527       1.2  bouyer 	}
    528       1.2  bouyer }
    529       1.2  bouyer #endif
    530       1.2  bouyer 
    531       1.2  bouyer 
    532       1.2  bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
    533       1.2  bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    534       1.2  bouyer 
    535       1.2  bouyer static void xen_bt_set_readonly (vaddr_t);
    536       1.2  bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
    537       1.2  bouyer 
    538       1.2  bouyer /* How many PDEs ? */
    539       1.2  bouyer #if L2_SLOT_KERNBASE > 0
    540       1.2  bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    541       1.2  bouyer #else
    542       1.2  bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    543       1.2  bouyer #endif
    544       1.2  bouyer 
    545       1.2  bouyer /*
    546       1.2  bouyer  * Construct and switch to new pagetables
    547       1.2  bouyer  * first_avail is the first vaddr we can use after
    548       1.2  bouyer  * we get rid of Xen pagetables
    549       1.2  bouyer  */
    550       1.2  bouyer 
    551       1.2  bouyer vaddr_t xen_pmap_bootstrap (void);
    552       1.2  bouyer 
    553       1.2  bouyer /*
    554       1.2  bouyer  * Function to get rid of Xen bootstrap tables
    555       1.2  bouyer  */
    556       1.2  bouyer 
    557       1.6  bouyer /* How many PDP do we need: */
    558       1.6  bouyer #ifdef PAE
    559       1.6  bouyer /*
    560       1.6  bouyer  * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
    561       1.6  bouyer  * all of them mapped by the L3 page. We also need a shadow page
    562       1.6  bouyer  * for L3[3].
    563       1.6  bouyer  */
    564       1.6  bouyer static const int l2_4_count = 6;
    565      1.36  cherry #elif defined(__x86_64__)
    566      1.36  cherry static const int l2_4_count = PTP_LEVELS;
    567       1.6  bouyer #else
    568       1.6  bouyer static const int l2_4_count = PTP_LEVELS - 1;
    569       1.6  bouyer #endif
    570       1.6  bouyer 
    571       1.2  bouyer vaddr_t
    572       1.8  cegger xen_pmap_bootstrap(void)
    573       1.2  bouyer {
    574       1.4  bouyer 	int count, oldcount;
    575       1.4  bouyer 	long mapsize;
    576       1.2  bouyer 	vaddr_t bootstrap_tables, init_tables;
    577       1.2  bouyer 
    578      1.35  cherry 	memset(xpq_idx_array, 0, sizeof xpq_idx_array);
    579      1.35  cherry 
    580       1.6  bouyer 	xpmap_phys_to_machine_mapping =
    581       1.6  bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    582       1.2  bouyer 	init_tables = xen_start_info.pt_base;
    583       1.2  bouyer 	__PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
    584       1.2  bouyer 
    585       1.2  bouyer 	/* Space after Xen boostrap tables should be free */
    586       1.2  bouyer 	bootstrap_tables = xen_start_info.pt_base +
    587       1.2  bouyer 		(xen_start_info.nr_pt_frames * PAGE_SIZE);
    588       1.2  bouyer 
    589       1.4  bouyer 	/*
    590       1.4  bouyer 	 * Calculate how many space we need
    591       1.4  bouyer 	 * first everything mapped before the Xen bootstrap tables
    592       1.4  bouyer 	 */
    593       1.4  bouyer 	mapsize = init_tables - KERNTEXTOFF;
    594       1.4  bouyer 	/* after the tables we'll have:
    595       1.4  bouyer 	 *  - UAREA
    596       1.4  bouyer 	 *  - dummy user PGD (x86_64)
    597       1.4  bouyer 	 *  - HYPERVISOR_shared_info
    598       1.4  bouyer 	 *  - ISA I/O mem (if needed)
    599       1.4  bouyer 	 */
    600       1.4  bouyer 	mapsize += UPAGES * NBPG;
    601       1.4  bouyer #ifdef __x86_64__
    602       1.4  bouyer 	mapsize += NBPG;
    603       1.4  bouyer #endif
    604       1.4  bouyer 	mapsize += NBPG;
    605       1.2  bouyer 
    606       1.2  bouyer #ifdef DOM0OPS
    607      1.10  cegger 	if (xendomain_is_dom0()) {
    608       1.2  bouyer 		/* space for ISA I/O mem */
    609       1.4  bouyer 		mapsize += IOM_SIZE;
    610       1.4  bouyer 	}
    611       1.4  bouyer #endif
    612       1.4  bouyer 	/* at this point mapsize doens't include the table size */
    613       1.4  bouyer 
    614       1.4  bouyer #ifdef __x86_64__
    615       1.4  bouyer 	count = TABLE_L2_ENTRIES;
    616       1.4  bouyer #else
    617       1.4  bouyer 	count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
    618       1.4  bouyer #endif /* __x86_64__ */
    619       1.4  bouyer 
    620       1.4  bouyer 	/* now compute how many L2 pages we need exactly */
    621       1.4  bouyer 	XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
    622       1.4  bouyer 	while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
    623       1.4  bouyer 	    ((long)count << L2_SHIFT) + KERNBASE) {
    624       1.4  bouyer 		count++;
    625       1.2  bouyer 	}
    626       1.4  bouyer #ifndef __x86_64__
    627       1.5  bouyer 	/*
    628       1.5  bouyer 	 * one more L2 page: we'll alocate several pages after kva_start
    629       1.5  bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    630       1.5  bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    631       1.5  bouyer 	 * pmap_growkernel() will be called anyway.
    632       1.5  bouyer 	 */
    633       1.5  bouyer 	count++;
    634       1.4  bouyer 	nkptp[1] = count;
    635       1.2  bouyer #endif
    636       1.2  bouyer 
    637       1.4  bouyer 	/*
    638       1.4  bouyer 	 * install bootstrap pages. We may need more L2 pages than will
    639       1.4  bouyer 	 * have the final table here, as it's installed after the final table
    640       1.4  bouyer 	 */
    641       1.4  bouyer 	oldcount = count;
    642       1.4  bouyer 
    643       1.4  bouyer bootstrap_again:
    644       1.4  bouyer 	XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
    645       1.2  bouyer 	/*
    646       1.2  bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    647       1.2  bouyer 	 * move bootstrap tables if necessary
    648       1.2  bouyer 	 */
    649       1.4  bouyer 	if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
    650       1.2  bouyer 		bootstrap_tables = init_tables +
    651       1.4  bouyer 					((count + l2_4_count) * PAGE_SIZE);
    652       1.4  bouyer 	/* make sure we have enough to map the bootstrap_tables */
    653       1.4  bouyer 	if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
    654       1.4  bouyer 	    ((long)oldcount << L2_SHIFT) + KERNBASE) {
    655       1.4  bouyer 		oldcount++;
    656       1.4  bouyer 		goto bootstrap_again;
    657       1.4  bouyer 	}
    658       1.2  bouyer 
    659       1.2  bouyer 	/* Create temporary tables */
    660       1.2  bouyer 	xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
    661       1.4  bouyer 		xen_start_info.nr_pt_frames, oldcount, 0);
    662       1.2  bouyer 
    663       1.2  bouyer 	/* Create final tables */
    664       1.2  bouyer 	xen_bootstrap_tables(bootstrap_tables, init_tables,
    665       1.4  bouyer 	    oldcount + l2_4_count, count, 1);
    666       1.2  bouyer 
    667       1.4  bouyer 	/* zero out free space after tables */
    668       1.4  bouyer 	memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
    669       1.4  bouyer 	    (UPAGES + 1) * NBPG);
    670      1.28   rmind 
    671      1.28   rmind 	/* Finally, flush TLB. */
    672      1.28   rmind 	xpq_queue_tlb_flush();
    673      1.28   rmind 
    674       1.4  bouyer 	return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
    675       1.2  bouyer }
    676       1.2  bouyer 
    677       1.2  bouyer /*
    678       1.2  bouyer  * Build a new table and switch to it
    679       1.2  bouyer  * old_count is # of old tables (including PGD, PDTPE and PDE)
    680       1.2  bouyer  * new_count is # of new tables (PTE only)
    681       1.2  bouyer  * we assume areas don't overlap
    682       1.2  bouyer  */
    683       1.2  bouyer static void
    684       1.2  bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
    685       1.2  bouyer 	int old_count, int new_count, int final)
    686       1.2  bouyer {
    687       1.2  bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    688       1.2  bouyer 	pd_entry_t *cur_pgd, *bt_pgd;
    689       1.6  bouyer 	paddr_t addr;
    690       1.6  bouyer 	vaddr_t page, avail, text_end, map_end;
    691       1.2  bouyer 	int i;
    692       1.2  bouyer 	extern char __data_start;
    693       1.2  bouyer 
    694      1.19     jym 	__PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
    695      1.19     jym 	    " %d, %d)\n",
    696       1.2  bouyer 	    old_pgd, new_pgd, old_count, new_count));
    697       1.2  bouyer 	text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
    698       1.2  bouyer 	/*
    699       1.2  bouyer 	 * size of R/W area after kernel text:
    700       1.2  bouyer 	 *  xencons_interface (if present)
    701       1.2  bouyer 	 *  xenstore_interface (if present)
    702       1.6  bouyer 	 *  table pages (new_count + l2_4_count entries)
    703       1.2  bouyer 	 * extra mappings (only when final is true):
    704       1.4  bouyer 	 *  UAREA
    705       1.4  bouyer 	 *  dummy user PGD (x86_64 only)/gdt page (i386 only)
    706       1.2  bouyer 	 *  HYPERVISOR_shared_info
    707       1.2  bouyer 	 *  ISA I/O mem (if needed)
    708       1.2  bouyer 	 */
    709       1.6  bouyer 	map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
    710       1.2  bouyer 	if (final) {
    711       1.4  bouyer 		map_end += (UPAGES + 1) * NBPG;
    712       1.4  bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    713       1.2  bouyer 		map_end += NBPG;
    714       1.2  bouyer 	}
    715       1.4  bouyer 	/*
    716       1.4  bouyer 	 * we always set atdevbase, as it's used by init386 to find the first
    717       1.4  bouyer 	 * available VA. map_end is updated only if we are dom0, so
    718       1.4  bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    719       1.4  bouyer 	 * this case.
    720       1.4  bouyer 	 */
    721       1.4  bouyer 	if (final)
    722       1.4  bouyer 		atdevbase = map_end;
    723       1.2  bouyer #ifdef DOM0OPS
    724      1.10  cegger 	if (final && xendomain_is_dom0()) {
    725       1.2  bouyer 		/* ISA I/O mem */
    726       1.2  bouyer 		map_end += IOM_SIZE;
    727       1.2  bouyer 	}
    728       1.2  bouyer #endif /* DOM0OPS */
    729       1.2  bouyer 
    730       1.2  bouyer 	__PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
    731       1.2  bouyer 	    text_end, map_end));
    732      1.19     jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    733      1.19     jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    734       1.2  bouyer 
    735       1.2  bouyer 	/*
    736       1.2  bouyer 	 * Create bootstrap page tables
    737       1.2  bouyer 	 * What we need:
    738       1.2  bouyer 	 * - a PGD (level 4)
    739       1.2  bouyer 	 * - a PDTPE (level 3)
    740       1.2  bouyer 	 * - a PDE (level2)
    741       1.2  bouyer 	 * - some PTEs (level 1)
    742       1.2  bouyer 	 */
    743       1.2  bouyer 
    744       1.2  bouyer 	cur_pgd = (pd_entry_t *) old_pgd;
    745       1.2  bouyer 	bt_pgd = (pd_entry_t *) new_pgd;
    746       1.2  bouyer 	memset (bt_pgd, 0, PAGE_SIZE);
    747       1.2  bouyer 	avail = new_pgd + PAGE_SIZE;
    748       1.4  bouyer #if PTP_LEVELS > 3
    749      1.36  cherry 	/* per-cpu L4 PD */
    750      1.36  cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    751      1.36  cherry 	/* pmap_kernel() "shadow" L4 PD */
    752      1.36  cherry 	bt_pgd = (pd_entry_t *) avail;
    753      1.36  cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    754      1.36  cherry 	avail += PAGE_SIZE;
    755      1.36  cherry 
    756       1.2  bouyer 	/* Install level 3 */
    757       1.2  bouyer 	pdtpe = (pd_entry_t *) avail;
    758       1.2  bouyer 	memset (pdtpe, 0, PAGE_SIZE);
    759       1.2  bouyer 	avail += PAGE_SIZE;
    760       1.2  bouyer 
    761       1.6  bouyer 	addr = ((u_long) pdtpe) - KERNBASE;
    762      1.36  cherry 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    763       1.4  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    764       1.2  bouyer 
    765      1.19     jym 	__PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    766      1.19     jym 	    " -> L4[%#x]\n",
    767      1.19     jym 	    pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
    768       1.4  bouyer #else
    769       1.4  bouyer 	pdtpe = bt_pgd;
    770       1.4  bouyer #endif /* PTP_LEVELS > 3 */
    771       1.2  bouyer 
    772       1.4  bouyer #if PTP_LEVELS > 2
    773       1.2  bouyer 	/* Level 2 */
    774       1.2  bouyer 	pde = (pd_entry_t *) avail;
    775       1.2  bouyer 	memset(pde, 0, PAGE_SIZE);
    776       1.2  bouyer 	avail += PAGE_SIZE;
    777       1.2  bouyer 
    778       1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    779       1.2  bouyer 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    780       1.6  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
    781      1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    782      1.19     jym 	    " -> L3[%#x]\n",
    783      1.19     jym 	    pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
    784       1.6  bouyer #elif defined(PAE)
    785       1.6  bouyer 	/* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
    786       1.6  bouyer 	pde = (pd_entry_t *) avail;
    787       1.6  bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    788       1.6  bouyer 	avail += PAGE_SIZE * 5;
    789       1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    790       1.6  bouyer 	/*
    791       1.6  bouyer 	 * enter L2 pages in the L3.
    792       1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    793       1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow).
    794       1.6  bouyer 	 */
    795       1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    796       1.6  bouyer 		/*
    797      1.25     jym 		 * Xen doesn't want R/W mappings in L3 entries, it'll add it
    798       1.6  bouyer 		 * itself.
    799       1.6  bouyer 		 */
    800       1.6  bouyer 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    801      1.19     jym 		__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    802      1.19     jym 		    " -> L3[%#x]\n",
    803      1.19     jym 		    (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
    804       1.6  bouyer 	}
    805       1.6  bouyer 	addr += PAGE_SIZE;
    806       1.6  bouyer 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    807      1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    808      1.19     jym 	    " -> L3[%#x]\n",
    809      1.19     jym 	    (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
    810       1.6  bouyer 
    811       1.6  bouyer #else /* PAE */
    812       1.4  bouyer 	pde = bt_pgd;
    813       1.6  bouyer #endif /* PTP_LEVELS > 2 */
    814       1.2  bouyer 
    815       1.2  bouyer 	/* Level 1 */
    816       1.2  bouyer 	page = KERNTEXTOFF;
    817       1.2  bouyer 	for (i = 0; i < new_count; i ++) {
    818       1.6  bouyer 		vaddr_t cur_page = page;
    819       1.2  bouyer 
    820       1.2  bouyer 		pte = (pd_entry_t *) avail;
    821       1.2  bouyer 		avail += PAGE_SIZE;
    822       1.2  bouyer 
    823       1.2  bouyer 		memset(pte, 0, PAGE_SIZE);
    824       1.2  bouyer 		while (pl2_pi(page) == pl2_pi (cur_page)) {
    825       1.2  bouyer 			if (page >= map_end) {
    826       1.2  bouyer 				/* not mapped at all */
    827       1.2  bouyer 				pte[pl1_pi(page)] = 0;
    828       1.2  bouyer 				page += PAGE_SIZE;
    829       1.2  bouyer 				continue;
    830       1.2  bouyer 			}
    831       1.2  bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    832       1.2  bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    833       1.2  bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    834       1.2  bouyer 				__PRINTK(("HYPERVISOR_shared_info "
    835      1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    836      1.19     jym 				    HYPERVISOR_shared_info, pte[pl1_pi(page)]));
    837       1.2  bouyer 			}
    838       1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    839      1.12  cegger 			    == xen_start_info.console.domU.mfn) {
    840       1.2  bouyer 				xencons_interface = (void *)page;
    841      1.19     jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    842       1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    843       1.2  bouyer 				__PRINTK(("xencons_interface "
    844      1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    845      1.19     jym 				    xencons_interface, pte[pl1_pi(page)]));
    846       1.2  bouyer 			}
    847       1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    848       1.7  bouyer 			    == xen_start_info.store_mfn) {
    849       1.2  bouyer 				xenstore_interface = (void *)page;
    850       1.6  bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    851       1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    852       1.2  bouyer 				__PRINTK(("xenstore_interface "
    853      1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    854      1.19     jym 				    xenstore_interface, pte[pl1_pi(page)]));
    855       1.2  bouyer 			}
    856       1.2  bouyer #ifdef DOM0OPS
    857       1.2  bouyer 			if (page >= (vaddr_t)atdevbase &&
    858       1.2  bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    859       1.2  bouyer 				pte[pl1_pi(page)] =
    860       1.2  bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    861       1.2  bouyer 			}
    862       1.2  bouyer #endif
    863       1.4  bouyer 			pte[pl1_pi(page)] |= PG_k | PG_V;
    864       1.2  bouyer 			if (page < text_end) {
    865       1.2  bouyer 				/* map kernel text RO */
    866       1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    867       1.2  bouyer 			} else if (page >= old_pgd
    868       1.2  bouyer 			    && page < old_pgd + (old_count * PAGE_SIZE)) {
    869       1.2  bouyer 				/* map old page tables RO */
    870       1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    871       1.2  bouyer 			} else if (page >= new_pgd &&
    872       1.6  bouyer 			    page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
    873       1.2  bouyer 				/* map new page tables RO */
    874       1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    875       1.2  bouyer 			} else {
    876       1.2  bouyer 				/* map page RW */
    877       1.2  bouyer 				pte[pl1_pi(page)] |= PG_RW;
    878       1.2  bouyer 			}
    879       1.6  bouyer 
    880       1.9    tron 			if ((page  >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
    881       1.9    tron 			    || page >= new_pgd) {
    882      1.19     jym 				__PRINTK(("va %#lx pa %#lx "
    883      1.19     jym 				    "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
    884       1.2  bouyer 				    page, page - KERNBASE,
    885      1.19     jym 				    pte[pl1_pi(page)], pl1_pi(page)));
    886       1.9    tron 			}
    887       1.2  bouyer 			page += PAGE_SIZE;
    888       1.2  bouyer 		}
    889       1.2  bouyer 
    890       1.6  bouyer 		addr = ((u_long) pte) - KERNBASE;
    891       1.2  bouyer 		pde[pl2_pi(cur_page)] =
    892       1.4  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    893      1.19     jym 		__PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    894      1.19     jym 		    " -> L2[%#x]\n",
    895      1.19     jym 		    pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
    896       1.2  bouyer 		/* Mark readonly */
    897       1.2  bouyer 		xen_bt_set_readonly((vaddr_t) pte);
    898       1.2  bouyer 	}
    899       1.2  bouyer 
    900       1.2  bouyer 	/* Install recursive page tables mapping */
    901       1.6  bouyer #ifdef PAE
    902       1.6  bouyer 	/*
    903       1.6  bouyer 	 * we need a shadow page for the kernel's L2 page
    904       1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    905       1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow.
    906       1.6  bouyer 	 */
    907       1.6  bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    908      1.36  cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    909      1.36  cherry 	cpu_info_primary.ci_kpm_pdirpa =
    910      1.36  cherry 	    (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
    911       1.6  bouyer 
    912       1.6  bouyer 	/*
    913       1.6  bouyer 	 * We don't enter a recursive entry from the L3 PD. Instead,
    914       1.6  bouyer 	 * we enter the first 4 L2 pages, which includes the kernel's L2
    915       1.6  bouyer 	 * shadow. But we have to entrer the shadow after switching
    916       1.6  bouyer 	 * %cr3, or Xen will refcount some PTE with the wrong type.
    917       1.6  bouyer 	 */
    918       1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    919       1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    920       1.6  bouyer 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    921      1.19     jym 		__PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
    922      1.19     jym 		    " entry %#" PRIxPADDR "\n",
    923      1.19     jym 		    (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
    924      1.19     jym 		    addr, pde[PDIR_SLOT_PTE + i]));
    925       1.6  bouyer 	}
    926       1.6  bouyer #if 0
    927       1.6  bouyer 	addr += PAGE_SIZE; /* point to shadow L2 */
    928       1.6  bouyer 	pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    929       1.6  bouyer 	__PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
    930       1.6  bouyer 	    (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
    931       1.6  bouyer 	    (int64_t)pde[PDIR_SLOT_PTE + 3]));
    932       1.6  bouyer #endif
    933      1.14     jym 	/* Mark tables RO, and pin the kernel's shadow as L2 */
    934       1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    935       1.6  bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
    936       1.6  bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
    937       1.6  bouyer 		if (i == 2 || i == 3)
    938       1.6  bouyer 			continue;
    939       1.6  bouyer #if 0
    940       1.6  bouyer 		__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
    941      1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    942       1.6  bouyer #endif
    943       1.6  bouyer 	}
    944       1.6  bouyer 	if (final) {
    945       1.6  bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
    946      1.19     jym 		__PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
    947      1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    948       1.6  bouyer 	}
    949       1.6  bouyer #if 0
    950       1.6  bouyer 	addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
    951       1.6  bouyer 	__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
    952      1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    953       1.6  bouyer #endif
    954       1.6  bouyer #else /* PAE */
    955      1.36  cherry 	/* recursive entry in higher-level per-cpu PD and pmap_kernel() */
    956      1.36  cherry 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
    957      1.36  cherry #ifdef __x86_64__
    958      1.36  cherry 	   bt_cpu_pgd[PDIR_SLOT_PTE] =
    959      1.36  cherry 		   xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
    960      1.36  cherry #endif /* __x86_64__ */
    961      1.19     jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
    962      1.19     jym 	    " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
    963      1.19     jym 	    bt_pgd[PDIR_SLOT_PTE]));
    964       1.2  bouyer 	/* Mark tables RO */
    965       1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pde);
    966       1.6  bouyer #endif
    967       1.6  bouyer #if PTP_LEVELS > 2 || defined(PAE)
    968       1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pdtpe);
    969       1.4  bouyer #endif
    970       1.4  bouyer #if PTP_LEVELS > 3
    971       1.2  bouyer 	xen_bt_set_readonly(new_pgd);
    972       1.4  bouyer #endif
    973       1.2  bouyer 	/* Pin the PGD */
    974      1.26     jym 	__PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
    975      1.24     jym #ifdef __x86_64__
    976      1.24     jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    977      1.24     jym #elif PAE
    978       1.6  bouyer 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    979       1.6  bouyer #else
    980      1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    981       1.6  bouyer #endif
    982      1.21     jym 
    983       1.4  bouyer 	/* Save phys. addr of PDP, for libkvm. */
    984       1.6  bouyer #ifdef PAE
    985      1.21     jym 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
    986      1.21     jym #else
    987      1.36  cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
    988      1.21     jym #endif
    989      1.21     jym 
    990       1.2  bouyer 	/* Switch to new tables */
    991      1.14     jym 	__PRINTK(("switch to PGD\n"));
    992       1.2  bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
    993      1.19     jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
    994      1.19     jym 	    bt_pgd[PDIR_SLOT_PTE]));
    995      1.21     jym 
    996       1.6  bouyer #ifdef PAE
    997       1.6  bouyer 	if (final) {
    998      1.21     jym 		/* save the address of the L3 page */
    999      1.21     jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
   1000      1.21     jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
   1001      1.21     jym 
   1002       1.6  bouyer 		/* now enter kernel's PTE mappings */
   1003       1.6  bouyer 		addr =  (u_long)pde - KERNBASE + PAGE_SIZE * 3;
   1004       1.6  bouyer 		xpq_queue_pte_update(
   1005       1.6  bouyer 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
   1006       1.6  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_V);
   1007       1.6  bouyer 		xpq_flush_queue();
   1008       1.6  bouyer 	}
   1009      1.36  cherry #elif defined(__x86_64__)
   1010      1.36  cherry 	if (final) {
   1011      1.36  cherry 		/* save the address of the real per-cpu L4 pgd page */
   1012      1.36  cherry 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
   1013      1.36  cherry 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
   1014      1.36  cherry 	}
   1015       1.6  bouyer #endif
   1016       1.6  bouyer 
   1017       1.2  bouyer 	/* Now we can safely reclaim space taken by old tables */
   1018       1.2  bouyer 
   1019      1.14     jym 	__PRINTK(("unpin old PGD\n"));
   1020       1.2  bouyer 	/* Unpin old PGD */
   1021       1.2  bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
   1022       1.2  bouyer 	/* Mark old tables RW */
   1023       1.2  bouyer 	page = old_pgd;
   1024       1.2  bouyer 	addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
   1025       1.2  bouyer 	addr = xpmap_mtop(addr);
   1026       1.6  bouyer 	pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
   1027       1.2  bouyer 	pte += pl1_pi(page);
   1028      1.19     jym 	__PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
   1029      1.19     jym 	    pde[pl2_pi(page)], addr, (long)pte));
   1030       1.2  bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
   1031       1.6  bouyer 		addr = xpmap_ptom(((u_long) pte) - KERNBASE);
   1032      1.19     jym 		XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
   1033      1.19     jym 		   "*pte %#" PRIxPADDR "\n",
   1034      1.19     jym 		   addr, (long)pte, *pte));
   1035       1.6  bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
   1036       1.2  bouyer 		page += PAGE_SIZE;
   1037       1.2  bouyer 		/*
   1038       1.2  bouyer 		 * Our ptes are contiguous
   1039       1.2  bouyer 		 * so it's safe to just "++" here
   1040       1.2  bouyer 		 */
   1041       1.2  bouyer 		pte++;
   1042       1.2  bouyer 	}
   1043       1.2  bouyer 	xpq_flush_queue();
   1044       1.2  bouyer }
   1045       1.2  bouyer 
   1046       1.2  bouyer 
   1047       1.2  bouyer /*
   1048       1.2  bouyer  * Bootstrap helper functions
   1049       1.2  bouyer  */
   1050       1.2  bouyer 
   1051       1.2  bouyer /*
   1052       1.2  bouyer  * Mark a page readonly
   1053       1.2  bouyer  * XXX: assuming vaddr = paddr + KERNBASE
   1054       1.2  bouyer  */
   1055       1.2  bouyer 
   1056       1.2  bouyer static void
   1057       1.2  bouyer xen_bt_set_readonly (vaddr_t page)
   1058       1.2  bouyer {
   1059       1.2  bouyer 	pt_entry_t entry;
   1060       1.2  bouyer 
   1061       1.2  bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
   1062       1.4  bouyer 	entry |= PG_k | PG_V;
   1063       1.2  bouyer 
   1064       1.2  bouyer 	HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
   1065       1.2  bouyer }
   1066       1.4  bouyer 
   1067       1.4  bouyer #ifdef __x86_64__
   1068       1.4  bouyer void
   1069       1.4  bouyer xen_set_user_pgd(paddr_t page)
   1070       1.4  bouyer {
   1071       1.4  bouyer 	struct mmuext_op op;
   1072       1.4  bouyer 	int s = splvm();
   1073       1.4  bouyer 
   1074       1.4  bouyer 	xpq_flush_queue();
   1075       1.4  bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
   1076      1.34     jym 	op.arg1.mfn = pfn_to_mfn(page >> PAGE_SHIFT);
   1077       1.4  bouyer         if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
   1078       1.4  bouyer 		panic("xen_set_user_pgd: failed to install new user page"
   1079      1.19     jym 			" directory %#" PRIxPADDR, page);
   1080       1.4  bouyer 	splx(s);
   1081       1.4  bouyer }
   1082       1.4  bouyer #endif /* __x86_64__ */
   1083