x86_xpmap.c revision 1.38.2.4 1 1.38.2.4 riz /* $NetBSD: x86_xpmap.c,v 1.38.2.4 2012/05/09 03:22:54 riz Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
5 1.2 bouyer *
6 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.2 bouyer * copyright notice and this permission notice appear in all copies.
9 1.2 bouyer *
10 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.2 bouyer */
18 1.2 bouyer
19 1.2 bouyer /*
20 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
21 1.2 bouyer *
22 1.2 bouyer * Redistribution and use in source and binary forms, with or without
23 1.2 bouyer * modification, are permitted provided that the following conditions
24 1.2 bouyer * are met:
25 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
26 1.2 bouyer * notice, this list of conditions and the following disclaimer.
27 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
28 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
29 1.2 bouyer * documentation and/or other materials provided with the distribution.
30 1.2 bouyer *
31 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
32 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
33 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
34 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
35 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
36 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
37 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
38 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
40 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41 1.2 bouyer *
42 1.2 bouyer */
43 1.2 bouyer
44 1.2 bouyer /*
45 1.2 bouyer *
46 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
47 1.2 bouyer * All rights reserved.
48 1.2 bouyer *
49 1.2 bouyer * Redistribution and use in source and binary forms, with or without
50 1.2 bouyer * modification, are permitted provided that the following conditions
51 1.2 bouyer * are met:
52 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
53 1.2 bouyer * notice, this list of conditions and the following disclaimer.
54 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
55 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
56 1.2 bouyer * documentation and/or other materials provided with the distribution.
57 1.2 bouyer *
58 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
60 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
61 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
62 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
63 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
64 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
65 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
66 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
67 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
68 1.2 bouyer */
69 1.2 bouyer
70 1.2 bouyer
71 1.2 bouyer #include <sys/cdefs.h>
72 1.38.2.4 riz __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.38.2.4 2012/05/09 03:22:54 riz Exp $");
73 1.2 bouyer
74 1.2 bouyer #include "opt_xen.h"
75 1.4 bouyer #include "opt_ddb.h"
76 1.4 bouyer #include "ksyms.h"
77 1.2 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.38 cherry #include <sys/mutex.h>
81 1.38.2.3 sborrill #include <sys/cpu.h>
82 1.2 bouyer
83 1.2 bouyer #include <uvm/uvm.h>
84 1.2 bouyer
85 1.38.2.3 sborrill #include <x86/pmap.h>
86 1.2 bouyer #include <machine/gdt.h>
87 1.2 bouyer #include <xen/xenfunc.h>
88 1.2 bouyer
89 1.2 bouyer #include <dev/isa/isareg.h>
90 1.2 bouyer #include <machine/isa_machdep.h>
91 1.2 bouyer
92 1.2 bouyer #undef XENDEBUG
93 1.2 bouyer /* #define XENDEBUG_SYNC */
94 1.2 bouyer /* #define XENDEBUG_LOW */
95 1.2 bouyer
96 1.2 bouyer #ifdef XENDEBUG
97 1.2 bouyer #define XENPRINTF(x) printf x
98 1.2 bouyer #define XENPRINTK(x) printk x
99 1.2 bouyer #define XENPRINTK2(x) /* printk x */
100 1.2 bouyer
101 1.2 bouyer static char XBUF[256];
102 1.2 bouyer #else
103 1.2 bouyer #define XENPRINTF(x)
104 1.2 bouyer #define XENPRINTK(x)
105 1.2 bouyer #define XENPRINTK2(x)
106 1.2 bouyer #endif
107 1.2 bouyer #define PRINTF(x) printf x
108 1.2 bouyer #define PRINTK(x) printk x
109 1.2 bouyer
110 1.2 bouyer volatile shared_info_t *HYPERVISOR_shared_info;
111 1.11 jym /* Xen requires the start_info struct to be page aligned */
112 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
113 1.6 bouyer unsigned long *xpmap_phys_to_machine_mapping;
114 1.37 cherry kmutex_t pte_lock;
115 1.2 bouyer
116 1.2 bouyer void xen_failsafe_handler(void);
117 1.2 bouyer
118 1.2 bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
119 1.2 bouyer HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
120 1.2 bouyer
121 1.2 bouyer void
122 1.2 bouyer xen_failsafe_handler(void)
123 1.2 bouyer {
124 1.2 bouyer
125 1.2 bouyer panic("xen_failsafe_handler called!\n");
126 1.2 bouyer }
127 1.2 bouyer
128 1.2 bouyer
129 1.2 bouyer void
130 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
131 1.2 bouyer {
132 1.2 bouyer vaddr_t va;
133 1.2 bouyer vaddr_t end;
134 1.4 bouyer pt_entry_t *ptp;
135 1.2 bouyer int s;
136 1.2 bouyer
137 1.2 bouyer #ifdef __x86_64__
138 1.2 bouyer end = base + (entries << 3);
139 1.2 bouyer #else
140 1.2 bouyer end = base + entries * sizeof(union descriptor);
141 1.2 bouyer #endif
142 1.2 bouyer
143 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
144 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
145 1.2 bouyer ptp = kvtopte(va);
146 1.19 jym XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
147 1.19 jym base, entries, ptp));
148 1.4 bouyer pmap_pte_clearbits(ptp, PG_RW);
149 1.2 bouyer }
150 1.2 bouyer s = splvm();
151 1.2 bouyer xpq_queue_set_ldt(base, entries);
152 1.2 bouyer splx(s);
153 1.2 bouyer }
154 1.2 bouyer
155 1.2 bouyer #ifdef XENDEBUG
156 1.2 bouyer void xpq_debug_dump(void);
157 1.2 bouyer #endif
158 1.2 bouyer
159 1.2 bouyer #define XPQUEUE_SIZE 2048
160 1.35 cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
161 1.35 cherry static int xpq_idx_array[MAXCPUS];
162 1.30 cherry
163 1.35 cherry extern struct cpu_info * (*xpq_cpu)(void);
164 1.2 bouyer
165 1.2 bouyer void
166 1.35 cherry xpq_flush_queue(void)
167 1.30 cherry {
168 1.35 cherry int i, ok = 0, ret;
169 1.30 cherry
170 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
171 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
172 1.2 bouyer
173 1.2 bouyer XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
174 1.2 bouyer for (i = 0; i < xpq_idx; i++)
175 1.19 jym XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
176 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val));
177 1.23 jym
178 1.35 cherry retry:
179 1.23 jym ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
180 1.23 jym
181 1.23 jym if (xpq_idx != 0 && ret < 0) {
182 1.38.2.1 riz struct cpu_info *ci;
183 1.38.2.1 riz CPU_INFO_ITERATOR cii;
184 1.38.2.1 riz
185 1.38.2.1 riz printf("xpq_flush_queue: %d entries (%d successful) on "
186 1.38.2.1 riz "cpu%d (%ld)\n",
187 1.38.2.1 riz xpq_idx, ok, xpq_cpu()->ci_index, xpq_cpu()->ci_cpuid);
188 1.35 cherry
189 1.35 cherry if (ok != 0) {
190 1.35 cherry xpq_queue += ok;
191 1.35 cherry xpq_idx -= ok;
192 1.35 cherry ok = 0;
193 1.35 cherry goto retry;
194 1.35 cherry }
195 1.35 cherry
196 1.38.2.1 riz for (CPU_INFO_FOREACH(cii, ci)) {
197 1.38.2.1 riz xpq_queue = xpq_queue_array[ci->ci_cpuid];
198 1.38.2.1 riz xpq_idx = xpq_idx_array[ci->ci_cpuid];
199 1.38.2.1 riz printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
200 1.38.2.1 riz for (i = 0; i < xpq_idx; i++) {
201 1.38.2.1 riz printf(" 0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
202 1.38.2.1 riz xpq_queue[i].ptr, xpq_queue[i].val);
203 1.38.2.1 riz }
204 1.38.2.1 riz #ifdef __x86_64__
205 1.38.2.1 riz for (i = 0; i < PDIR_SLOT_PTE; i++) {
206 1.38.2.1 riz if (ci->ci_kpm_pdir[i] == 0)
207 1.38.2.1 riz continue;
208 1.38.2.1 riz printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
209 1.38.2.1 riz i, ci->ci_kpm_pdir[i]);
210 1.38.2.1 riz }
211 1.38.2.1 riz #endif
212 1.38.2.1 riz }
213 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
214 1.2 bouyer }
215 1.35 cherry xpq_idx_array[xpq_cpu()->ci_cpuid] = 0;
216 1.2 bouyer }
217 1.2 bouyer
218 1.2 bouyer static inline void
219 1.2 bouyer xpq_increment_idx(void)
220 1.2 bouyer {
221 1.2 bouyer
222 1.35 cherry if (__predict_false(++xpq_idx_array[xpq_cpu()->ci_cpuid] == XPQUEUE_SIZE))
223 1.2 bouyer xpq_flush_queue();
224 1.2 bouyer }
225 1.2 bouyer
226 1.2 bouyer void
227 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
228 1.2 bouyer {
229 1.35 cherry
230 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
231 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
232 1.35 cherry
233 1.6 bouyer XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
234 1.6 bouyer "\n", (int64_t)ma, (int64_t)pa));
235 1.35 cherry
236 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
237 1.2 bouyer xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
238 1.2 bouyer xpq_increment_idx();
239 1.2 bouyer #ifdef XENDEBUG_SYNC
240 1.2 bouyer xpq_flush_queue();
241 1.2 bouyer #endif
242 1.2 bouyer }
243 1.2 bouyer
244 1.2 bouyer void
245 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
246 1.2 bouyer {
247 1.2 bouyer
248 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
249 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
250 1.35 cherry
251 1.6 bouyer KASSERT((ptr & 3) == 0);
252 1.2 bouyer xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
253 1.2 bouyer xpq_queue[xpq_idx].val = val;
254 1.2 bouyer xpq_increment_idx();
255 1.2 bouyer #ifdef XENDEBUG_SYNC
256 1.2 bouyer xpq_flush_queue();
257 1.2 bouyer #endif
258 1.2 bouyer }
259 1.2 bouyer
260 1.2 bouyer void
261 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
262 1.2 bouyer {
263 1.2 bouyer struct mmuext_op op;
264 1.2 bouyer xpq_flush_queue();
265 1.2 bouyer
266 1.6 bouyer XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
267 1.6 bouyer (int64_t)pa, (int64_t)pa));
268 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
269 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
270 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
271 1.2 bouyer panic("xpq_queue_pt_switch");
272 1.2 bouyer }
273 1.2 bouyer
274 1.2 bouyer void
275 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
276 1.2 bouyer {
277 1.2 bouyer struct mmuext_op op;
278 1.29 cherry
279 1.2 bouyer xpq_flush_queue();
280 1.2 bouyer
281 1.24 jym XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
282 1.24 jym lvl + 1, pa));
283 1.2 bouyer
284 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
285 1.24 jym op.cmd = lvl;
286 1.6 bouyer
287 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
288 1.6 bouyer panic("xpq_queue_pin_table");
289 1.6 bouyer }
290 1.6 bouyer
291 1.2 bouyer void
292 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
293 1.2 bouyer {
294 1.2 bouyer struct mmuext_op op;
295 1.29 cherry
296 1.2 bouyer xpq_flush_queue();
297 1.2 bouyer
298 1.24 jym XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
299 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
300 1.2 bouyer op.cmd = MMUEXT_UNPIN_TABLE;
301 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
302 1.2 bouyer panic("xpq_queue_unpin_table");
303 1.2 bouyer }
304 1.2 bouyer
305 1.2 bouyer void
306 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
307 1.2 bouyer {
308 1.2 bouyer struct mmuext_op op;
309 1.29 cherry
310 1.2 bouyer xpq_flush_queue();
311 1.2 bouyer
312 1.2 bouyer XENPRINTK2(("xpq_queue_set_ldt\n"));
313 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
314 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
315 1.2 bouyer op.arg1.linear_addr = va;
316 1.2 bouyer op.arg2.nr_ents = entries;
317 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
318 1.2 bouyer panic("xpq_queue_set_ldt");
319 1.2 bouyer }
320 1.2 bouyer
321 1.2 bouyer void
322 1.8 cegger xpq_queue_tlb_flush(void)
323 1.2 bouyer {
324 1.2 bouyer struct mmuext_op op;
325 1.29 cherry
326 1.2 bouyer xpq_flush_queue();
327 1.2 bouyer
328 1.2 bouyer XENPRINTK2(("xpq_queue_tlb_flush\n"));
329 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
330 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
331 1.2 bouyer panic("xpq_queue_tlb_flush");
332 1.2 bouyer }
333 1.2 bouyer
334 1.2 bouyer void
335 1.8 cegger xpq_flush_cache(void)
336 1.2 bouyer {
337 1.2 bouyer struct mmuext_op op;
338 1.29 cherry int s = splvm(), err;
339 1.29 cherry
340 1.2 bouyer xpq_flush_queue();
341 1.2 bouyer
342 1.2 bouyer XENPRINTK2(("xpq_queue_flush_cache\n"));
343 1.2 bouyer op.cmd = MMUEXT_FLUSH_CACHE;
344 1.33 jym if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0) {
345 1.33 jym panic("xpq_flush_cache, err %d", err);
346 1.33 jym }
347 1.29 cherry splx(s); /* XXX: removeme */
348 1.2 bouyer }
349 1.2 bouyer
350 1.2 bouyer void
351 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
352 1.2 bouyer {
353 1.2 bouyer struct mmuext_op op;
354 1.2 bouyer xpq_flush_queue();
355 1.2 bouyer
356 1.19 jym XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
357 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
358 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
359 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
360 1.2 bouyer panic("xpq_queue_invlpg");
361 1.2 bouyer }
362 1.2 bouyer
363 1.38.2.4 riz #if defined(_LP64) && MAXCPUS > 64
364 1.38.2.4 riz #error "XEN/amd64 uses 64 bit masks"
365 1.38.2.4 riz #elsif !defined(_LP64) && MAXCPUS > 32
366 1.38.2.4 riz #error "XEN/i386 uses 32 bit masks"
367 1.38.2.4 riz #else
368 1.38.2.4 riz /* XXX: Inefficient. */
369 1.38.2.4 riz static u_long
370 1.38.2.4 riz xen_kcpuset2bits(kcpuset_t *kc)
371 1.38.2.4 riz {
372 1.38.2.4 riz u_long bits = 0;
373 1.38.2.4 riz
374 1.38.2.4 riz for (cpuid_t i = 0; i < ncpu; i++) {
375 1.38.2.4 riz if (kcpuset_isset(kc, i)) {
376 1.38.2.4 riz bits |= 1 << i;
377 1.38.2.4 riz }
378 1.38.2.4 riz }
379 1.38.2.4 riz return bits;
380 1.38.2.4 riz }
381 1.38.2.4 riz #endif
382 1.38.2.4 riz
383 1.29 cherry void
384 1.38.2.4 riz xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
385 1.29 cherry {
386 1.38.2.4 riz u_long xcpumask = xen_kcpuset2bits(kc);
387 1.29 cherry mmuext_op_t op;
388 1.29 cherry
389 1.29 cherry /* Flush pending page updates */
390 1.29 cherry xpq_flush_queue();
391 1.29 cherry
392 1.29 cherry op.cmd = MMUEXT_INVLPG_MULTI;
393 1.29 cherry op.arg1.linear_addr = va;
394 1.38.2.3 sborrill op.arg2.vcpumask = &xcpumask;
395 1.29 cherry
396 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
397 1.29 cherry panic("xpq_queue_invlpg_all");
398 1.29 cherry }
399 1.29 cherry
400 1.29 cherry return;
401 1.29 cherry }
402 1.29 cherry
403 1.29 cherry void
404 1.29 cherry xen_bcast_invlpg(vaddr_t va)
405 1.29 cherry {
406 1.29 cherry mmuext_op_t op;
407 1.29 cherry
408 1.29 cherry /* Flush pending page updates */
409 1.29 cherry xpq_flush_queue();
410 1.29 cherry
411 1.29 cherry op.cmd = MMUEXT_INVLPG_ALL;
412 1.29 cherry op.arg1.linear_addr = va;
413 1.29 cherry
414 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
415 1.29 cherry panic("xpq_queue_invlpg_all");
416 1.29 cherry }
417 1.29 cherry
418 1.29 cherry return;
419 1.29 cherry }
420 1.29 cherry
421 1.29 cherry /* This is a synchronous call. */
422 1.29 cherry void
423 1.38.2.4 riz xen_mcast_tlbflush(kcpuset_t *kc)
424 1.29 cherry {
425 1.38.2.4 riz u_long xcpumask = xen_kcpuset2bits(kc);
426 1.29 cherry mmuext_op_t op;
427 1.29 cherry
428 1.29 cherry /* Flush pending page updates */
429 1.29 cherry xpq_flush_queue();
430 1.29 cherry
431 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
432 1.38.2.3 sborrill op.arg2.vcpumask = &xcpumask;
433 1.29 cherry
434 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
435 1.29 cherry panic("xpq_queue_invlpg_all");
436 1.29 cherry }
437 1.29 cherry
438 1.29 cherry return;
439 1.29 cherry }
440 1.29 cherry
441 1.29 cherry /* This is a synchronous call. */
442 1.29 cherry void
443 1.29 cherry xen_bcast_tlbflush(void)
444 1.29 cherry {
445 1.29 cherry mmuext_op_t op;
446 1.29 cherry
447 1.29 cherry /* Flush pending page updates */
448 1.29 cherry xpq_flush_queue();
449 1.29 cherry
450 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
451 1.29 cherry
452 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
453 1.29 cherry panic("xpq_queue_invlpg_all");
454 1.29 cherry }
455 1.29 cherry
456 1.29 cherry return;
457 1.29 cherry }
458 1.29 cherry
459 1.29 cherry /* This is a synchronous call. */
460 1.29 cherry void
461 1.38.2.4 riz xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, kcpuset_t *kc)
462 1.29 cherry {
463 1.29 cherry KASSERT(eva > sva);
464 1.29 cherry
465 1.29 cherry /* Flush pending page updates */
466 1.29 cherry xpq_flush_queue();
467 1.29 cherry
468 1.29 cherry /* Align to nearest page boundary */
469 1.29 cherry sva &= ~PAGE_MASK;
470 1.29 cherry eva &= ~PAGE_MASK;
471 1.29 cherry
472 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
473 1.38.2.4 riz xen_mcast_invlpg(sva, kc);
474 1.29 cherry }
475 1.29 cherry
476 1.29 cherry return;
477 1.29 cherry }
478 1.29 cherry
479 1.29 cherry /* This is a synchronous call. */
480 1.29 cherry void
481 1.29 cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
482 1.29 cherry {
483 1.29 cherry KASSERT(eva > sva);
484 1.29 cherry
485 1.29 cherry /* Flush pending page updates */
486 1.29 cherry xpq_flush_queue();
487 1.29 cherry
488 1.29 cherry /* Align to nearest page boundary */
489 1.29 cherry sva &= ~PAGE_MASK;
490 1.29 cherry eva &= ~PAGE_MASK;
491 1.29 cherry
492 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
493 1.29 cherry xen_bcast_invlpg(sva);
494 1.29 cherry }
495 1.29 cherry
496 1.29 cherry return;
497 1.29 cherry }
498 1.29 cherry
499 1.2 bouyer int
500 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
501 1.2 bouyer {
502 1.2 bouyer mmu_update_t op;
503 1.2 bouyer int ok;
504 1.29 cherry
505 1.2 bouyer xpq_flush_queue();
506 1.2 bouyer
507 1.6 bouyer op.ptr = ptr;
508 1.2 bouyer op.val = val;
509 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
510 1.2 bouyer return EFAULT;
511 1.2 bouyer return (0);
512 1.2 bouyer }
513 1.2 bouyer
514 1.2 bouyer #ifdef XENDEBUG
515 1.2 bouyer void
516 1.8 cegger xpq_debug_dump(void)
517 1.2 bouyer {
518 1.2 bouyer int i;
519 1.2 bouyer
520 1.35 cherry mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
521 1.35 cherry int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
522 1.35 cherry
523 1.2 bouyer XENPRINTK2(("idx: %d\n", xpq_idx));
524 1.2 bouyer for (i = 0; i < xpq_idx; i++) {
525 1.13 cegger snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
526 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
527 1.2 bouyer if (++i < xpq_idx)
528 1.13 cegger snprintf(XBUF + strlen(XBUF),
529 1.13 cegger sizeof(XBUF) - strlen(XBUF),
530 1.13 cegger "%" PRIx64 " %08" PRIx64,
531 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
532 1.2 bouyer if (++i < xpq_idx)
533 1.13 cegger snprintf(XBUF + strlen(XBUF),
534 1.13 cegger sizeof(XBUF) - strlen(XBUF),
535 1.13 cegger "%" PRIx64 " %08" PRIx64,
536 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
537 1.2 bouyer if (++i < xpq_idx)
538 1.13 cegger snprintf(XBUF + strlen(XBUF),
539 1.13 cegger sizeof(XBUF) - strlen(XBUF),
540 1.13 cegger "%" PRIx64 " %08" PRIx64,
541 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
542 1.2 bouyer XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
543 1.2 bouyer }
544 1.2 bouyer }
545 1.2 bouyer #endif
546 1.2 bouyer
547 1.2 bouyer
548 1.2 bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
549 1.2 bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
550 1.2 bouyer
551 1.2 bouyer static void xen_bt_set_readonly (vaddr_t);
552 1.2 bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
553 1.2 bouyer
554 1.2 bouyer /* How many PDEs ? */
555 1.2 bouyer #if L2_SLOT_KERNBASE > 0
556 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
557 1.2 bouyer #else
558 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
559 1.2 bouyer #endif
560 1.2 bouyer
561 1.2 bouyer /*
562 1.2 bouyer * Construct and switch to new pagetables
563 1.2 bouyer * first_avail is the first vaddr we can use after
564 1.2 bouyer * we get rid of Xen pagetables
565 1.2 bouyer */
566 1.2 bouyer
567 1.2 bouyer vaddr_t xen_pmap_bootstrap (void);
568 1.2 bouyer
569 1.2 bouyer /*
570 1.2 bouyer * Function to get rid of Xen bootstrap tables
571 1.2 bouyer */
572 1.2 bouyer
573 1.6 bouyer /* How many PDP do we need: */
574 1.6 bouyer #ifdef PAE
575 1.6 bouyer /*
576 1.6 bouyer * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
577 1.6 bouyer * all of them mapped by the L3 page. We also need a shadow page
578 1.6 bouyer * for L3[3].
579 1.6 bouyer */
580 1.6 bouyer static const int l2_4_count = 6;
581 1.36 cherry #elif defined(__x86_64__)
582 1.36 cherry static const int l2_4_count = PTP_LEVELS;
583 1.6 bouyer #else
584 1.6 bouyer static const int l2_4_count = PTP_LEVELS - 1;
585 1.6 bouyer #endif
586 1.6 bouyer
587 1.2 bouyer vaddr_t
588 1.8 cegger xen_pmap_bootstrap(void)
589 1.2 bouyer {
590 1.4 bouyer int count, oldcount;
591 1.4 bouyer long mapsize;
592 1.2 bouyer vaddr_t bootstrap_tables, init_tables;
593 1.2 bouyer
594 1.35 cherry memset(xpq_idx_array, 0, sizeof xpq_idx_array);
595 1.35 cherry
596 1.6 bouyer xpmap_phys_to_machine_mapping =
597 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
598 1.2 bouyer init_tables = xen_start_info.pt_base;
599 1.2 bouyer __PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
600 1.2 bouyer
601 1.2 bouyer /* Space after Xen boostrap tables should be free */
602 1.2 bouyer bootstrap_tables = xen_start_info.pt_base +
603 1.2 bouyer (xen_start_info.nr_pt_frames * PAGE_SIZE);
604 1.2 bouyer
605 1.4 bouyer /*
606 1.4 bouyer * Calculate how many space we need
607 1.4 bouyer * first everything mapped before the Xen bootstrap tables
608 1.4 bouyer */
609 1.4 bouyer mapsize = init_tables - KERNTEXTOFF;
610 1.4 bouyer /* after the tables we'll have:
611 1.4 bouyer * - UAREA
612 1.4 bouyer * - dummy user PGD (x86_64)
613 1.4 bouyer * - HYPERVISOR_shared_info
614 1.38.2.2 riz * - early_zerop
615 1.4 bouyer * - ISA I/O mem (if needed)
616 1.4 bouyer */
617 1.4 bouyer mapsize += UPAGES * NBPG;
618 1.4 bouyer #ifdef __x86_64__
619 1.4 bouyer mapsize += NBPG;
620 1.4 bouyer #endif
621 1.4 bouyer mapsize += NBPG;
622 1.38.2.2 riz mapsize += NBPG;
623 1.2 bouyer
624 1.2 bouyer #ifdef DOM0OPS
625 1.10 cegger if (xendomain_is_dom0()) {
626 1.2 bouyer /* space for ISA I/O mem */
627 1.4 bouyer mapsize += IOM_SIZE;
628 1.4 bouyer }
629 1.4 bouyer #endif
630 1.4 bouyer /* at this point mapsize doens't include the table size */
631 1.4 bouyer
632 1.4 bouyer #ifdef __x86_64__
633 1.4 bouyer count = TABLE_L2_ENTRIES;
634 1.4 bouyer #else
635 1.4 bouyer count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
636 1.4 bouyer #endif /* __x86_64__ */
637 1.4 bouyer
638 1.4 bouyer /* now compute how many L2 pages we need exactly */
639 1.4 bouyer XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
640 1.4 bouyer while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
641 1.4 bouyer ((long)count << L2_SHIFT) + KERNBASE) {
642 1.4 bouyer count++;
643 1.2 bouyer }
644 1.4 bouyer #ifndef __x86_64__
645 1.5 bouyer /*
646 1.5 bouyer * one more L2 page: we'll alocate several pages after kva_start
647 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
648 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
649 1.5 bouyer * pmap_growkernel() will be called anyway.
650 1.5 bouyer */
651 1.5 bouyer count++;
652 1.4 bouyer nkptp[1] = count;
653 1.2 bouyer #endif
654 1.2 bouyer
655 1.4 bouyer /*
656 1.4 bouyer * install bootstrap pages. We may need more L2 pages than will
657 1.4 bouyer * have the final table here, as it's installed after the final table
658 1.4 bouyer */
659 1.4 bouyer oldcount = count;
660 1.4 bouyer
661 1.4 bouyer bootstrap_again:
662 1.4 bouyer XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
663 1.2 bouyer /*
664 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
665 1.2 bouyer * move bootstrap tables if necessary
666 1.2 bouyer */
667 1.4 bouyer if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
668 1.2 bouyer bootstrap_tables = init_tables +
669 1.4 bouyer ((count + l2_4_count) * PAGE_SIZE);
670 1.4 bouyer /* make sure we have enough to map the bootstrap_tables */
671 1.4 bouyer if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
672 1.4 bouyer ((long)oldcount << L2_SHIFT) + KERNBASE) {
673 1.4 bouyer oldcount++;
674 1.4 bouyer goto bootstrap_again;
675 1.4 bouyer }
676 1.2 bouyer
677 1.2 bouyer /* Create temporary tables */
678 1.2 bouyer xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
679 1.4 bouyer xen_start_info.nr_pt_frames, oldcount, 0);
680 1.2 bouyer
681 1.2 bouyer /* Create final tables */
682 1.2 bouyer xen_bootstrap_tables(bootstrap_tables, init_tables,
683 1.4 bouyer oldcount + l2_4_count, count, 1);
684 1.2 bouyer
685 1.4 bouyer /* zero out free space after tables */
686 1.4 bouyer memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
687 1.4 bouyer (UPAGES + 1) * NBPG);
688 1.28 rmind
689 1.28 rmind /* Finally, flush TLB. */
690 1.28 rmind xpq_queue_tlb_flush();
691 1.28 rmind
692 1.4 bouyer return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
693 1.2 bouyer }
694 1.2 bouyer
695 1.2 bouyer /*
696 1.2 bouyer * Build a new table and switch to it
697 1.2 bouyer * old_count is # of old tables (including PGD, PDTPE and PDE)
698 1.2 bouyer * new_count is # of new tables (PTE only)
699 1.2 bouyer * we assume areas don't overlap
700 1.2 bouyer */
701 1.2 bouyer static void
702 1.2 bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
703 1.2 bouyer int old_count, int new_count, int final)
704 1.2 bouyer {
705 1.2 bouyer pd_entry_t *pdtpe, *pde, *pte;
706 1.2 bouyer pd_entry_t *cur_pgd, *bt_pgd;
707 1.6 bouyer paddr_t addr;
708 1.6 bouyer vaddr_t page, avail, text_end, map_end;
709 1.2 bouyer int i;
710 1.2 bouyer extern char __data_start;
711 1.38.2.2 riz extern char *early_zerop; /* from pmap.c */
712 1.2 bouyer
713 1.19 jym __PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
714 1.19 jym " %d, %d)\n",
715 1.2 bouyer old_pgd, new_pgd, old_count, new_count));
716 1.2 bouyer text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
717 1.2 bouyer /*
718 1.2 bouyer * size of R/W area after kernel text:
719 1.2 bouyer * xencons_interface (if present)
720 1.2 bouyer * xenstore_interface (if present)
721 1.6 bouyer * table pages (new_count + l2_4_count entries)
722 1.2 bouyer * extra mappings (only when final is true):
723 1.4 bouyer * UAREA
724 1.4 bouyer * dummy user PGD (x86_64 only)/gdt page (i386 only)
725 1.2 bouyer * HYPERVISOR_shared_info
726 1.38.2.2 riz * early_zerop
727 1.2 bouyer * ISA I/O mem (if needed)
728 1.2 bouyer */
729 1.6 bouyer map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
730 1.2 bouyer if (final) {
731 1.4 bouyer map_end += (UPAGES + 1) * NBPG;
732 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
733 1.2 bouyer map_end += NBPG;
734 1.38.2.2 riz early_zerop = (char *)map_end;
735 1.38.2.2 riz map_end += NBPG;
736 1.2 bouyer }
737 1.4 bouyer /*
738 1.4 bouyer * we always set atdevbase, as it's used by init386 to find the first
739 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
740 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
741 1.4 bouyer * this case.
742 1.4 bouyer */
743 1.4 bouyer if (final)
744 1.4 bouyer atdevbase = map_end;
745 1.2 bouyer #ifdef DOM0OPS
746 1.10 cegger if (final && xendomain_is_dom0()) {
747 1.2 bouyer /* ISA I/O mem */
748 1.2 bouyer map_end += IOM_SIZE;
749 1.2 bouyer }
750 1.2 bouyer #endif /* DOM0OPS */
751 1.2 bouyer
752 1.2 bouyer __PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
753 1.2 bouyer text_end, map_end));
754 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
755 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
756 1.2 bouyer
757 1.2 bouyer /*
758 1.2 bouyer * Create bootstrap page tables
759 1.2 bouyer * What we need:
760 1.2 bouyer * - a PGD (level 4)
761 1.2 bouyer * - a PDTPE (level 3)
762 1.2 bouyer * - a PDE (level2)
763 1.2 bouyer * - some PTEs (level 1)
764 1.2 bouyer */
765 1.2 bouyer
766 1.2 bouyer cur_pgd = (pd_entry_t *) old_pgd;
767 1.2 bouyer bt_pgd = (pd_entry_t *) new_pgd;
768 1.2 bouyer memset (bt_pgd, 0, PAGE_SIZE);
769 1.2 bouyer avail = new_pgd + PAGE_SIZE;
770 1.4 bouyer #if PTP_LEVELS > 3
771 1.36 cherry /* per-cpu L4 PD */
772 1.36 cherry pd_entry_t *bt_cpu_pgd = bt_pgd;
773 1.36 cherry /* pmap_kernel() "shadow" L4 PD */
774 1.36 cherry bt_pgd = (pd_entry_t *) avail;
775 1.36 cherry memset(bt_pgd, 0, PAGE_SIZE);
776 1.36 cherry avail += PAGE_SIZE;
777 1.36 cherry
778 1.2 bouyer /* Install level 3 */
779 1.2 bouyer pdtpe = (pd_entry_t *) avail;
780 1.2 bouyer memset (pdtpe, 0, PAGE_SIZE);
781 1.2 bouyer avail += PAGE_SIZE;
782 1.2 bouyer
783 1.6 bouyer addr = ((u_long) pdtpe) - KERNBASE;
784 1.36 cherry bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
785 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
786 1.2 bouyer
787 1.19 jym __PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
788 1.19 jym " -> L4[%#x]\n",
789 1.19 jym pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
790 1.4 bouyer #else
791 1.4 bouyer pdtpe = bt_pgd;
792 1.4 bouyer #endif /* PTP_LEVELS > 3 */
793 1.2 bouyer
794 1.4 bouyer #if PTP_LEVELS > 2
795 1.2 bouyer /* Level 2 */
796 1.2 bouyer pde = (pd_entry_t *) avail;
797 1.2 bouyer memset(pde, 0, PAGE_SIZE);
798 1.2 bouyer avail += PAGE_SIZE;
799 1.2 bouyer
800 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
801 1.2 bouyer pdtpe[pl3_pi(KERNTEXTOFF)] =
802 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
803 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
804 1.19 jym " -> L3[%#x]\n",
805 1.19 jym pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
806 1.6 bouyer #elif defined(PAE)
807 1.6 bouyer /* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
808 1.6 bouyer pde = (pd_entry_t *) avail;
809 1.6 bouyer memset(pde, 0, PAGE_SIZE * 5);
810 1.6 bouyer avail += PAGE_SIZE * 5;
811 1.6 bouyer addr = ((u_long) pde) - KERNBASE;
812 1.6 bouyer /*
813 1.6 bouyer * enter L2 pages in the L3.
814 1.6 bouyer * The real L2 kernel PD will be the last one (so that
815 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow).
816 1.6 bouyer */
817 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
818 1.6 bouyer /*
819 1.25 jym * Xen doesn't want R/W mappings in L3 entries, it'll add it
820 1.6 bouyer * itself.
821 1.6 bouyer */
822 1.6 bouyer pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
823 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
824 1.19 jym " -> L3[%#x]\n",
825 1.19 jym (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
826 1.6 bouyer }
827 1.6 bouyer addr += PAGE_SIZE;
828 1.6 bouyer pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
829 1.19 jym __PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
830 1.19 jym " -> L3[%#x]\n",
831 1.19 jym (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
832 1.6 bouyer
833 1.6 bouyer #else /* PAE */
834 1.4 bouyer pde = bt_pgd;
835 1.6 bouyer #endif /* PTP_LEVELS > 2 */
836 1.2 bouyer
837 1.2 bouyer /* Level 1 */
838 1.2 bouyer page = KERNTEXTOFF;
839 1.2 bouyer for (i = 0; i < new_count; i ++) {
840 1.6 bouyer vaddr_t cur_page = page;
841 1.2 bouyer
842 1.2 bouyer pte = (pd_entry_t *) avail;
843 1.2 bouyer avail += PAGE_SIZE;
844 1.2 bouyer
845 1.2 bouyer memset(pte, 0, PAGE_SIZE);
846 1.2 bouyer while (pl2_pi(page) == pl2_pi (cur_page)) {
847 1.2 bouyer if (page >= map_end) {
848 1.2 bouyer /* not mapped at all */
849 1.2 bouyer pte[pl1_pi(page)] = 0;
850 1.2 bouyer page += PAGE_SIZE;
851 1.2 bouyer continue;
852 1.2 bouyer }
853 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
854 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
855 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
856 1.2 bouyer __PRINTK(("HYPERVISOR_shared_info "
857 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
858 1.19 jym HYPERVISOR_shared_info, pte[pl1_pi(page)]));
859 1.2 bouyer }
860 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
861 1.12 cegger == xen_start_info.console.domU.mfn) {
862 1.2 bouyer xencons_interface = (void *)page;
863 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
864 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
865 1.2 bouyer __PRINTK(("xencons_interface "
866 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
867 1.19 jym xencons_interface, pte[pl1_pi(page)]));
868 1.2 bouyer }
869 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
870 1.7 bouyer == xen_start_info.store_mfn) {
871 1.2 bouyer xenstore_interface = (void *)page;
872 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
873 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
874 1.2 bouyer __PRINTK(("xenstore_interface "
875 1.19 jym "va %#lx pte %#" PRIxPADDR "\n",
876 1.19 jym xenstore_interface, pte[pl1_pi(page)]));
877 1.2 bouyer }
878 1.2 bouyer #ifdef DOM0OPS
879 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
880 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
881 1.2 bouyer pte[pl1_pi(page)] =
882 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
883 1.2 bouyer }
884 1.2 bouyer #endif
885 1.4 bouyer pte[pl1_pi(page)] |= PG_k | PG_V;
886 1.2 bouyer if (page < text_end) {
887 1.2 bouyer /* map kernel text RO */
888 1.2 bouyer pte[pl1_pi(page)] |= 0;
889 1.2 bouyer } else if (page >= old_pgd
890 1.2 bouyer && page < old_pgd + (old_count * PAGE_SIZE)) {
891 1.2 bouyer /* map old page tables RO */
892 1.2 bouyer pte[pl1_pi(page)] |= 0;
893 1.2 bouyer } else if (page >= new_pgd &&
894 1.6 bouyer page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
895 1.2 bouyer /* map new page tables RO */
896 1.2 bouyer pte[pl1_pi(page)] |= 0;
897 1.2 bouyer } else {
898 1.2 bouyer /* map page RW */
899 1.2 bouyer pte[pl1_pi(page)] |= PG_RW;
900 1.2 bouyer }
901 1.6 bouyer
902 1.9 tron if ((page >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
903 1.9 tron || page >= new_pgd) {
904 1.19 jym __PRINTK(("va %#lx pa %#lx "
905 1.19 jym "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
906 1.2 bouyer page, page - KERNBASE,
907 1.19 jym pte[pl1_pi(page)], pl1_pi(page)));
908 1.9 tron }
909 1.2 bouyer page += PAGE_SIZE;
910 1.2 bouyer }
911 1.2 bouyer
912 1.6 bouyer addr = ((u_long) pte) - KERNBASE;
913 1.2 bouyer pde[pl2_pi(cur_page)] =
914 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
915 1.19 jym __PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
916 1.19 jym " -> L2[%#x]\n",
917 1.19 jym pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
918 1.2 bouyer /* Mark readonly */
919 1.2 bouyer xen_bt_set_readonly((vaddr_t) pte);
920 1.2 bouyer }
921 1.2 bouyer
922 1.2 bouyer /* Install recursive page tables mapping */
923 1.6 bouyer #ifdef PAE
924 1.6 bouyer /*
925 1.6 bouyer * we need a shadow page for the kernel's L2 page
926 1.6 bouyer * The real L2 kernel PD will be the last one (so that
927 1.6 bouyer * pde[L2_SLOT_KERN] always point to the shadow.
928 1.6 bouyer */
929 1.6 bouyer memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
930 1.36 cherry cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
931 1.36 cherry cpu_info_primary.ci_kpm_pdirpa =
932 1.36 cherry (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
933 1.6 bouyer
934 1.6 bouyer /*
935 1.6 bouyer * We don't enter a recursive entry from the L3 PD. Instead,
936 1.6 bouyer * we enter the first 4 L2 pages, which includes the kernel's L2
937 1.6 bouyer * shadow. But we have to entrer the shadow after switching
938 1.6 bouyer * %cr3, or Xen will refcount some PTE with the wrong type.
939 1.6 bouyer */
940 1.6 bouyer addr = (u_long)pde - KERNBASE;
941 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
942 1.6 bouyer pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
943 1.19 jym __PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
944 1.19 jym " entry %#" PRIxPADDR "\n",
945 1.19 jym (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
946 1.19 jym addr, pde[PDIR_SLOT_PTE + i]));
947 1.6 bouyer }
948 1.6 bouyer #if 0
949 1.6 bouyer addr += PAGE_SIZE; /* point to shadow L2 */
950 1.6 bouyer pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
951 1.6 bouyer __PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
952 1.6 bouyer (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
953 1.6 bouyer (int64_t)pde[PDIR_SLOT_PTE + 3]));
954 1.6 bouyer #endif
955 1.14 jym /* Mark tables RO, and pin the kernel's shadow as L2 */
956 1.6 bouyer addr = (u_long)pde - KERNBASE;
957 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
958 1.6 bouyer xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
959 1.6 bouyer if (i == 2 || i == 3)
960 1.6 bouyer continue;
961 1.6 bouyer #if 0
962 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
963 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
964 1.6 bouyer #endif
965 1.6 bouyer }
966 1.6 bouyer if (final) {
967 1.6 bouyer addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
968 1.19 jym __PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
969 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
970 1.6 bouyer }
971 1.6 bouyer #if 0
972 1.6 bouyer addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
973 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
974 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
975 1.6 bouyer #endif
976 1.6 bouyer #else /* PAE */
977 1.36 cherry /* recursive entry in higher-level per-cpu PD and pmap_kernel() */
978 1.36 cherry bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
979 1.36 cherry #ifdef __x86_64__
980 1.36 cherry bt_cpu_pgd[PDIR_SLOT_PTE] =
981 1.36 cherry xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
982 1.36 cherry #endif /* __x86_64__ */
983 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
984 1.19 jym " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
985 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
986 1.2 bouyer /* Mark tables RO */
987 1.2 bouyer xen_bt_set_readonly((vaddr_t) pde);
988 1.6 bouyer #endif
989 1.6 bouyer #if PTP_LEVELS > 2 || defined(PAE)
990 1.2 bouyer xen_bt_set_readonly((vaddr_t) pdtpe);
991 1.4 bouyer #endif
992 1.4 bouyer #if PTP_LEVELS > 3
993 1.2 bouyer xen_bt_set_readonly(new_pgd);
994 1.4 bouyer #endif
995 1.2 bouyer /* Pin the PGD */
996 1.26 jym __PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
997 1.24 jym #ifdef __x86_64__
998 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
999 1.24 jym #elif PAE
1000 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
1001 1.6 bouyer #else
1002 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
1003 1.6 bouyer #endif
1004 1.21 jym
1005 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
1006 1.6 bouyer #ifdef PAE
1007 1.21 jym PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
1008 1.21 jym #else
1009 1.36 cherry PDPpaddr = (u_long)bt_pgd - KERNBASE;
1010 1.21 jym #endif
1011 1.21 jym
1012 1.2 bouyer /* Switch to new tables */
1013 1.14 jym __PRINTK(("switch to PGD\n"));
1014 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
1015 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
1016 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
1017 1.21 jym
1018 1.6 bouyer #ifdef PAE
1019 1.6 bouyer if (final) {
1020 1.21 jym /* save the address of the L3 page */
1021 1.21 jym cpu_info_primary.ci_pae_l3_pdir = pdtpe;
1022 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
1023 1.21 jym
1024 1.6 bouyer /* now enter kernel's PTE mappings */
1025 1.6 bouyer addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
1026 1.6 bouyer xpq_queue_pte_update(
1027 1.6 bouyer xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
1028 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V);
1029 1.6 bouyer xpq_flush_queue();
1030 1.6 bouyer }
1031 1.36 cherry #elif defined(__x86_64__)
1032 1.36 cherry if (final) {
1033 1.36 cherry /* save the address of the real per-cpu L4 pgd page */
1034 1.36 cherry cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
1035 1.36 cherry cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
1036 1.36 cherry }
1037 1.6 bouyer #endif
1038 1.6 bouyer
1039 1.2 bouyer /* Now we can safely reclaim space taken by old tables */
1040 1.2 bouyer
1041 1.14 jym __PRINTK(("unpin old PGD\n"));
1042 1.2 bouyer /* Unpin old PGD */
1043 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
1044 1.2 bouyer /* Mark old tables RW */
1045 1.2 bouyer page = old_pgd;
1046 1.2 bouyer addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
1047 1.2 bouyer addr = xpmap_mtop(addr);
1048 1.6 bouyer pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
1049 1.2 bouyer pte += pl1_pi(page);
1050 1.19 jym __PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
1051 1.19 jym pde[pl2_pi(page)], addr, (long)pte));
1052 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
1053 1.6 bouyer addr = xpmap_ptom(((u_long) pte) - KERNBASE);
1054 1.19 jym XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
1055 1.19 jym "*pte %#" PRIxPADDR "\n",
1056 1.19 jym addr, (long)pte, *pte));
1057 1.6 bouyer xpq_queue_pte_update(addr, *pte | PG_RW);
1058 1.2 bouyer page += PAGE_SIZE;
1059 1.2 bouyer /*
1060 1.2 bouyer * Our ptes are contiguous
1061 1.2 bouyer * so it's safe to just "++" here
1062 1.2 bouyer */
1063 1.2 bouyer pte++;
1064 1.2 bouyer }
1065 1.2 bouyer xpq_flush_queue();
1066 1.2 bouyer }
1067 1.2 bouyer
1068 1.2 bouyer
1069 1.2 bouyer /*
1070 1.2 bouyer * Bootstrap helper functions
1071 1.2 bouyer */
1072 1.2 bouyer
1073 1.2 bouyer /*
1074 1.2 bouyer * Mark a page readonly
1075 1.2 bouyer * XXX: assuming vaddr = paddr + KERNBASE
1076 1.2 bouyer */
1077 1.2 bouyer
1078 1.2 bouyer static void
1079 1.2 bouyer xen_bt_set_readonly (vaddr_t page)
1080 1.2 bouyer {
1081 1.2 bouyer pt_entry_t entry;
1082 1.2 bouyer
1083 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
1084 1.4 bouyer entry |= PG_k | PG_V;
1085 1.2 bouyer
1086 1.2 bouyer HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
1087 1.2 bouyer }
1088 1.4 bouyer
1089 1.4 bouyer #ifdef __x86_64__
1090 1.4 bouyer void
1091 1.4 bouyer xen_set_user_pgd(paddr_t page)
1092 1.4 bouyer {
1093 1.4 bouyer struct mmuext_op op;
1094 1.4 bouyer int s = splvm();
1095 1.4 bouyer
1096 1.4 bouyer xpq_flush_queue();
1097 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
1098 1.34 jym op.arg1.mfn = pfn_to_mfn(page >> PAGE_SHIFT);
1099 1.4 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
1100 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
1101 1.19 jym " directory %#" PRIxPADDR, page);
1102 1.4 bouyer splx(s);
1103 1.4 bouyer }
1104 1.4 bouyer #endif /* __x86_64__ */
1105