Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.38.2.5
      1  1.38.2.5       riz /*	$NetBSD: x86_xpmap.c,v 1.38.2.5 2012/06/12 19:00:25 riz Exp $	*/
      2       1.2    bouyer 
      3       1.2    bouyer /*
      4       1.2    bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
      5       1.2    bouyer  *
      6       1.2    bouyer  * Permission to use, copy, modify, and distribute this software for any
      7       1.2    bouyer  * purpose with or without fee is hereby granted, provided that the above
      8       1.2    bouyer  * copyright notice and this permission notice appear in all copies.
      9       1.2    bouyer  *
     10       1.2    bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11       1.2    bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12       1.2    bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13       1.2    bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14       1.2    bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15       1.2    bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16       1.2    bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17       1.2    bouyer  */
     18       1.2    bouyer 
     19       1.2    bouyer /*
     20       1.2    bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     21       1.2    bouyer  *
     22       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     23       1.2    bouyer  * modification, are permitted provided that the following conditions
     24       1.2    bouyer  * are met:
     25       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     26       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     27       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     28       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     29       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     30       1.2    bouyer  *
     31       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     32       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     33       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     34       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     35       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     37       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     38       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     39       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     40       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     41       1.2    bouyer  *
     42       1.2    bouyer  */
     43       1.2    bouyer 
     44       1.2    bouyer /*
     45       1.2    bouyer  *
     46       1.2    bouyer  * Copyright (c) 2004 Christian Limpach.
     47       1.2    bouyer  * All rights reserved.
     48       1.2    bouyer  *
     49       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     50       1.2    bouyer  * modification, are permitted provided that the following conditions
     51       1.2    bouyer  * are met:
     52       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     53       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     54       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     55       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     56       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     57       1.2    bouyer  *
     58       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68       1.2    bouyer  */
     69       1.2    bouyer 
     70       1.2    bouyer 
     71       1.2    bouyer #include <sys/cdefs.h>
     72  1.38.2.5       riz __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.38.2.5 2012/06/12 19:00:25 riz Exp $");
     73       1.2    bouyer 
     74       1.2    bouyer #include "opt_xen.h"
     75       1.4    bouyer #include "opt_ddb.h"
     76       1.4    bouyer #include "ksyms.h"
     77       1.2    bouyer 
     78       1.2    bouyer #include <sys/param.h>
     79       1.2    bouyer #include <sys/systm.h>
     80      1.38    cherry #include <sys/mutex.h>
     81  1.38.2.3  sborrill #include <sys/cpu.h>
     82       1.2    bouyer 
     83       1.2    bouyer #include <uvm/uvm.h>
     84       1.2    bouyer 
     85  1.38.2.3  sborrill #include <x86/pmap.h>
     86       1.2    bouyer #include <machine/gdt.h>
     87       1.2    bouyer #include <xen/xenfunc.h>
     88       1.2    bouyer 
     89       1.2    bouyer #include <dev/isa/isareg.h>
     90       1.2    bouyer #include <machine/isa_machdep.h>
     91       1.2    bouyer 
     92       1.2    bouyer #undef	XENDEBUG
     93       1.2    bouyer /* #define XENDEBUG_SYNC */
     94       1.2    bouyer /* #define	XENDEBUG_LOW */
     95       1.2    bouyer 
     96       1.2    bouyer #ifdef XENDEBUG
     97       1.2    bouyer #define	XENPRINTF(x) printf x
     98       1.2    bouyer #define	XENPRINTK(x) printk x
     99       1.2    bouyer #define	XENPRINTK2(x) /* printk x */
    100       1.2    bouyer 
    101       1.2    bouyer static char XBUF[256];
    102       1.2    bouyer #else
    103       1.2    bouyer #define	XENPRINTF(x)
    104       1.2    bouyer #define	XENPRINTK(x)
    105       1.2    bouyer #define	XENPRINTK2(x)
    106       1.2    bouyer #endif
    107       1.2    bouyer #define	PRINTF(x) printf x
    108       1.2    bouyer #define	PRINTK(x) printk x
    109       1.2    bouyer 
    110       1.2    bouyer volatile shared_info_t *HYPERVISOR_shared_info;
    111      1.11       jym /* Xen requires the start_info struct to be page aligned */
    112      1.11       jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    113       1.6    bouyer unsigned long *xpmap_phys_to_machine_mapping;
    114      1.37    cherry kmutex_t pte_lock;
    115       1.2    bouyer 
    116       1.2    bouyer void xen_failsafe_handler(void);
    117       1.2    bouyer 
    118       1.2    bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
    119       1.2    bouyer 	HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
    120       1.2    bouyer 
    121       1.2    bouyer void
    122       1.2    bouyer xen_failsafe_handler(void)
    123       1.2    bouyer {
    124       1.2    bouyer 
    125       1.2    bouyer 	panic("xen_failsafe_handler called!\n");
    126       1.2    bouyer }
    127       1.2    bouyer 
    128       1.2    bouyer 
    129       1.2    bouyer void
    130       1.2    bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    131       1.2    bouyer {
    132       1.2    bouyer 	vaddr_t va;
    133       1.2    bouyer 	vaddr_t end;
    134       1.4    bouyer 	pt_entry_t *ptp;
    135       1.2    bouyer 	int s;
    136       1.2    bouyer 
    137       1.2    bouyer #ifdef __x86_64__
    138       1.2    bouyer 	end = base + (entries << 3);
    139       1.2    bouyer #else
    140       1.2    bouyer 	end = base + entries * sizeof(union descriptor);
    141       1.2    bouyer #endif
    142       1.2    bouyer 
    143       1.2    bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    144       1.2    bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    145       1.2    bouyer 		ptp = kvtopte(va);
    146      1.19       jym 		XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
    147      1.19       jym 		    base, entries, ptp));
    148       1.4    bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    149       1.2    bouyer 	}
    150       1.2    bouyer 	s = splvm();
    151       1.2    bouyer 	xpq_queue_set_ldt(base, entries);
    152       1.2    bouyer 	splx(s);
    153       1.2    bouyer }
    154       1.2    bouyer 
    155       1.2    bouyer #ifdef XENDEBUG
    156       1.2    bouyer void xpq_debug_dump(void);
    157       1.2    bouyer #endif
    158       1.2    bouyer 
    159       1.2    bouyer #define XPQUEUE_SIZE 2048
    160      1.35    cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    161      1.35    cherry static int xpq_idx_array[MAXCPUS];
    162      1.30    cherry 
    163      1.35    cherry extern struct cpu_info * (*xpq_cpu)(void);
    164       1.2    bouyer 
    165       1.2    bouyer void
    166      1.35    cherry xpq_flush_queue(void)
    167      1.30    cherry {
    168      1.35    cherry 	int i, ok = 0, ret;
    169      1.30    cherry 
    170      1.35    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    171      1.35    cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    172       1.2    bouyer 
    173       1.2    bouyer 	XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
    174       1.2    bouyer 	for (i = 0; i < xpq_idx; i++)
    175      1.19       jym 		XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
    176      1.19       jym 		    xpq_queue[i].ptr, xpq_queue[i].val));
    177      1.23       jym 
    178      1.35    cherry retry:
    179      1.23       jym 	ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
    180      1.23       jym 
    181      1.23       jym 	if (xpq_idx != 0 && ret < 0) {
    182  1.38.2.1       riz 		struct cpu_info *ci;
    183  1.38.2.1       riz 		CPU_INFO_ITERATOR cii;
    184  1.38.2.1       riz 
    185  1.38.2.1       riz 		printf("xpq_flush_queue: %d entries (%d successful) on "
    186  1.38.2.1       riz 		    "cpu%d (%ld)\n",
    187  1.38.2.1       riz 		    xpq_idx, ok, xpq_cpu()->ci_index, xpq_cpu()->ci_cpuid);
    188      1.35    cherry 
    189      1.35    cherry 		if (ok != 0) {
    190      1.35    cherry 			xpq_queue += ok;
    191      1.35    cherry 			xpq_idx -= ok;
    192      1.35    cherry 			ok = 0;
    193      1.35    cherry 			goto retry;
    194      1.35    cherry 		}
    195      1.35    cherry 
    196  1.38.2.1       riz 		for (CPU_INFO_FOREACH(cii, ci)) {
    197  1.38.2.1       riz 			xpq_queue = xpq_queue_array[ci->ci_cpuid];
    198  1.38.2.1       riz 			xpq_idx = xpq_idx_array[ci->ci_cpuid];
    199  1.38.2.1       riz 			printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
    200  1.38.2.1       riz 			for (i = 0; i < xpq_idx; i++) {
    201  1.38.2.1       riz 				printf("  0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
    202  1.38.2.1       riz 				   xpq_queue[i].ptr, xpq_queue[i].val);
    203  1.38.2.1       riz 			}
    204  1.38.2.1       riz #ifdef __x86_64__
    205  1.38.2.1       riz 			for (i = 0; i < PDIR_SLOT_PTE; i++) {
    206  1.38.2.1       riz 				if (ci->ci_kpm_pdir[i] == 0)
    207  1.38.2.1       riz 					continue;
    208  1.38.2.1       riz 				printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
    209  1.38.2.1       riz 				    i, ci->ci_kpm_pdir[i]);
    210  1.38.2.1       riz 			}
    211  1.38.2.1       riz #endif
    212  1.38.2.1       riz 		}
    213      1.23       jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    214       1.2    bouyer 	}
    215      1.35    cherry 	xpq_idx_array[xpq_cpu()->ci_cpuid] = 0;
    216       1.2    bouyer }
    217       1.2    bouyer 
    218       1.2    bouyer static inline void
    219       1.2    bouyer xpq_increment_idx(void)
    220       1.2    bouyer {
    221       1.2    bouyer 
    222      1.35    cherry 	if (__predict_false(++xpq_idx_array[xpq_cpu()->ci_cpuid] == XPQUEUE_SIZE))
    223       1.2    bouyer 		xpq_flush_queue();
    224       1.2    bouyer }
    225       1.2    bouyer 
    226       1.2    bouyer void
    227       1.2    bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    228       1.2    bouyer {
    229      1.35    cherry 
    230      1.35    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    231      1.35    cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    232      1.35    cherry 
    233       1.6    bouyer 	XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
    234       1.6    bouyer 	    "\n", (int64_t)ma, (int64_t)pa));
    235      1.35    cherry 
    236       1.2    bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    237       1.2    bouyer 	xpq_queue[xpq_idx].val = (pa - XPMAP_OFFSET) >> PAGE_SHIFT;
    238       1.2    bouyer 	xpq_increment_idx();
    239       1.2    bouyer #ifdef XENDEBUG_SYNC
    240       1.2    bouyer 	xpq_flush_queue();
    241       1.2    bouyer #endif
    242       1.2    bouyer }
    243       1.2    bouyer 
    244       1.2    bouyer void
    245       1.6    bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    246       1.2    bouyer {
    247       1.2    bouyer 
    248      1.35    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    249      1.35    cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    250      1.35    cherry 
    251       1.6    bouyer 	KASSERT((ptr & 3) == 0);
    252       1.2    bouyer 	xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
    253       1.2    bouyer 	xpq_queue[xpq_idx].val = val;
    254       1.2    bouyer 	xpq_increment_idx();
    255       1.2    bouyer #ifdef XENDEBUG_SYNC
    256       1.2    bouyer 	xpq_flush_queue();
    257       1.2    bouyer #endif
    258       1.2    bouyer }
    259       1.2    bouyer 
    260       1.2    bouyer void
    261       1.2    bouyer xpq_queue_pt_switch(paddr_t pa)
    262       1.2    bouyer {
    263       1.2    bouyer 	struct mmuext_op op;
    264       1.2    bouyer 	xpq_flush_queue();
    265       1.2    bouyer 
    266       1.6    bouyer 	XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
    267       1.6    bouyer 	    (int64_t)pa, (int64_t)pa));
    268       1.2    bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    269       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    270       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    271       1.2    bouyer 		panic("xpq_queue_pt_switch");
    272       1.2    bouyer }
    273       1.2    bouyer 
    274       1.2    bouyer void
    275      1.24       jym xpq_queue_pin_table(paddr_t pa, int lvl)
    276       1.2    bouyer {
    277       1.2    bouyer 	struct mmuext_op op;
    278      1.29    cherry 
    279       1.2    bouyer 	xpq_flush_queue();
    280       1.2    bouyer 
    281      1.24       jym 	XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
    282      1.24       jym 	    lvl + 1, pa));
    283       1.2    bouyer 
    284       1.6    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    285      1.24       jym 	op.cmd = lvl;
    286       1.6    bouyer 
    287       1.6    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    288       1.6    bouyer 		panic("xpq_queue_pin_table");
    289       1.6    bouyer }
    290       1.6    bouyer 
    291       1.2    bouyer void
    292       1.2    bouyer xpq_queue_unpin_table(paddr_t pa)
    293       1.2    bouyer {
    294       1.2    bouyer 	struct mmuext_op op;
    295      1.29    cherry 
    296       1.2    bouyer 	xpq_flush_queue();
    297       1.2    bouyer 
    298      1.24       jym 	XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
    299       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    300       1.2    bouyer 	op.cmd = MMUEXT_UNPIN_TABLE;
    301       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    302       1.2    bouyer 		panic("xpq_queue_unpin_table");
    303       1.2    bouyer }
    304       1.2    bouyer 
    305       1.2    bouyer void
    306       1.2    bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    307       1.2    bouyer {
    308       1.2    bouyer 	struct mmuext_op op;
    309      1.29    cherry 
    310       1.2    bouyer 	xpq_flush_queue();
    311       1.2    bouyer 
    312       1.2    bouyer 	XENPRINTK2(("xpq_queue_set_ldt\n"));
    313       1.2    bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    314       1.2    bouyer 	op.cmd = MMUEXT_SET_LDT;
    315       1.2    bouyer 	op.arg1.linear_addr = va;
    316       1.2    bouyer 	op.arg2.nr_ents = entries;
    317       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    318       1.2    bouyer 		panic("xpq_queue_set_ldt");
    319       1.2    bouyer }
    320       1.2    bouyer 
    321       1.2    bouyer void
    322       1.8    cegger xpq_queue_tlb_flush(void)
    323       1.2    bouyer {
    324       1.2    bouyer 	struct mmuext_op op;
    325      1.29    cherry 
    326       1.2    bouyer 	xpq_flush_queue();
    327       1.2    bouyer 
    328       1.2    bouyer 	XENPRINTK2(("xpq_queue_tlb_flush\n"));
    329       1.2    bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    330       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    331       1.2    bouyer 		panic("xpq_queue_tlb_flush");
    332       1.2    bouyer }
    333       1.2    bouyer 
    334       1.2    bouyer void
    335       1.8    cegger xpq_flush_cache(void)
    336       1.2    bouyer {
    337       1.2    bouyer 	struct mmuext_op op;
    338      1.29    cherry 	int s = splvm(), err;
    339      1.29    cherry 
    340       1.2    bouyer 	xpq_flush_queue();
    341       1.2    bouyer 
    342       1.2    bouyer 	XENPRINTK2(("xpq_queue_flush_cache\n"));
    343       1.2    bouyer 	op.cmd = MMUEXT_FLUSH_CACHE;
    344      1.33       jym 	if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0) {
    345      1.33       jym 		panic("xpq_flush_cache, err %d", err);
    346      1.33       jym 	}
    347      1.29    cherry 	splx(s); /* XXX: removeme */
    348       1.2    bouyer }
    349       1.2    bouyer 
    350       1.2    bouyer void
    351       1.2    bouyer xpq_queue_invlpg(vaddr_t va)
    352       1.2    bouyer {
    353       1.2    bouyer 	struct mmuext_op op;
    354       1.2    bouyer 	xpq_flush_queue();
    355       1.2    bouyer 
    356      1.19       jym 	XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
    357       1.2    bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    358       1.2    bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    359       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    360       1.2    bouyer 		panic("xpq_queue_invlpg");
    361       1.2    bouyer }
    362       1.2    bouyer 
    363      1.29    cherry void
    364  1.38.2.4       riz xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
    365      1.29    cherry {
    366  1.38.2.5       riz 	u_long xcpumask = 0;
    367      1.29    cherry 	mmuext_op_t op;
    368      1.29    cherry 
    369  1.38.2.5       riz 	kcpuset_copybits(kc, &xcpumask, sizeof(xcpumask));
    370  1.38.2.5       riz 
    371      1.29    cherry 	/* Flush pending page updates */
    372      1.29    cherry 	xpq_flush_queue();
    373      1.29    cherry 
    374      1.29    cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    375      1.29    cherry 	op.arg1.linear_addr = va;
    376  1.38.2.3  sborrill 	op.arg2.vcpumask = &xcpumask;
    377      1.29    cherry 
    378      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    379      1.29    cherry 		panic("xpq_queue_invlpg_all");
    380      1.29    cherry 	}
    381      1.29    cherry 
    382      1.29    cherry 	return;
    383      1.29    cherry }
    384      1.29    cherry 
    385      1.29    cherry void
    386      1.29    cherry xen_bcast_invlpg(vaddr_t va)
    387      1.29    cherry {
    388      1.29    cherry 	mmuext_op_t op;
    389      1.29    cherry 
    390      1.29    cherry 	/* Flush pending page updates */
    391      1.29    cherry 	xpq_flush_queue();
    392      1.29    cherry 
    393      1.29    cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    394      1.29    cherry 	op.arg1.linear_addr = va;
    395      1.29    cherry 
    396      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    397      1.29    cherry 		panic("xpq_queue_invlpg_all");
    398      1.29    cherry 	}
    399      1.29    cherry 
    400      1.29    cherry 	return;
    401      1.29    cherry }
    402      1.29    cherry 
    403      1.29    cherry /* This is a synchronous call. */
    404      1.29    cherry void
    405  1.38.2.4       riz xen_mcast_tlbflush(kcpuset_t *kc)
    406      1.29    cherry {
    407  1.38.2.5       riz 	u_long xcpumask = 0;
    408      1.29    cherry 	mmuext_op_t op;
    409      1.29    cherry 
    410  1.38.2.5       riz 	kcpuset_copybits(kc, &xcpumask, sizeof(xcpumask));
    411  1.38.2.5       riz 
    412      1.29    cherry 	/* Flush pending page updates */
    413      1.29    cherry 	xpq_flush_queue();
    414      1.29    cherry 
    415      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    416  1.38.2.3  sborrill 	op.arg2.vcpumask = &xcpumask;
    417      1.29    cherry 
    418      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    419      1.29    cherry 		panic("xpq_queue_invlpg_all");
    420      1.29    cherry 	}
    421      1.29    cherry 
    422      1.29    cherry 	return;
    423      1.29    cherry }
    424      1.29    cherry 
    425      1.29    cherry /* This is a synchronous call. */
    426      1.29    cherry void
    427      1.29    cherry xen_bcast_tlbflush(void)
    428      1.29    cherry {
    429      1.29    cherry 	mmuext_op_t op;
    430      1.29    cherry 
    431      1.29    cherry 	/* Flush pending page updates */
    432      1.29    cherry 	xpq_flush_queue();
    433      1.29    cherry 
    434      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    435      1.29    cherry 
    436      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    437      1.29    cherry 		panic("xpq_queue_invlpg_all");
    438      1.29    cherry 	}
    439      1.29    cherry 
    440      1.29    cherry 	return;
    441      1.29    cherry }
    442      1.29    cherry 
    443      1.29    cherry /* This is a synchronous call. */
    444      1.29    cherry void
    445  1.38.2.4       riz xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, kcpuset_t *kc)
    446      1.29    cherry {
    447      1.29    cherry 	KASSERT(eva > sva);
    448      1.29    cherry 
    449      1.29    cherry 	/* Flush pending page updates */
    450      1.29    cherry 	xpq_flush_queue();
    451      1.29    cherry 
    452      1.29    cherry 	/* Align to nearest page boundary */
    453      1.29    cherry 	sva &= ~PAGE_MASK;
    454      1.29    cherry 	eva &= ~PAGE_MASK;
    455      1.29    cherry 
    456      1.29    cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    457  1.38.2.4       riz 		xen_mcast_invlpg(sva, kc);
    458      1.29    cherry 	}
    459      1.29    cherry 
    460      1.29    cherry 	return;
    461      1.29    cherry }
    462      1.29    cherry 
    463      1.29    cherry /* This is a synchronous call. */
    464      1.29    cherry void
    465      1.29    cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
    466      1.29    cherry {
    467      1.29    cherry 	KASSERT(eva > sva);
    468      1.29    cherry 
    469      1.29    cherry 	/* Flush pending page updates */
    470      1.29    cherry 	xpq_flush_queue();
    471      1.29    cherry 
    472      1.29    cherry 	/* Align to nearest page boundary */
    473      1.29    cherry 	sva &= ~PAGE_MASK;
    474      1.29    cherry 	eva &= ~PAGE_MASK;
    475      1.29    cherry 
    476      1.29    cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    477      1.29    cherry 		xen_bcast_invlpg(sva);
    478      1.29    cherry 	}
    479      1.29    cherry 
    480      1.29    cherry 	return;
    481      1.29    cherry }
    482      1.29    cherry 
    483       1.2    bouyer int
    484       1.6    bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    485       1.2    bouyer {
    486       1.2    bouyer 	mmu_update_t op;
    487       1.2    bouyer 	int ok;
    488      1.29    cherry 
    489       1.2    bouyer 	xpq_flush_queue();
    490       1.2    bouyer 
    491       1.6    bouyer 	op.ptr = ptr;
    492       1.2    bouyer 	op.val = val;
    493       1.2    bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    494       1.2    bouyer 		return EFAULT;
    495       1.2    bouyer 	return (0);
    496       1.2    bouyer }
    497       1.2    bouyer 
    498       1.2    bouyer #ifdef XENDEBUG
    499       1.2    bouyer void
    500       1.8    cegger xpq_debug_dump(void)
    501       1.2    bouyer {
    502       1.2    bouyer 	int i;
    503       1.2    bouyer 
    504      1.35    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[xpq_cpu()->ci_cpuid];
    505      1.35    cherry 	int xpq_idx = xpq_idx_array[xpq_cpu()->ci_cpuid];
    506      1.35    cherry 
    507       1.2    bouyer 	XENPRINTK2(("idx: %d\n", xpq_idx));
    508       1.2    bouyer 	for (i = 0; i < xpq_idx; i++) {
    509      1.13    cegger 		snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
    510      1.19       jym 		    xpq_queue[i].ptr, xpq_queue[i].val);
    511       1.2    bouyer 		if (++i < xpq_idx)
    512      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    513      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    514      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    515      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    516       1.2    bouyer 		if (++i < xpq_idx)
    517      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    518      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    519      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    520      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    521       1.2    bouyer 		if (++i < xpq_idx)
    522      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    523      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    524      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    525      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    526       1.2    bouyer 		XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
    527       1.2    bouyer 	}
    528       1.2    bouyer }
    529       1.2    bouyer #endif
    530       1.2    bouyer 
    531       1.2    bouyer 
    532       1.2    bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
    533       1.2    bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    534       1.2    bouyer 
    535       1.2    bouyer static void xen_bt_set_readonly (vaddr_t);
    536       1.2    bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
    537       1.2    bouyer 
    538       1.2    bouyer /* How many PDEs ? */
    539       1.2    bouyer #if L2_SLOT_KERNBASE > 0
    540       1.2    bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    541       1.2    bouyer #else
    542       1.2    bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    543       1.2    bouyer #endif
    544       1.2    bouyer 
    545       1.2    bouyer /*
    546       1.2    bouyer  * Construct and switch to new pagetables
    547       1.2    bouyer  * first_avail is the first vaddr we can use after
    548       1.2    bouyer  * we get rid of Xen pagetables
    549       1.2    bouyer  */
    550       1.2    bouyer 
    551       1.2    bouyer vaddr_t xen_pmap_bootstrap (void);
    552       1.2    bouyer 
    553       1.2    bouyer /*
    554       1.2    bouyer  * Function to get rid of Xen bootstrap tables
    555       1.2    bouyer  */
    556       1.2    bouyer 
    557       1.6    bouyer /* How many PDP do we need: */
    558       1.6    bouyer #ifdef PAE
    559       1.6    bouyer /*
    560       1.6    bouyer  * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
    561       1.6    bouyer  * all of them mapped by the L3 page. We also need a shadow page
    562       1.6    bouyer  * for L3[3].
    563       1.6    bouyer  */
    564       1.6    bouyer static const int l2_4_count = 6;
    565      1.36    cherry #elif defined(__x86_64__)
    566      1.36    cherry static const int l2_4_count = PTP_LEVELS;
    567       1.6    bouyer #else
    568       1.6    bouyer static const int l2_4_count = PTP_LEVELS - 1;
    569       1.6    bouyer #endif
    570       1.6    bouyer 
    571       1.2    bouyer vaddr_t
    572       1.8    cegger xen_pmap_bootstrap(void)
    573       1.2    bouyer {
    574       1.4    bouyer 	int count, oldcount;
    575       1.4    bouyer 	long mapsize;
    576       1.2    bouyer 	vaddr_t bootstrap_tables, init_tables;
    577       1.2    bouyer 
    578      1.35    cherry 	memset(xpq_idx_array, 0, sizeof xpq_idx_array);
    579      1.35    cherry 
    580       1.6    bouyer 	xpmap_phys_to_machine_mapping =
    581       1.6    bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    582       1.2    bouyer 	init_tables = xen_start_info.pt_base;
    583       1.2    bouyer 	__PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
    584       1.2    bouyer 
    585       1.2    bouyer 	/* Space after Xen boostrap tables should be free */
    586       1.2    bouyer 	bootstrap_tables = xen_start_info.pt_base +
    587       1.2    bouyer 		(xen_start_info.nr_pt_frames * PAGE_SIZE);
    588       1.2    bouyer 
    589       1.4    bouyer 	/*
    590       1.4    bouyer 	 * Calculate how many space we need
    591       1.4    bouyer 	 * first everything mapped before the Xen bootstrap tables
    592       1.4    bouyer 	 */
    593       1.4    bouyer 	mapsize = init_tables - KERNTEXTOFF;
    594       1.4    bouyer 	/* after the tables we'll have:
    595       1.4    bouyer 	 *  - UAREA
    596       1.4    bouyer 	 *  - dummy user PGD (x86_64)
    597       1.4    bouyer 	 *  - HYPERVISOR_shared_info
    598  1.38.2.2       riz 	 *  - early_zerop
    599       1.4    bouyer 	 *  - ISA I/O mem (if needed)
    600       1.4    bouyer 	 */
    601       1.4    bouyer 	mapsize += UPAGES * NBPG;
    602       1.4    bouyer #ifdef __x86_64__
    603       1.4    bouyer 	mapsize += NBPG;
    604       1.4    bouyer #endif
    605       1.4    bouyer 	mapsize += NBPG;
    606  1.38.2.2       riz 	mapsize += NBPG;
    607       1.2    bouyer 
    608       1.2    bouyer #ifdef DOM0OPS
    609      1.10    cegger 	if (xendomain_is_dom0()) {
    610       1.2    bouyer 		/* space for ISA I/O mem */
    611       1.4    bouyer 		mapsize += IOM_SIZE;
    612       1.4    bouyer 	}
    613       1.4    bouyer #endif
    614       1.4    bouyer 	/* at this point mapsize doens't include the table size */
    615       1.4    bouyer 
    616       1.4    bouyer #ifdef __x86_64__
    617       1.4    bouyer 	count = TABLE_L2_ENTRIES;
    618       1.4    bouyer #else
    619       1.4    bouyer 	count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
    620       1.4    bouyer #endif /* __x86_64__ */
    621       1.4    bouyer 
    622       1.4    bouyer 	/* now compute how many L2 pages we need exactly */
    623       1.4    bouyer 	XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
    624       1.4    bouyer 	while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
    625       1.4    bouyer 	    ((long)count << L2_SHIFT) + KERNBASE) {
    626       1.4    bouyer 		count++;
    627       1.2    bouyer 	}
    628       1.4    bouyer #ifndef __x86_64__
    629       1.5    bouyer 	/*
    630       1.5    bouyer 	 * one more L2 page: we'll alocate several pages after kva_start
    631       1.5    bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    632       1.5    bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    633       1.5    bouyer 	 * pmap_growkernel() will be called anyway.
    634       1.5    bouyer 	 */
    635       1.5    bouyer 	count++;
    636       1.4    bouyer 	nkptp[1] = count;
    637       1.2    bouyer #endif
    638       1.2    bouyer 
    639       1.4    bouyer 	/*
    640       1.4    bouyer 	 * install bootstrap pages. We may need more L2 pages than will
    641       1.4    bouyer 	 * have the final table here, as it's installed after the final table
    642       1.4    bouyer 	 */
    643       1.4    bouyer 	oldcount = count;
    644       1.4    bouyer 
    645       1.4    bouyer bootstrap_again:
    646       1.4    bouyer 	XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
    647       1.2    bouyer 	/*
    648       1.2    bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    649       1.2    bouyer 	 * move bootstrap tables if necessary
    650       1.2    bouyer 	 */
    651       1.4    bouyer 	if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
    652       1.2    bouyer 		bootstrap_tables = init_tables +
    653       1.4    bouyer 					((count + l2_4_count) * PAGE_SIZE);
    654       1.4    bouyer 	/* make sure we have enough to map the bootstrap_tables */
    655       1.4    bouyer 	if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
    656       1.4    bouyer 	    ((long)oldcount << L2_SHIFT) + KERNBASE) {
    657       1.4    bouyer 		oldcount++;
    658       1.4    bouyer 		goto bootstrap_again;
    659       1.4    bouyer 	}
    660       1.2    bouyer 
    661       1.2    bouyer 	/* Create temporary tables */
    662       1.2    bouyer 	xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
    663       1.4    bouyer 		xen_start_info.nr_pt_frames, oldcount, 0);
    664       1.2    bouyer 
    665       1.2    bouyer 	/* Create final tables */
    666       1.2    bouyer 	xen_bootstrap_tables(bootstrap_tables, init_tables,
    667       1.4    bouyer 	    oldcount + l2_4_count, count, 1);
    668       1.2    bouyer 
    669       1.4    bouyer 	/* zero out free space after tables */
    670       1.4    bouyer 	memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
    671       1.4    bouyer 	    (UPAGES + 1) * NBPG);
    672      1.28     rmind 
    673      1.28     rmind 	/* Finally, flush TLB. */
    674      1.28     rmind 	xpq_queue_tlb_flush();
    675      1.28     rmind 
    676       1.4    bouyer 	return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
    677       1.2    bouyer }
    678       1.2    bouyer 
    679       1.2    bouyer /*
    680       1.2    bouyer  * Build a new table and switch to it
    681       1.2    bouyer  * old_count is # of old tables (including PGD, PDTPE and PDE)
    682       1.2    bouyer  * new_count is # of new tables (PTE only)
    683       1.2    bouyer  * we assume areas don't overlap
    684       1.2    bouyer  */
    685       1.2    bouyer static void
    686       1.2    bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
    687       1.2    bouyer 	int old_count, int new_count, int final)
    688       1.2    bouyer {
    689       1.2    bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    690       1.2    bouyer 	pd_entry_t *cur_pgd, *bt_pgd;
    691       1.6    bouyer 	paddr_t addr;
    692       1.6    bouyer 	vaddr_t page, avail, text_end, map_end;
    693       1.2    bouyer 	int i;
    694       1.2    bouyer 	extern char __data_start;
    695  1.38.2.2       riz 	extern char *early_zerop; /* from pmap.c */
    696       1.2    bouyer 
    697      1.19       jym 	__PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
    698      1.19       jym 	    " %d, %d)\n",
    699       1.2    bouyer 	    old_pgd, new_pgd, old_count, new_count));
    700       1.2    bouyer 	text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
    701       1.2    bouyer 	/*
    702       1.2    bouyer 	 * size of R/W area after kernel text:
    703       1.2    bouyer 	 *  xencons_interface (if present)
    704       1.2    bouyer 	 *  xenstore_interface (if present)
    705       1.6    bouyer 	 *  table pages (new_count + l2_4_count entries)
    706       1.2    bouyer 	 * extra mappings (only when final is true):
    707       1.4    bouyer 	 *  UAREA
    708       1.4    bouyer 	 *  dummy user PGD (x86_64 only)/gdt page (i386 only)
    709       1.2    bouyer 	 *  HYPERVISOR_shared_info
    710  1.38.2.2       riz 	 *  early_zerop
    711       1.2    bouyer 	 *  ISA I/O mem (if needed)
    712       1.2    bouyer 	 */
    713       1.6    bouyer 	map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
    714       1.2    bouyer 	if (final) {
    715       1.4    bouyer 		map_end += (UPAGES + 1) * NBPG;
    716       1.4    bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    717       1.2    bouyer 		map_end += NBPG;
    718  1.38.2.2       riz 		early_zerop = (char *)map_end;
    719  1.38.2.2       riz 		map_end += NBPG;
    720       1.2    bouyer 	}
    721       1.4    bouyer 	/*
    722       1.4    bouyer 	 * we always set atdevbase, as it's used by init386 to find the first
    723       1.4    bouyer 	 * available VA. map_end is updated only if we are dom0, so
    724       1.4    bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    725       1.4    bouyer 	 * this case.
    726       1.4    bouyer 	 */
    727       1.4    bouyer 	if (final)
    728       1.4    bouyer 		atdevbase = map_end;
    729       1.2    bouyer #ifdef DOM0OPS
    730      1.10    cegger 	if (final && xendomain_is_dom0()) {
    731       1.2    bouyer 		/* ISA I/O mem */
    732       1.2    bouyer 		map_end += IOM_SIZE;
    733       1.2    bouyer 	}
    734       1.2    bouyer #endif /* DOM0OPS */
    735       1.2    bouyer 
    736       1.2    bouyer 	__PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
    737       1.2    bouyer 	    text_end, map_end));
    738      1.19       jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    739      1.19       jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    740       1.2    bouyer 
    741       1.2    bouyer 	/*
    742       1.2    bouyer 	 * Create bootstrap page tables
    743       1.2    bouyer 	 * What we need:
    744       1.2    bouyer 	 * - a PGD (level 4)
    745       1.2    bouyer 	 * - a PDTPE (level 3)
    746       1.2    bouyer 	 * - a PDE (level2)
    747       1.2    bouyer 	 * - some PTEs (level 1)
    748       1.2    bouyer 	 */
    749       1.2    bouyer 
    750       1.2    bouyer 	cur_pgd = (pd_entry_t *) old_pgd;
    751       1.2    bouyer 	bt_pgd = (pd_entry_t *) new_pgd;
    752       1.2    bouyer 	memset (bt_pgd, 0, PAGE_SIZE);
    753       1.2    bouyer 	avail = new_pgd + PAGE_SIZE;
    754       1.4    bouyer #if PTP_LEVELS > 3
    755      1.36    cherry 	/* per-cpu L4 PD */
    756      1.36    cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    757      1.36    cherry 	/* pmap_kernel() "shadow" L4 PD */
    758      1.36    cherry 	bt_pgd = (pd_entry_t *) avail;
    759      1.36    cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    760      1.36    cherry 	avail += PAGE_SIZE;
    761      1.36    cherry 
    762       1.2    bouyer 	/* Install level 3 */
    763       1.2    bouyer 	pdtpe = (pd_entry_t *) avail;
    764       1.2    bouyer 	memset (pdtpe, 0, PAGE_SIZE);
    765       1.2    bouyer 	avail += PAGE_SIZE;
    766       1.2    bouyer 
    767       1.6    bouyer 	addr = ((u_long) pdtpe) - KERNBASE;
    768      1.36    cherry 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    769       1.4    bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    770       1.2    bouyer 
    771      1.19       jym 	__PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    772      1.19       jym 	    " -> L4[%#x]\n",
    773      1.19       jym 	    pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
    774       1.4    bouyer #else
    775       1.4    bouyer 	pdtpe = bt_pgd;
    776       1.4    bouyer #endif /* PTP_LEVELS > 3 */
    777       1.2    bouyer 
    778       1.4    bouyer #if PTP_LEVELS > 2
    779       1.2    bouyer 	/* Level 2 */
    780       1.2    bouyer 	pde = (pd_entry_t *) avail;
    781       1.2    bouyer 	memset(pde, 0, PAGE_SIZE);
    782       1.2    bouyer 	avail += PAGE_SIZE;
    783       1.2    bouyer 
    784       1.6    bouyer 	addr = ((u_long) pde) - KERNBASE;
    785       1.2    bouyer 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    786       1.6    bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
    787      1.19       jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    788      1.19       jym 	    " -> L3[%#x]\n",
    789      1.19       jym 	    pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
    790       1.6    bouyer #elif defined(PAE)
    791       1.6    bouyer 	/* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
    792       1.6    bouyer 	pde = (pd_entry_t *) avail;
    793       1.6    bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    794       1.6    bouyer 	avail += PAGE_SIZE * 5;
    795       1.6    bouyer 	addr = ((u_long) pde) - KERNBASE;
    796       1.6    bouyer 	/*
    797       1.6    bouyer 	 * enter L2 pages in the L3.
    798       1.6    bouyer 	 * The real L2 kernel PD will be the last one (so that
    799       1.6    bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow).
    800       1.6    bouyer 	 */
    801       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    802       1.6    bouyer 		/*
    803      1.25       jym 		 * Xen doesn't want R/W mappings in L3 entries, it'll add it
    804       1.6    bouyer 		 * itself.
    805       1.6    bouyer 		 */
    806       1.6    bouyer 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    807      1.19       jym 		__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    808      1.19       jym 		    " -> L3[%#x]\n",
    809      1.19       jym 		    (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
    810       1.6    bouyer 	}
    811       1.6    bouyer 	addr += PAGE_SIZE;
    812       1.6    bouyer 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    813      1.19       jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    814      1.19       jym 	    " -> L3[%#x]\n",
    815      1.19       jym 	    (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
    816       1.6    bouyer 
    817       1.6    bouyer #else /* PAE */
    818       1.4    bouyer 	pde = bt_pgd;
    819       1.6    bouyer #endif /* PTP_LEVELS > 2 */
    820       1.2    bouyer 
    821       1.2    bouyer 	/* Level 1 */
    822       1.2    bouyer 	page = KERNTEXTOFF;
    823       1.2    bouyer 	for (i = 0; i < new_count; i ++) {
    824       1.6    bouyer 		vaddr_t cur_page = page;
    825       1.2    bouyer 
    826       1.2    bouyer 		pte = (pd_entry_t *) avail;
    827       1.2    bouyer 		avail += PAGE_SIZE;
    828       1.2    bouyer 
    829       1.2    bouyer 		memset(pte, 0, PAGE_SIZE);
    830       1.2    bouyer 		while (pl2_pi(page) == pl2_pi (cur_page)) {
    831       1.2    bouyer 			if (page >= map_end) {
    832       1.2    bouyer 				/* not mapped at all */
    833       1.2    bouyer 				pte[pl1_pi(page)] = 0;
    834       1.2    bouyer 				page += PAGE_SIZE;
    835       1.2    bouyer 				continue;
    836       1.2    bouyer 			}
    837       1.2    bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    838       1.2    bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    839       1.2    bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    840       1.2    bouyer 				__PRINTK(("HYPERVISOR_shared_info "
    841      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    842      1.19       jym 				    HYPERVISOR_shared_info, pte[pl1_pi(page)]));
    843       1.2    bouyer 			}
    844       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    845      1.12    cegger 			    == xen_start_info.console.domU.mfn) {
    846       1.2    bouyer 				xencons_interface = (void *)page;
    847      1.19       jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    848       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    849       1.2    bouyer 				__PRINTK(("xencons_interface "
    850      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    851      1.19       jym 				    xencons_interface, pte[pl1_pi(page)]));
    852       1.2    bouyer 			}
    853       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    854       1.7    bouyer 			    == xen_start_info.store_mfn) {
    855       1.2    bouyer 				xenstore_interface = (void *)page;
    856       1.6    bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    857       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    858       1.2    bouyer 				__PRINTK(("xenstore_interface "
    859      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    860      1.19       jym 				    xenstore_interface, pte[pl1_pi(page)]));
    861       1.2    bouyer 			}
    862       1.2    bouyer #ifdef DOM0OPS
    863       1.2    bouyer 			if (page >= (vaddr_t)atdevbase &&
    864       1.2    bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    865       1.2    bouyer 				pte[pl1_pi(page)] =
    866       1.2    bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    867       1.2    bouyer 			}
    868       1.2    bouyer #endif
    869       1.4    bouyer 			pte[pl1_pi(page)] |= PG_k | PG_V;
    870       1.2    bouyer 			if (page < text_end) {
    871       1.2    bouyer 				/* map kernel text RO */
    872       1.2    bouyer 				pte[pl1_pi(page)] |= 0;
    873       1.2    bouyer 			} else if (page >= old_pgd
    874       1.2    bouyer 			    && page < old_pgd + (old_count * PAGE_SIZE)) {
    875       1.2    bouyer 				/* map old page tables RO */
    876       1.2    bouyer 				pte[pl1_pi(page)] |= 0;
    877       1.2    bouyer 			} else if (page >= new_pgd &&
    878       1.6    bouyer 			    page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
    879       1.2    bouyer 				/* map new page tables RO */
    880       1.2    bouyer 				pte[pl1_pi(page)] |= 0;
    881       1.2    bouyer 			} else {
    882       1.2    bouyer 				/* map page RW */
    883       1.2    bouyer 				pte[pl1_pi(page)] |= PG_RW;
    884       1.2    bouyer 			}
    885       1.6    bouyer 
    886       1.9      tron 			if ((page  >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
    887       1.9      tron 			    || page >= new_pgd) {
    888      1.19       jym 				__PRINTK(("va %#lx pa %#lx "
    889      1.19       jym 				    "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
    890       1.2    bouyer 				    page, page - KERNBASE,
    891      1.19       jym 				    pte[pl1_pi(page)], pl1_pi(page)));
    892       1.9      tron 			}
    893       1.2    bouyer 			page += PAGE_SIZE;
    894       1.2    bouyer 		}
    895       1.2    bouyer 
    896       1.6    bouyer 		addr = ((u_long) pte) - KERNBASE;
    897       1.2    bouyer 		pde[pl2_pi(cur_page)] =
    898       1.4    bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    899      1.19       jym 		__PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    900      1.19       jym 		    " -> L2[%#x]\n",
    901      1.19       jym 		    pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
    902       1.2    bouyer 		/* Mark readonly */
    903       1.2    bouyer 		xen_bt_set_readonly((vaddr_t) pte);
    904       1.2    bouyer 	}
    905       1.2    bouyer 
    906       1.2    bouyer 	/* Install recursive page tables mapping */
    907       1.6    bouyer #ifdef PAE
    908       1.6    bouyer 	/*
    909       1.6    bouyer 	 * we need a shadow page for the kernel's L2 page
    910       1.6    bouyer 	 * The real L2 kernel PD will be the last one (so that
    911       1.6    bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow.
    912       1.6    bouyer 	 */
    913       1.6    bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    914      1.36    cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    915      1.36    cherry 	cpu_info_primary.ci_kpm_pdirpa =
    916      1.36    cherry 	    (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
    917       1.6    bouyer 
    918       1.6    bouyer 	/*
    919       1.6    bouyer 	 * We don't enter a recursive entry from the L3 PD. Instead,
    920       1.6    bouyer 	 * we enter the first 4 L2 pages, which includes the kernel's L2
    921       1.6    bouyer 	 * shadow. But we have to entrer the shadow after switching
    922       1.6    bouyer 	 * %cr3, or Xen will refcount some PTE with the wrong type.
    923       1.6    bouyer 	 */
    924       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
    925       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    926       1.6    bouyer 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    927      1.19       jym 		__PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
    928      1.19       jym 		    " entry %#" PRIxPADDR "\n",
    929      1.19       jym 		    (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
    930      1.19       jym 		    addr, pde[PDIR_SLOT_PTE + i]));
    931       1.6    bouyer 	}
    932       1.6    bouyer #if 0
    933       1.6    bouyer 	addr += PAGE_SIZE; /* point to shadow L2 */
    934       1.6    bouyer 	pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    935       1.6    bouyer 	__PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
    936       1.6    bouyer 	    (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
    937       1.6    bouyer 	    (int64_t)pde[PDIR_SLOT_PTE + 3]));
    938       1.6    bouyer #endif
    939      1.14       jym 	/* Mark tables RO, and pin the kernel's shadow as L2 */
    940       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
    941       1.6    bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
    942       1.6    bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
    943       1.6    bouyer 		if (i == 2 || i == 3)
    944       1.6    bouyer 			continue;
    945       1.6    bouyer #if 0
    946       1.6    bouyer 		__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
    947      1.24       jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    948       1.6    bouyer #endif
    949       1.6    bouyer 	}
    950       1.6    bouyer 	if (final) {
    951       1.6    bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
    952      1.19       jym 		__PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
    953      1.24       jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    954       1.6    bouyer 	}
    955       1.6    bouyer #if 0
    956       1.6    bouyer 	addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
    957       1.6    bouyer 	__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
    958      1.24       jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    959       1.6    bouyer #endif
    960       1.6    bouyer #else /* PAE */
    961      1.36    cherry 	/* recursive entry in higher-level per-cpu PD and pmap_kernel() */
    962      1.36    cherry 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
    963      1.36    cherry #ifdef __x86_64__
    964      1.36    cherry 	   bt_cpu_pgd[PDIR_SLOT_PTE] =
    965      1.36    cherry 		   xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
    966      1.36    cherry #endif /* __x86_64__ */
    967      1.19       jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
    968      1.19       jym 	    " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
    969      1.19       jym 	    bt_pgd[PDIR_SLOT_PTE]));
    970       1.2    bouyer 	/* Mark tables RO */
    971       1.2    bouyer 	xen_bt_set_readonly((vaddr_t) pde);
    972       1.6    bouyer #endif
    973       1.6    bouyer #if PTP_LEVELS > 2 || defined(PAE)
    974       1.2    bouyer 	xen_bt_set_readonly((vaddr_t) pdtpe);
    975       1.4    bouyer #endif
    976       1.4    bouyer #if PTP_LEVELS > 3
    977       1.2    bouyer 	xen_bt_set_readonly(new_pgd);
    978       1.4    bouyer #endif
    979       1.2    bouyer 	/* Pin the PGD */
    980      1.26       jym 	__PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
    981      1.24       jym #ifdef __x86_64__
    982      1.24       jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    983      1.24       jym #elif PAE
    984       1.6    bouyer 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    985       1.6    bouyer #else
    986      1.24       jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    987       1.6    bouyer #endif
    988      1.21       jym 
    989       1.4    bouyer 	/* Save phys. addr of PDP, for libkvm. */
    990       1.6    bouyer #ifdef PAE
    991      1.21       jym 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
    992      1.21       jym #else
    993      1.36    cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
    994      1.21       jym #endif
    995      1.21       jym 
    996       1.2    bouyer 	/* Switch to new tables */
    997      1.14       jym 	__PRINTK(("switch to PGD\n"));
    998       1.2    bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
    999      1.19       jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
   1000      1.19       jym 	    bt_pgd[PDIR_SLOT_PTE]));
   1001      1.21       jym 
   1002       1.6    bouyer #ifdef PAE
   1003       1.6    bouyer 	if (final) {
   1004      1.21       jym 		/* save the address of the L3 page */
   1005      1.21       jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
   1006      1.21       jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
   1007      1.21       jym 
   1008       1.6    bouyer 		/* now enter kernel's PTE mappings */
   1009       1.6    bouyer 		addr =  (u_long)pde - KERNBASE + PAGE_SIZE * 3;
   1010       1.6    bouyer 		xpq_queue_pte_update(
   1011       1.6    bouyer 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
   1012       1.6    bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_V);
   1013       1.6    bouyer 		xpq_flush_queue();
   1014       1.6    bouyer 	}
   1015      1.36    cherry #elif defined(__x86_64__)
   1016      1.36    cherry 	if (final) {
   1017      1.36    cherry 		/* save the address of the real per-cpu L4 pgd page */
   1018      1.36    cherry 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
   1019      1.36    cherry 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
   1020      1.36    cherry 	}
   1021       1.6    bouyer #endif
   1022       1.6    bouyer 
   1023       1.2    bouyer 	/* Now we can safely reclaim space taken by old tables */
   1024       1.2    bouyer 
   1025      1.14       jym 	__PRINTK(("unpin old PGD\n"));
   1026       1.2    bouyer 	/* Unpin old PGD */
   1027       1.2    bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
   1028       1.2    bouyer 	/* Mark old tables RW */
   1029       1.2    bouyer 	page = old_pgd;
   1030       1.2    bouyer 	addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
   1031       1.2    bouyer 	addr = xpmap_mtop(addr);
   1032       1.6    bouyer 	pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
   1033       1.2    bouyer 	pte += pl1_pi(page);
   1034      1.19       jym 	__PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
   1035      1.19       jym 	    pde[pl2_pi(page)], addr, (long)pte));
   1036       1.2    bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
   1037       1.6    bouyer 		addr = xpmap_ptom(((u_long) pte) - KERNBASE);
   1038      1.19       jym 		XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
   1039      1.19       jym 		   "*pte %#" PRIxPADDR "\n",
   1040      1.19       jym 		   addr, (long)pte, *pte));
   1041       1.6    bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
   1042       1.2    bouyer 		page += PAGE_SIZE;
   1043       1.2    bouyer 		/*
   1044       1.2    bouyer 		 * Our ptes are contiguous
   1045       1.2    bouyer 		 * so it's safe to just "++" here
   1046       1.2    bouyer 		 */
   1047       1.2    bouyer 		pte++;
   1048       1.2    bouyer 	}
   1049       1.2    bouyer 	xpq_flush_queue();
   1050       1.2    bouyer }
   1051       1.2    bouyer 
   1052       1.2    bouyer 
   1053       1.2    bouyer /*
   1054       1.2    bouyer  * Bootstrap helper functions
   1055       1.2    bouyer  */
   1056       1.2    bouyer 
   1057       1.2    bouyer /*
   1058       1.2    bouyer  * Mark a page readonly
   1059       1.2    bouyer  * XXX: assuming vaddr = paddr + KERNBASE
   1060       1.2    bouyer  */
   1061       1.2    bouyer 
   1062       1.2    bouyer static void
   1063       1.2    bouyer xen_bt_set_readonly (vaddr_t page)
   1064       1.2    bouyer {
   1065       1.2    bouyer 	pt_entry_t entry;
   1066       1.2    bouyer 
   1067       1.2    bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
   1068       1.4    bouyer 	entry |= PG_k | PG_V;
   1069       1.2    bouyer 
   1070       1.2    bouyer 	HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
   1071       1.2    bouyer }
   1072       1.4    bouyer 
   1073       1.4    bouyer #ifdef __x86_64__
   1074       1.4    bouyer void
   1075       1.4    bouyer xen_set_user_pgd(paddr_t page)
   1076       1.4    bouyer {
   1077       1.4    bouyer 	struct mmuext_op op;
   1078       1.4    bouyer 	int s = splvm();
   1079       1.4    bouyer 
   1080       1.4    bouyer 	xpq_flush_queue();
   1081       1.4    bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
   1082      1.34       jym 	op.arg1.mfn = pfn_to_mfn(page >> PAGE_SHIFT);
   1083       1.4    bouyer         if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
   1084       1.4    bouyer 		panic("xen_set_user_pgd: failed to install new user page"
   1085      1.19       jym 			" directory %#" PRIxPADDR, page);
   1086       1.4    bouyer 	splx(s);
   1087       1.4    bouyer }
   1088       1.4    bouyer #endif /* __x86_64__ */
   1089