Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.49
      1  1.49   rmind /*	$NetBSD: x86_xpmap.c,v 1.49 2012/09/16 22:09:34 rmind Exp $	*/
      2   1.2  bouyer 
      3   1.2  bouyer /*
      4   1.2  bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
      5   1.2  bouyer  *
      6   1.2  bouyer  * Permission to use, copy, modify, and distribute this software for any
      7   1.2  bouyer  * purpose with or without fee is hereby granted, provided that the above
      8   1.2  bouyer  * copyright notice and this permission notice appear in all copies.
      9   1.2  bouyer  *
     10   1.2  bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11   1.2  bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12   1.2  bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13   1.2  bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14   1.2  bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15   1.2  bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16   1.2  bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17   1.2  bouyer  */
     18   1.2  bouyer 
     19   1.2  bouyer /*
     20   1.2  bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     21   1.2  bouyer  *
     22   1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     23   1.2  bouyer  * modification, are permitted provided that the following conditions
     24   1.2  bouyer  * are met:
     25   1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     26   1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     27   1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     28   1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     29   1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     30   1.2  bouyer  *
     31   1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     32   1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     33   1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     34   1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     35   1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36   1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     37   1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     38   1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     39   1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     40   1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     41   1.2  bouyer  *
     42   1.2  bouyer  */
     43   1.2  bouyer 
     44   1.2  bouyer /*
     45   1.2  bouyer  *
     46   1.2  bouyer  * Copyright (c) 2004 Christian Limpach.
     47   1.2  bouyer  * All rights reserved.
     48   1.2  bouyer  *
     49   1.2  bouyer  * Redistribution and use in source and binary forms, with or without
     50   1.2  bouyer  * modification, are permitted provided that the following conditions
     51   1.2  bouyer  * are met:
     52   1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     53   1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     54   1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     55   1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     56   1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     57   1.2  bouyer  *
     58   1.2  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59   1.2  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60   1.2  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61   1.2  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62   1.2  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63   1.2  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64   1.2  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65   1.2  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66   1.2  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67   1.2  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68   1.2  bouyer  */
     69   1.2  bouyer 
     70   1.2  bouyer 
     71   1.2  bouyer #include <sys/cdefs.h>
     72  1.49   rmind __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.49 2012/09/16 22:09:34 rmind Exp $");
     73   1.2  bouyer 
     74   1.2  bouyer #include "opt_xen.h"
     75   1.4  bouyer #include "opt_ddb.h"
     76   1.4  bouyer #include "ksyms.h"
     77   1.2  bouyer 
     78   1.2  bouyer #include <sys/param.h>
     79   1.2  bouyer #include <sys/systm.h>
     80  1.38  cherry #include <sys/mutex.h>
     81  1.42  bouyer #include <sys/cpu.h>
     82   1.2  bouyer 
     83   1.2  bouyer #include <uvm/uvm.h>
     84   1.2  bouyer 
     85  1.42  bouyer #include <x86/pmap.h>
     86   1.2  bouyer #include <machine/gdt.h>
     87   1.2  bouyer #include <xen/xenfunc.h>
     88   1.2  bouyer 
     89   1.2  bouyer #include <dev/isa/isareg.h>
     90   1.2  bouyer #include <machine/isa_machdep.h>
     91   1.2  bouyer 
     92   1.2  bouyer #undef	XENDEBUG
     93   1.2  bouyer /* #define XENDEBUG_SYNC */
     94   1.2  bouyer /* #define	XENDEBUG_LOW */
     95   1.2  bouyer 
     96   1.2  bouyer #ifdef XENDEBUG
     97   1.2  bouyer #define	XENPRINTF(x) printf x
     98   1.2  bouyer #define	XENPRINTK(x) printk x
     99   1.2  bouyer #define	XENPRINTK2(x) /* printk x */
    100   1.2  bouyer 
    101   1.2  bouyer static char XBUF[256];
    102   1.2  bouyer #else
    103   1.2  bouyer #define	XENPRINTF(x)
    104   1.2  bouyer #define	XENPRINTK(x)
    105   1.2  bouyer #define	XENPRINTK2(x)
    106   1.2  bouyer #endif
    107   1.2  bouyer #define	PRINTF(x) printf x
    108   1.2  bouyer #define	PRINTK(x) printk x
    109   1.2  bouyer 
    110   1.2  bouyer volatile shared_info_t *HYPERVISOR_shared_info;
    111  1.11     jym /* Xen requires the start_info struct to be page aligned */
    112  1.11     jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    113   1.6  bouyer unsigned long *xpmap_phys_to_machine_mapping;
    114  1.37  cherry kmutex_t pte_lock;
    115   1.2  bouyer 
    116   1.2  bouyer void xen_failsafe_handler(void);
    117   1.2  bouyer 
    118   1.2  bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
    119   1.2  bouyer 	HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
    120   1.2  bouyer 
    121  1.48  bouyer /*
    122  1.48  bouyer  * kcpuset internally uses an array of uint32_t while xen uses an array of
    123  1.48  bouyer  * u_long. As we're little-endian we can cast one to the other.
    124  1.48  bouyer  */
    125  1.48  bouyer typedef union {
    126  1.48  bouyer #ifdef _LP64
    127  1.48  bouyer 	uint32_t xcpum_km[2];
    128  1.48  bouyer #else
    129  1.48  bouyer 	uint32_t xcpum_km[1];
    130  1.48  bouyer #endif
    131  1.48  bouyer 	u_long   xcpum_xm;
    132  1.48  bouyer } xcpumask_t;
    133  1.48  bouyer 
    134   1.2  bouyer void
    135   1.2  bouyer xen_failsafe_handler(void)
    136   1.2  bouyer {
    137   1.2  bouyer 
    138   1.2  bouyer 	panic("xen_failsafe_handler called!\n");
    139   1.2  bouyer }
    140   1.2  bouyer 
    141   1.2  bouyer 
    142   1.2  bouyer void
    143   1.2  bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    144   1.2  bouyer {
    145   1.2  bouyer 	vaddr_t va;
    146   1.2  bouyer 	vaddr_t end;
    147   1.4  bouyer 	pt_entry_t *ptp;
    148   1.2  bouyer 	int s;
    149   1.2  bouyer 
    150   1.2  bouyer #ifdef __x86_64__
    151   1.2  bouyer 	end = base + (entries << 3);
    152   1.2  bouyer #else
    153   1.2  bouyer 	end = base + entries * sizeof(union descriptor);
    154   1.2  bouyer #endif
    155   1.2  bouyer 
    156   1.2  bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    157   1.2  bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    158   1.2  bouyer 		ptp = kvtopte(va);
    159  1.19     jym 		XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
    160  1.19     jym 		    base, entries, ptp));
    161   1.4  bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    162   1.2  bouyer 	}
    163   1.2  bouyer 	s = splvm();
    164   1.2  bouyer 	xpq_queue_set_ldt(base, entries);
    165   1.2  bouyer 	splx(s);
    166   1.2  bouyer }
    167   1.2  bouyer 
    168   1.2  bouyer #ifdef XENDEBUG
    169   1.2  bouyer void xpq_debug_dump(void);
    170   1.2  bouyer #endif
    171   1.2  bouyer 
    172   1.2  bouyer #define XPQUEUE_SIZE 2048
    173  1.35  cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    174  1.35  cherry static int xpq_idx_array[MAXCPUS];
    175  1.30  cherry 
    176  1.41  cherry #ifdef i386
    177  1.41  cherry extern union descriptor tmpgdt[];
    178  1.41  cherry #endif /* i386 */
    179   1.2  bouyer void
    180  1.35  cherry xpq_flush_queue(void)
    181  1.30  cherry {
    182  1.35  cherry 	int i, ok = 0, ret;
    183  1.30  cherry 
    184  1.41  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    185  1.41  cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    186   1.2  bouyer 
    187   1.2  bouyer 	XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
    188   1.2  bouyer 	for (i = 0; i < xpq_idx; i++)
    189  1.19     jym 		XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
    190  1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val));
    191  1.23     jym 
    192  1.35  cherry retry:
    193  1.23     jym 	ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
    194  1.23     jym 
    195  1.23     jym 	if (xpq_idx != 0 && ret < 0) {
    196  1.39  bouyer 		struct cpu_info *ci;
    197  1.39  bouyer 		CPU_INFO_ITERATOR cii;
    198  1.39  bouyer 
    199  1.39  bouyer 		printf("xpq_flush_queue: %d entries (%d successful) on "
    200  1.39  bouyer 		    "cpu%d (%ld)\n",
    201  1.41  cherry 		    xpq_idx, ok, curcpu()->ci_index, curcpu()->ci_cpuid);
    202  1.35  cherry 
    203  1.35  cherry 		if (ok != 0) {
    204  1.35  cherry 			xpq_queue += ok;
    205  1.35  cherry 			xpq_idx -= ok;
    206  1.35  cherry 			ok = 0;
    207  1.35  cherry 			goto retry;
    208  1.35  cherry 		}
    209  1.35  cherry 
    210  1.39  bouyer 		for (CPU_INFO_FOREACH(cii, ci)) {
    211  1.39  bouyer 			xpq_queue = xpq_queue_array[ci->ci_cpuid];
    212  1.39  bouyer 			xpq_idx = xpq_idx_array[ci->ci_cpuid];
    213  1.39  bouyer 			printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
    214  1.39  bouyer 			for (i = 0; i < xpq_idx; i++) {
    215  1.39  bouyer 				printf("  0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
    216  1.39  bouyer 				   xpq_queue[i].ptr, xpq_queue[i].val);
    217  1.39  bouyer 			}
    218  1.39  bouyer #ifdef __x86_64__
    219  1.39  bouyer 			for (i = 0; i < PDIR_SLOT_PTE; i++) {
    220  1.39  bouyer 				if (ci->ci_kpm_pdir[i] == 0)
    221  1.39  bouyer 					continue;
    222  1.39  bouyer 				printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
    223  1.39  bouyer 				    i, ci->ci_kpm_pdir[i]);
    224  1.39  bouyer 			}
    225  1.39  bouyer #endif
    226  1.39  bouyer 		}
    227  1.23     jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    228   1.2  bouyer 	}
    229  1.41  cherry 	xpq_idx_array[curcpu()->ci_cpuid] = 0;
    230   1.2  bouyer }
    231   1.2  bouyer 
    232   1.2  bouyer static inline void
    233   1.2  bouyer xpq_increment_idx(void)
    234   1.2  bouyer {
    235   1.2  bouyer 
    236  1.41  cherry 	if (__predict_false(++xpq_idx_array[curcpu()->ci_cpuid] == XPQUEUE_SIZE))
    237   1.2  bouyer 		xpq_flush_queue();
    238   1.2  bouyer }
    239   1.2  bouyer 
    240   1.2  bouyer void
    241   1.2  bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    242   1.2  bouyer {
    243  1.35  cherry 
    244  1.41  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    245  1.41  cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    246  1.35  cherry 
    247   1.6  bouyer 	XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
    248   1.6  bouyer 	    "\n", (int64_t)ma, (int64_t)pa));
    249  1.35  cherry 
    250   1.2  bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    251  1.45     jym 	xpq_queue[xpq_idx].val = pa >> PAGE_SHIFT;
    252   1.2  bouyer 	xpq_increment_idx();
    253   1.2  bouyer #ifdef XENDEBUG_SYNC
    254   1.2  bouyer 	xpq_flush_queue();
    255   1.2  bouyer #endif
    256   1.2  bouyer }
    257   1.2  bouyer 
    258   1.2  bouyer void
    259   1.6  bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    260   1.2  bouyer {
    261   1.2  bouyer 
    262  1.41  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    263  1.41  cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    264  1.35  cherry 
    265   1.6  bouyer 	KASSERT((ptr & 3) == 0);
    266   1.2  bouyer 	xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
    267   1.2  bouyer 	xpq_queue[xpq_idx].val = val;
    268   1.2  bouyer 	xpq_increment_idx();
    269   1.2  bouyer #ifdef XENDEBUG_SYNC
    270   1.2  bouyer 	xpq_flush_queue();
    271   1.2  bouyer #endif
    272   1.2  bouyer }
    273   1.2  bouyer 
    274   1.2  bouyer void
    275   1.2  bouyer xpq_queue_pt_switch(paddr_t pa)
    276   1.2  bouyer {
    277   1.2  bouyer 	struct mmuext_op op;
    278   1.2  bouyer 	xpq_flush_queue();
    279   1.2  bouyer 
    280   1.6  bouyer 	XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
    281   1.6  bouyer 	    (int64_t)pa, (int64_t)pa));
    282   1.2  bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    283   1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    284   1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    285   1.2  bouyer 		panic("xpq_queue_pt_switch");
    286   1.2  bouyer }
    287   1.2  bouyer 
    288   1.2  bouyer void
    289  1.24     jym xpq_queue_pin_table(paddr_t pa, int lvl)
    290   1.2  bouyer {
    291   1.2  bouyer 	struct mmuext_op op;
    292  1.29  cherry 
    293   1.2  bouyer 	xpq_flush_queue();
    294   1.2  bouyer 
    295  1.24     jym 	XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
    296  1.24     jym 	    lvl + 1, pa));
    297   1.2  bouyer 
    298   1.6  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    299  1.24     jym 	op.cmd = lvl;
    300   1.6  bouyer 
    301   1.6  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    302   1.6  bouyer 		panic("xpq_queue_pin_table");
    303   1.6  bouyer }
    304   1.6  bouyer 
    305   1.2  bouyer void
    306   1.2  bouyer xpq_queue_unpin_table(paddr_t pa)
    307   1.2  bouyer {
    308   1.2  bouyer 	struct mmuext_op op;
    309  1.29  cherry 
    310   1.2  bouyer 	xpq_flush_queue();
    311   1.2  bouyer 
    312  1.24     jym 	XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
    313   1.2  bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    314   1.2  bouyer 	op.cmd = MMUEXT_UNPIN_TABLE;
    315   1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    316   1.2  bouyer 		panic("xpq_queue_unpin_table");
    317   1.2  bouyer }
    318   1.2  bouyer 
    319   1.2  bouyer void
    320   1.2  bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    321   1.2  bouyer {
    322   1.2  bouyer 	struct mmuext_op op;
    323  1.29  cherry 
    324   1.2  bouyer 	xpq_flush_queue();
    325   1.2  bouyer 
    326   1.2  bouyer 	XENPRINTK2(("xpq_queue_set_ldt\n"));
    327   1.2  bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    328   1.2  bouyer 	op.cmd = MMUEXT_SET_LDT;
    329   1.2  bouyer 	op.arg1.linear_addr = va;
    330   1.2  bouyer 	op.arg2.nr_ents = entries;
    331   1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    332   1.2  bouyer 		panic("xpq_queue_set_ldt");
    333   1.2  bouyer }
    334   1.2  bouyer 
    335   1.2  bouyer void
    336   1.8  cegger xpq_queue_tlb_flush(void)
    337   1.2  bouyer {
    338   1.2  bouyer 	struct mmuext_op op;
    339  1.29  cherry 
    340   1.2  bouyer 	xpq_flush_queue();
    341   1.2  bouyer 
    342   1.2  bouyer 	XENPRINTK2(("xpq_queue_tlb_flush\n"));
    343   1.2  bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    344   1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    345   1.2  bouyer 		panic("xpq_queue_tlb_flush");
    346   1.2  bouyer }
    347   1.2  bouyer 
    348   1.2  bouyer void
    349   1.8  cegger xpq_flush_cache(void)
    350   1.2  bouyer {
    351   1.2  bouyer 	struct mmuext_op op;
    352  1.29  cherry 	int s = splvm(), err;
    353  1.29  cherry 
    354   1.2  bouyer 	xpq_flush_queue();
    355   1.2  bouyer 
    356   1.2  bouyer 	XENPRINTK2(("xpq_queue_flush_cache\n"));
    357   1.2  bouyer 	op.cmd = MMUEXT_FLUSH_CACHE;
    358  1.33     jym 	if ((err = HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF)) < 0) {
    359  1.33     jym 		panic("xpq_flush_cache, err %d", err);
    360  1.33     jym 	}
    361  1.29  cherry 	splx(s); /* XXX: removeme */
    362   1.2  bouyer }
    363   1.2  bouyer 
    364   1.2  bouyer void
    365   1.2  bouyer xpq_queue_invlpg(vaddr_t va)
    366   1.2  bouyer {
    367   1.2  bouyer 	struct mmuext_op op;
    368   1.2  bouyer 	xpq_flush_queue();
    369   1.2  bouyer 
    370  1.19     jym 	XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
    371   1.2  bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    372   1.2  bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    373   1.2  bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    374   1.2  bouyer 		panic("xpq_queue_invlpg");
    375   1.2  bouyer }
    376   1.2  bouyer 
    377  1.29  cherry void
    378  1.43   rmind xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
    379  1.29  cherry {
    380  1.48  bouyer 	xcpumask_t xcpumask;
    381  1.29  cherry 	mmuext_op_t op;
    382  1.29  cherry 
    383  1.49   rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    384  1.44   rmind 
    385  1.29  cherry 	/* Flush pending page updates */
    386  1.29  cherry 	xpq_flush_queue();
    387  1.29  cherry 
    388  1.29  cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    389  1.29  cherry 	op.arg1.linear_addr = va;
    390  1.48  bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    391  1.29  cherry 
    392  1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    393  1.29  cherry 		panic("xpq_queue_invlpg_all");
    394  1.29  cherry 	}
    395  1.29  cherry 
    396  1.29  cherry 	return;
    397  1.29  cherry }
    398  1.29  cherry 
    399  1.29  cherry void
    400  1.29  cherry xen_bcast_invlpg(vaddr_t va)
    401  1.29  cherry {
    402  1.29  cherry 	mmuext_op_t op;
    403  1.29  cherry 
    404  1.29  cherry 	/* Flush pending page updates */
    405  1.29  cherry 	xpq_flush_queue();
    406  1.29  cherry 
    407  1.29  cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    408  1.29  cherry 	op.arg1.linear_addr = va;
    409  1.29  cherry 
    410  1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    411  1.29  cherry 		panic("xpq_queue_invlpg_all");
    412  1.29  cherry 	}
    413  1.29  cherry 
    414  1.29  cherry 	return;
    415  1.29  cherry }
    416  1.29  cherry 
    417  1.29  cherry /* This is a synchronous call. */
    418  1.29  cherry void
    419  1.43   rmind xen_mcast_tlbflush(kcpuset_t *kc)
    420  1.29  cherry {
    421  1.48  bouyer 	xcpumask_t xcpumask;
    422  1.29  cherry 	mmuext_op_t op;
    423  1.29  cherry 
    424  1.49   rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    425  1.44   rmind 
    426  1.29  cherry 	/* Flush pending page updates */
    427  1.29  cherry 	xpq_flush_queue();
    428  1.29  cherry 
    429  1.29  cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    430  1.48  bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    431  1.29  cherry 
    432  1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    433  1.29  cherry 		panic("xpq_queue_invlpg_all");
    434  1.29  cherry 	}
    435  1.29  cherry 
    436  1.29  cherry 	return;
    437  1.29  cherry }
    438  1.29  cherry 
    439  1.29  cherry /* This is a synchronous call. */
    440  1.29  cherry void
    441  1.29  cherry xen_bcast_tlbflush(void)
    442  1.29  cherry {
    443  1.29  cherry 	mmuext_op_t op;
    444  1.29  cherry 
    445  1.29  cherry 	/* Flush pending page updates */
    446  1.29  cherry 	xpq_flush_queue();
    447  1.29  cherry 
    448  1.29  cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    449  1.29  cherry 
    450  1.29  cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    451  1.29  cherry 		panic("xpq_queue_invlpg_all");
    452  1.29  cherry 	}
    453  1.29  cherry 
    454  1.29  cherry 	return;
    455  1.29  cherry }
    456  1.29  cherry 
    457  1.29  cherry /* This is a synchronous call. */
    458  1.29  cherry void
    459  1.43   rmind xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, kcpuset_t *kc)
    460  1.29  cherry {
    461  1.29  cherry 	KASSERT(eva > sva);
    462  1.29  cherry 
    463  1.29  cherry 	/* Flush pending page updates */
    464  1.29  cherry 	xpq_flush_queue();
    465  1.29  cherry 
    466  1.29  cherry 	/* Align to nearest page boundary */
    467  1.29  cherry 	sva &= ~PAGE_MASK;
    468  1.29  cherry 	eva &= ~PAGE_MASK;
    469  1.29  cherry 
    470  1.29  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    471  1.43   rmind 		xen_mcast_invlpg(sva, kc);
    472  1.29  cherry 	}
    473  1.29  cherry 
    474  1.29  cherry 	return;
    475  1.29  cherry }
    476  1.29  cherry 
    477  1.29  cherry /* This is a synchronous call. */
    478  1.29  cherry void
    479  1.29  cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
    480  1.29  cherry {
    481  1.29  cherry 	KASSERT(eva > sva);
    482  1.29  cherry 
    483  1.29  cherry 	/* Flush pending page updates */
    484  1.29  cherry 	xpq_flush_queue();
    485  1.29  cherry 
    486  1.29  cherry 	/* Align to nearest page boundary */
    487  1.29  cherry 	sva &= ~PAGE_MASK;
    488  1.29  cherry 	eva &= ~PAGE_MASK;
    489  1.29  cherry 
    490  1.29  cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    491  1.29  cherry 		xen_bcast_invlpg(sva);
    492  1.29  cherry 	}
    493  1.29  cherry 
    494  1.29  cherry 	return;
    495  1.29  cherry }
    496  1.29  cherry 
    497   1.2  bouyer int
    498   1.6  bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    499   1.2  bouyer {
    500   1.2  bouyer 	mmu_update_t op;
    501   1.2  bouyer 	int ok;
    502  1.29  cherry 
    503   1.2  bouyer 	xpq_flush_queue();
    504   1.2  bouyer 
    505   1.6  bouyer 	op.ptr = ptr;
    506   1.2  bouyer 	op.val = val;
    507   1.2  bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    508   1.2  bouyer 		return EFAULT;
    509   1.2  bouyer 	return (0);
    510   1.2  bouyer }
    511   1.2  bouyer 
    512   1.2  bouyer #ifdef XENDEBUG
    513   1.2  bouyer void
    514   1.8  cegger xpq_debug_dump(void)
    515   1.2  bouyer {
    516   1.2  bouyer 	int i;
    517   1.2  bouyer 
    518  1.41  cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    519  1.41  cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    520  1.35  cherry 
    521   1.2  bouyer 	XENPRINTK2(("idx: %d\n", xpq_idx));
    522   1.2  bouyer 	for (i = 0; i < xpq_idx; i++) {
    523  1.13  cegger 		snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
    524  1.19     jym 		    xpq_queue[i].ptr, xpq_queue[i].val);
    525   1.2  bouyer 		if (++i < xpq_idx)
    526  1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    527  1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    528  1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    529  1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    530   1.2  bouyer 		if (++i < xpq_idx)
    531  1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    532  1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    533  1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    534  1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    535   1.2  bouyer 		if (++i < xpq_idx)
    536  1.13  cegger 			snprintf(XBUF + strlen(XBUF),
    537  1.13  cegger 			    sizeof(XBUF) - strlen(XBUF),
    538  1.13  cegger 			    "%" PRIx64 " %08" PRIx64,
    539  1.19     jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    540   1.2  bouyer 		XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
    541   1.2  bouyer 	}
    542   1.2  bouyer }
    543   1.2  bouyer #endif
    544   1.2  bouyer 
    545   1.2  bouyer 
    546   1.2  bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
    547   1.2  bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    548   1.2  bouyer 
    549   1.2  bouyer static void xen_bt_set_readonly (vaddr_t);
    550   1.2  bouyer static void xen_bootstrap_tables (vaddr_t, vaddr_t, int, int, int);
    551   1.2  bouyer 
    552   1.2  bouyer /* How many PDEs ? */
    553   1.2  bouyer #if L2_SLOT_KERNBASE > 0
    554   1.2  bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    555   1.2  bouyer #else
    556   1.2  bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    557   1.2  bouyer #endif
    558   1.2  bouyer 
    559   1.2  bouyer /*
    560   1.2  bouyer  * Construct and switch to new pagetables
    561   1.2  bouyer  * first_avail is the first vaddr we can use after
    562   1.2  bouyer  * we get rid of Xen pagetables
    563   1.2  bouyer  */
    564   1.2  bouyer 
    565   1.2  bouyer vaddr_t xen_pmap_bootstrap (void);
    566   1.2  bouyer 
    567   1.2  bouyer /*
    568   1.2  bouyer  * Function to get rid of Xen bootstrap tables
    569   1.2  bouyer  */
    570   1.2  bouyer 
    571   1.6  bouyer /* How many PDP do we need: */
    572   1.6  bouyer #ifdef PAE
    573   1.6  bouyer /*
    574   1.6  bouyer  * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
    575   1.6  bouyer  * all of them mapped by the L3 page. We also need a shadow page
    576   1.6  bouyer  * for L3[3].
    577   1.6  bouyer  */
    578   1.6  bouyer static const int l2_4_count = 6;
    579  1.36  cherry #elif defined(__x86_64__)
    580  1.36  cherry static const int l2_4_count = PTP_LEVELS;
    581   1.6  bouyer #else
    582   1.6  bouyer static const int l2_4_count = PTP_LEVELS - 1;
    583   1.6  bouyer #endif
    584   1.6  bouyer 
    585   1.2  bouyer vaddr_t
    586   1.8  cegger xen_pmap_bootstrap(void)
    587   1.2  bouyer {
    588   1.4  bouyer 	int count, oldcount;
    589   1.4  bouyer 	long mapsize;
    590   1.2  bouyer 	vaddr_t bootstrap_tables, init_tables;
    591   1.2  bouyer 
    592  1.35  cherry 	memset(xpq_idx_array, 0, sizeof xpq_idx_array);
    593  1.35  cherry 
    594   1.6  bouyer 	xpmap_phys_to_machine_mapping =
    595   1.6  bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    596   1.2  bouyer 	init_tables = xen_start_info.pt_base;
    597   1.2  bouyer 	__PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
    598   1.2  bouyer 
    599   1.2  bouyer 	/* Space after Xen boostrap tables should be free */
    600   1.2  bouyer 	bootstrap_tables = xen_start_info.pt_base +
    601   1.2  bouyer 		(xen_start_info.nr_pt_frames * PAGE_SIZE);
    602   1.2  bouyer 
    603   1.4  bouyer 	/*
    604   1.4  bouyer 	 * Calculate how many space we need
    605   1.4  bouyer 	 * first everything mapped before the Xen bootstrap tables
    606   1.4  bouyer 	 */
    607   1.4  bouyer 	mapsize = init_tables - KERNTEXTOFF;
    608   1.4  bouyer 	/* after the tables we'll have:
    609   1.4  bouyer 	 *  - UAREA
    610   1.4  bouyer 	 *  - dummy user PGD (x86_64)
    611   1.4  bouyer 	 *  - HYPERVISOR_shared_info
    612  1.40  bouyer 	 *  - early_zerop
    613   1.4  bouyer 	 *  - ISA I/O mem (if needed)
    614   1.4  bouyer 	 */
    615   1.4  bouyer 	mapsize += UPAGES * NBPG;
    616   1.4  bouyer #ifdef __x86_64__
    617   1.4  bouyer 	mapsize += NBPG;
    618   1.4  bouyer #endif
    619   1.4  bouyer 	mapsize += NBPG;
    620  1.40  bouyer 	mapsize += NBPG;
    621   1.2  bouyer 
    622   1.2  bouyer #ifdef DOM0OPS
    623  1.10  cegger 	if (xendomain_is_dom0()) {
    624   1.2  bouyer 		/* space for ISA I/O mem */
    625   1.4  bouyer 		mapsize += IOM_SIZE;
    626   1.4  bouyer 	}
    627   1.4  bouyer #endif
    628   1.4  bouyer 	/* at this point mapsize doens't include the table size */
    629   1.4  bouyer 
    630   1.4  bouyer #ifdef __x86_64__
    631   1.4  bouyer 	count = TABLE_L2_ENTRIES;
    632   1.4  bouyer #else
    633   1.4  bouyer 	count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
    634   1.4  bouyer #endif /* __x86_64__ */
    635   1.4  bouyer 
    636   1.4  bouyer 	/* now compute how many L2 pages we need exactly */
    637   1.4  bouyer 	XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
    638   1.4  bouyer 	while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
    639   1.4  bouyer 	    ((long)count << L2_SHIFT) + KERNBASE) {
    640   1.4  bouyer 		count++;
    641   1.2  bouyer 	}
    642   1.4  bouyer #ifndef __x86_64__
    643   1.5  bouyer 	/*
    644   1.5  bouyer 	 * one more L2 page: we'll alocate several pages after kva_start
    645   1.5  bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    646   1.5  bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    647   1.5  bouyer 	 * pmap_growkernel() will be called anyway.
    648   1.5  bouyer 	 */
    649   1.5  bouyer 	count++;
    650   1.4  bouyer 	nkptp[1] = count;
    651   1.2  bouyer #endif
    652   1.2  bouyer 
    653   1.4  bouyer 	/*
    654   1.4  bouyer 	 * install bootstrap pages. We may need more L2 pages than will
    655   1.4  bouyer 	 * have the final table here, as it's installed after the final table
    656   1.4  bouyer 	 */
    657   1.4  bouyer 	oldcount = count;
    658   1.4  bouyer 
    659   1.4  bouyer bootstrap_again:
    660   1.4  bouyer 	XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
    661   1.2  bouyer 	/*
    662   1.2  bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    663   1.2  bouyer 	 * move bootstrap tables if necessary
    664   1.2  bouyer 	 */
    665   1.4  bouyer 	if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
    666   1.2  bouyer 		bootstrap_tables = init_tables +
    667   1.4  bouyer 					((count + l2_4_count) * PAGE_SIZE);
    668   1.4  bouyer 	/* make sure we have enough to map the bootstrap_tables */
    669   1.4  bouyer 	if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
    670   1.4  bouyer 	    ((long)oldcount << L2_SHIFT) + KERNBASE) {
    671   1.4  bouyer 		oldcount++;
    672   1.4  bouyer 		goto bootstrap_again;
    673   1.4  bouyer 	}
    674   1.2  bouyer 
    675   1.2  bouyer 	/* Create temporary tables */
    676   1.2  bouyer 	xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
    677   1.4  bouyer 		xen_start_info.nr_pt_frames, oldcount, 0);
    678   1.2  bouyer 
    679   1.2  bouyer 	/* Create final tables */
    680   1.2  bouyer 	xen_bootstrap_tables(bootstrap_tables, init_tables,
    681   1.4  bouyer 	    oldcount + l2_4_count, count, 1);
    682   1.2  bouyer 
    683   1.4  bouyer 	/* zero out free space after tables */
    684   1.4  bouyer 	memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
    685   1.4  bouyer 	    (UPAGES + 1) * NBPG);
    686  1.28   rmind 
    687  1.28   rmind 	/* Finally, flush TLB. */
    688  1.28   rmind 	xpq_queue_tlb_flush();
    689  1.28   rmind 
    690   1.4  bouyer 	return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
    691   1.2  bouyer }
    692   1.2  bouyer 
    693   1.2  bouyer /*
    694   1.2  bouyer  * Build a new table and switch to it
    695   1.2  bouyer  * old_count is # of old tables (including PGD, PDTPE and PDE)
    696   1.2  bouyer  * new_count is # of new tables (PTE only)
    697   1.2  bouyer  * we assume areas don't overlap
    698   1.2  bouyer  */
    699   1.2  bouyer static void
    700   1.2  bouyer xen_bootstrap_tables (vaddr_t old_pgd, vaddr_t new_pgd,
    701   1.2  bouyer 	int old_count, int new_count, int final)
    702   1.2  bouyer {
    703   1.2  bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    704   1.2  bouyer 	pd_entry_t *cur_pgd, *bt_pgd;
    705   1.6  bouyer 	paddr_t addr;
    706   1.6  bouyer 	vaddr_t page, avail, text_end, map_end;
    707   1.2  bouyer 	int i;
    708   1.2  bouyer 	extern char __data_start;
    709  1.40  bouyer 	extern char *early_zerop; /* from pmap.c */
    710   1.2  bouyer 
    711  1.19     jym 	__PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
    712  1.19     jym 	    " %d, %d)\n",
    713   1.2  bouyer 	    old_pgd, new_pgd, old_count, new_count));
    714   1.2  bouyer 	text_end = ((vaddr_t)&__data_start) & ~PAGE_MASK;
    715   1.2  bouyer 	/*
    716   1.2  bouyer 	 * size of R/W area after kernel text:
    717   1.2  bouyer 	 *  xencons_interface (if present)
    718   1.2  bouyer 	 *  xenstore_interface (if present)
    719   1.6  bouyer 	 *  table pages (new_count + l2_4_count entries)
    720   1.2  bouyer 	 * extra mappings (only when final is true):
    721   1.4  bouyer 	 *  UAREA
    722   1.4  bouyer 	 *  dummy user PGD (x86_64 only)/gdt page (i386 only)
    723   1.2  bouyer 	 *  HYPERVISOR_shared_info
    724  1.40  bouyer 	 *  early_zerop
    725   1.2  bouyer 	 *  ISA I/O mem (if needed)
    726   1.2  bouyer 	 */
    727   1.6  bouyer 	map_end = new_pgd + ((new_count + l2_4_count) * NBPG);
    728   1.2  bouyer 	if (final) {
    729   1.4  bouyer 		map_end += (UPAGES + 1) * NBPG;
    730   1.4  bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    731   1.2  bouyer 		map_end += NBPG;
    732  1.40  bouyer 		early_zerop = (char *)map_end;
    733  1.40  bouyer 		map_end += NBPG;
    734   1.2  bouyer 	}
    735   1.4  bouyer 	/*
    736   1.4  bouyer 	 * we always set atdevbase, as it's used by init386 to find the first
    737   1.4  bouyer 	 * available VA. map_end is updated only if we are dom0, so
    738   1.4  bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    739   1.4  bouyer 	 * this case.
    740   1.4  bouyer 	 */
    741   1.4  bouyer 	if (final)
    742   1.4  bouyer 		atdevbase = map_end;
    743   1.2  bouyer #ifdef DOM0OPS
    744  1.10  cegger 	if (final && xendomain_is_dom0()) {
    745   1.2  bouyer 		/* ISA I/O mem */
    746   1.2  bouyer 		map_end += IOM_SIZE;
    747   1.2  bouyer 	}
    748   1.2  bouyer #endif /* DOM0OPS */
    749   1.2  bouyer 
    750   1.2  bouyer 	__PRINTK(("xen_bootstrap_tables text_end 0x%lx map_end 0x%lx\n",
    751   1.2  bouyer 	    text_end, map_end));
    752  1.19     jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    753  1.19     jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    754   1.2  bouyer 
    755   1.2  bouyer 	/*
    756   1.2  bouyer 	 * Create bootstrap page tables
    757   1.2  bouyer 	 * What we need:
    758   1.2  bouyer 	 * - a PGD (level 4)
    759   1.2  bouyer 	 * - a PDTPE (level 3)
    760   1.2  bouyer 	 * - a PDE (level2)
    761   1.2  bouyer 	 * - some PTEs (level 1)
    762   1.2  bouyer 	 */
    763   1.2  bouyer 
    764   1.2  bouyer 	cur_pgd = (pd_entry_t *) old_pgd;
    765   1.2  bouyer 	bt_pgd = (pd_entry_t *) new_pgd;
    766   1.2  bouyer 	memset (bt_pgd, 0, PAGE_SIZE);
    767   1.2  bouyer 	avail = new_pgd + PAGE_SIZE;
    768   1.4  bouyer #if PTP_LEVELS > 3
    769  1.36  cherry 	/* per-cpu L4 PD */
    770  1.36  cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    771  1.36  cherry 	/* pmap_kernel() "shadow" L4 PD */
    772  1.36  cherry 	bt_pgd = (pd_entry_t *) avail;
    773  1.36  cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    774  1.36  cherry 	avail += PAGE_SIZE;
    775  1.36  cherry 
    776   1.2  bouyer 	/* Install level 3 */
    777   1.2  bouyer 	pdtpe = (pd_entry_t *) avail;
    778   1.2  bouyer 	memset (pdtpe, 0, PAGE_SIZE);
    779   1.2  bouyer 	avail += PAGE_SIZE;
    780   1.2  bouyer 
    781   1.6  bouyer 	addr = ((u_long) pdtpe) - KERNBASE;
    782  1.36  cherry 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    783   1.4  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    784   1.2  bouyer 
    785  1.19     jym 	__PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    786  1.19     jym 	    " -> L4[%#x]\n",
    787  1.19     jym 	    pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
    788   1.4  bouyer #else
    789   1.4  bouyer 	pdtpe = bt_pgd;
    790   1.4  bouyer #endif /* PTP_LEVELS > 3 */
    791   1.2  bouyer 
    792   1.4  bouyer #if PTP_LEVELS > 2
    793   1.2  bouyer 	/* Level 2 */
    794   1.2  bouyer 	pde = (pd_entry_t *) avail;
    795   1.2  bouyer 	memset(pde, 0, PAGE_SIZE);
    796   1.2  bouyer 	avail += PAGE_SIZE;
    797   1.2  bouyer 
    798   1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    799   1.2  bouyer 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    800   1.6  bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
    801  1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    802  1.19     jym 	    " -> L3[%#x]\n",
    803  1.19     jym 	    pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
    804   1.6  bouyer #elif defined(PAE)
    805   1.6  bouyer 	/* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
    806   1.6  bouyer 	pde = (pd_entry_t *) avail;
    807   1.6  bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    808   1.6  bouyer 	avail += PAGE_SIZE * 5;
    809   1.6  bouyer 	addr = ((u_long) pde) - KERNBASE;
    810   1.6  bouyer 	/*
    811   1.6  bouyer 	 * enter L2 pages in the L3.
    812   1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    813   1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow).
    814   1.6  bouyer 	 */
    815   1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    816   1.6  bouyer 		/*
    817  1.25     jym 		 * Xen doesn't want R/W mappings in L3 entries, it'll add it
    818   1.6  bouyer 		 * itself.
    819   1.6  bouyer 		 */
    820   1.6  bouyer 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    821  1.19     jym 		__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    822  1.19     jym 		    " -> L3[%#x]\n",
    823  1.19     jym 		    (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
    824   1.6  bouyer 	}
    825   1.6  bouyer 	addr += PAGE_SIZE;
    826   1.6  bouyer 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    827  1.19     jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    828  1.19     jym 	    " -> L3[%#x]\n",
    829  1.19     jym 	    (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
    830   1.6  bouyer 
    831   1.6  bouyer #else /* PAE */
    832   1.4  bouyer 	pde = bt_pgd;
    833   1.6  bouyer #endif /* PTP_LEVELS > 2 */
    834   1.2  bouyer 
    835   1.2  bouyer 	/* Level 1 */
    836   1.2  bouyer 	page = KERNTEXTOFF;
    837   1.2  bouyer 	for (i = 0; i < new_count; i ++) {
    838   1.6  bouyer 		vaddr_t cur_page = page;
    839   1.2  bouyer 
    840   1.2  bouyer 		pte = (pd_entry_t *) avail;
    841   1.2  bouyer 		avail += PAGE_SIZE;
    842   1.2  bouyer 
    843   1.2  bouyer 		memset(pte, 0, PAGE_SIZE);
    844   1.2  bouyer 		while (pl2_pi(page) == pl2_pi (cur_page)) {
    845   1.2  bouyer 			if (page >= map_end) {
    846   1.2  bouyer 				/* not mapped at all */
    847   1.2  bouyer 				pte[pl1_pi(page)] = 0;
    848   1.2  bouyer 				page += PAGE_SIZE;
    849   1.2  bouyer 				continue;
    850   1.2  bouyer 			}
    851   1.2  bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    852   1.2  bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    853   1.2  bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    854   1.2  bouyer 				__PRINTK(("HYPERVISOR_shared_info "
    855  1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    856  1.19     jym 				    HYPERVISOR_shared_info, pte[pl1_pi(page)]));
    857   1.2  bouyer 			}
    858   1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    859  1.12  cegger 			    == xen_start_info.console.domU.mfn) {
    860   1.2  bouyer 				xencons_interface = (void *)page;
    861  1.19     jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    862   1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    863   1.2  bouyer 				__PRINTK(("xencons_interface "
    864  1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    865  1.19     jym 				    xencons_interface, pte[pl1_pi(page)]));
    866   1.2  bouyer 			}
    867   1.7  bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    868   1.7  bouyer 			    == xen_start_info.store_mfn) {
    869   1.2  bouyer 				xenstore_interface = (void *)page;
    870   1.6  bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    871   1.6  bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    872   1.2  bouyer 				__PRINTK(("xenstore_interface "
    873  1.19     jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    874  1.19     jym 				    xenstore_interface, pte[pl1_pi(page)]));
    875   1.2  bouyer 			}
    876   1.2  bouyer #ifdef DOM0OPS
    877   1.2  bouyer 			if (page >= (vaddr_t)atdevbase &&
    878   1.2  bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    879   1.2  bouyer 				pte[pl1_pi(page)] =
    880   1.2  bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    881   1.2  bouyer 			}
    882   1.2  bouyer #endif
    883   1.4  bouyer 			pte[pl1_pi(page)] |= PG_k | PG_V;
    884   1.2  bouyer 			if (page < text_end) {
    885   1.2  bouyer 				/* map kernel text RO */
    886   1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    887   1.2  bouyer 			} else if (page >= old_pgd
    888   1.2  bouyer 			    && page < old_pgd + (old_count * PAGE_SIZE)) {
    889   1.2  bouyer 				/* map old page tables RO */
    890   1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    891   1.2  bouyer 			} else if (page >= new_pgd &&
    892   1.6  bouyer 			    page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
    893   1.2  bouyer 				/* map new page tables RO */
    894   1.2  bouyer 				pte[pl1_pi(page)] |= 0;
    895  1.41  cherry #ifdef i386
    896  1.41  cherry 			} else if (page == (vaddr_t)tmpgdt) {
    897  1.41  cherry 				/*
    898  1.41  cherry 				 * Map bootstrap gdt R/O. Later, we
    899  1.41  cherry 				 * will re-add this to page to uvm
    900  1.41  cherry 				 * after making it writable.
    901  1.41  cherry 				 */
    902  1.41  cherry 
    903  1.41  cherry 				pte[pl1_pi(page)] = 0;
    904  1.41  cherry 				page += PAGE_SIZE;
    905  1.41  cherry 				continue;
    906  1.41  cherry #endif /* i386 */
    907   1.2  bouyer 			} else {
    908   1.2  bouyer 				/* map page RW */
    909   1.2  bouyer 				pte[pl1_pi(page)] |= PG_RW;
    910   1.2  bouyer 			}
    911   1.6  bouyer 
    912   1.9    tron 			if ((page  >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
    913   1.9    tron 			    || page >= new_pgd) {
    914  1.19     jym 				__PRINTK(("va %#lx pa %#lx "
    915  1.19     jym 				    "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
    916   1.2  bouyer 				    page, page - KERNBASE,
    917  1.19     jym 				    pte[pl1_pi(page)], pl1_pi(page)));
    918   1.9    tron 			}
    919   1.2  bouyer 			page += PAGE_SIZE;
    920   1.2  bouyer 		}
    921   1.2  bouyer 
    922   1.6  bouyer 		addr = ((u_long) pte) - KERNBASE;
    923   1.2  bouyer 		pde[pl2_pi(cur_page)] =
    924   1.4  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    925  1.19     jym 		__PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    926  1.19     jym 		    " -> L2[%#x]\n",
    927  1.19     jym 		    pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
    928   1.2  bouyer 		/* Mark readonly */
    929   1.2  bouyer 		xen_bt_set_readonly((vaddr_t) pte);
    930   1.2  bouyer 	}
    931   1.2  bouyer 
    932   1.2  bouyer 	/* Install recursive page tables mapping */
    933   1.6  bouyer #ifdef PAE
    934   1.6  bouyer 	/*
    935   1.6  bouyer 	 * we need a shadow page for the kernel's L2 page
    936   1.6  bouyer 	 * The real L2 kernel PD will be the last one (so that
    937   1.6  bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow.
    938   1.6  bouyer 	 */
    939   1.6  bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    940  1.36  cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    941  1.36  cherry 	cpu_info_primary.ci_kpm_pdirpa =
    942  1.36  cherry 	    (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
    943   1.6  bouyer 
    944   1.6  bouyer 	/*
    945   1.6  bouyer 	 * We don't enter a recursive entry from the L3 PD. Instead,
    946   1.6  bouyer 	 * we enter the first 4 L2 pages, which includes the kernel's L2
    947   1.6  bouyer 	 * shadow. But we have to entrer the shadow after switching
    948   1.6  bouyer 	 * %cr3, or Xen will refcount some PTE with the wrong type.
    949   1.6  bouyer 	 */
    950   1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    951   1.6  bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    952   1.6  bouyer 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    953  1.19     jym 		__PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
    954  1.19     jym 		    " entry %#" PRIxPADDR "\n",
    955  1.19     jym 		    (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
    956  1.19     jym 		    addr, pde[PDIR_SLOT_PTE + i]));
    957   1.6  bouyer 	}
    958   1.6  bouyer #if 0
    959   1.6  bouyer 	addr += PAGE_SIZE; /* point to shadow L2 */
    960   1.6  bouyer 	pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    961   1.6  bouyer 	__PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
    962   1.6  bouyer 	    (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
    963   1.6  bouyer 	    (int64_t)pde[PDIR_SLOT_PTE + 3]));
    964   1.6  bouyer #endif
    965  1.14     jym 	/* Mark tables RO, and pin the kernel's shadow as L2 */
    966   1.6  bouyer 	addr = (u_long)pde - KERNBASE;
    967   1.6  bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
    968   1.6  bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
    969   1.6  bouyer 		if (i == 2 || i == 3)
    970   1.6  bouyer 			continue;
    971   1.6  bouyer #if 0
    972   1.6  bouyer 		__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
    973  1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    974   1.6  bouyer #endif
    975   1.6  bouyer 	}
    976   1.6  bouyer 	if (final) {
    977   1.6  bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
    978  1.19     jym 		__PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
    979  1.24     jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    980   1.6  bouyer 	}
    981   1.6  bouyer #if 0
    982   1.6  bouyer 	addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
    983   1.6  bouyer 	__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
    984  1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    985   1.6  bouyer #endif
    986   1.6  bouyer #else /* PAE */
    987  1.36  cherry 	/* recursive entry in higher-level per-cpu PD and pmap_kernel() */
    988  1.36  cherry 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE) | PG_k | PG_V;
    989  1.36  cherry #ifdef __x86_64__
    990  1.36  cherry 	   bt_cpu_pgd[PDIR_SLOT_PTE] =
    991  1.36  cherry 		   xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE) | PG_k | PG_V;
    992  1.36  cherry #endif /* __x86_64__ */
    993  1.19     jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
    994  1.19     jym 	    " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
    995  1.19     jym 	    bt_pgd[PDIR_SLOT_PTE]));
    996   1.2  bouyer 	/* Mark tables RO */
    997   1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pde);
    998   1.6  bouyer #endif
    999   1.6  bouyer #if PTP_LEVELS > 2 || defined(PAE)
   1000   1.2  bouyer 	xen_bt_set_readonly((vaddr_t) pdtpe);
   1001   1.4  bouyer #endif
   1002   1.4  bouyer #if PTP_LEVELS > 3
   1003   1.2  bouyer 	xen_bt_set_readonly(new_pgd);
   1004   1.4  bouyer #endif
   1005   1.2  bouyer 	/* Pin the PGD */
   1006  1.26     jym 	__PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
   1007  1.24     jym #ifdef __x86_64__
   1008  1.24     jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1009  1.24     jym #elif PAE
   1010   1.6  bouyer 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1011   1.6  bouyer #else
   1012  1.24     jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1013   1.6  bouyer #endif
   1014  1.21     jym 
   1015   1.4  bouyer 	/* Save phys. addr of PDP, for libkvm. */
   1016   1.6  bouyer #ifdef PAE
   1017  1.21     jym 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
   1018  1.21     jym #else
   1019  1.36  cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
   1020  1.21     jym #endif
   1021  1.21     jym 
   1022   1.2  bouyer 	/* Switch to new tables */
   1023  1.14     jym 	__PRINTK(("switch to PGD\n"));
   1024   1.2  bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
   1025  1.19     jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
   1026  1.19     jym 	    bt_pgd[PDIR_SLOT_PTE]));
   1027  1.21     jym 
   1028   1.6  bouyer #ifdef PAE
   1029   1.6  bouyer 	if (final) {
   1030  1.21     jym 		/* save the address of the L3 page */
   1031  1.21     jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
   1032  1.21     jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
   1033  1.21     jym 
   1034   1.6  bouyer 		/* now enter kernel's PTE mappings */
   1035   1.6  bouyer 		addr =  (u_long)pde - KERNBASE + PAGE_SIZE * 3;
   1036   1.6  bouyer 		xpq_queue_pte_update(
   1037   1.6  bouyer 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
   1038   1.6  bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_V);
   1039   1.6  bouyer 		xpq_flush_queue();
   1040   1.6  bouyer 	}
   1041  1.36  cherry #elif defined(__x86_64__)
   1042  1.36  cherry 	if (final) {
   1043  1.36  cherry 		/* save the address of the real per-cpu L4 pgd page */
   1044  1.36  cherry 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
   1045  1.36  cherry 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
   1046  1.36  cherry 	}
   1047   1.6  bouyer #endif
   1048   1.6  bouyer 
   1049   1.2  bouyer 	/* Now we can safely reclaim space taken by old tables */
   1050   1.2  bouyer 
   1051  1.14     jym 	__PRINTK(("unpin old PGD\n"));
   1052   1.2  bouyer 	/* Unpin old PGD */
   1053   1.2  bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
   1054   1.2  bouyer 	/* Mark old tables RW */
   1055   1.2  bouyer 	page = old_pgd;
   1056   1.2  bouyer 	addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
   1057   1.2  bouyer 	addr = xpmap_mtop(addr);
   1058   1.6  bouyer 	pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
   1059   1.2  bouyer 	pte += pl1_pi(page);
   1060  1.19     jym 	__PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
   1061  1.19     jym 	    pde[pl2_pi(page)], addr, (long)pte));
   1062   1.2  bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
   1063   1.6  bouyer 		addr = xpmap_ptom(((u_long) pte) - KERNBASE);
   1064  1.19     jym 		XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
   1065  1.19     jym 		   "*pte %#" PRIxPADDR "\n",
   1066  1.19     jym 		   addr, (long)pte, *pte));
   1067   1.6  bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
   1068   1.2  bouyer 		page += PAGE_SIZE;
   1069   1.2  bouyer 		/*
   1070   1.2  bouyer 		 * Our ptes are contiguous
   1071   1.2  bouyer 		 * so it's safe to just "++" here
   1072   1.2  bouyer 		 */
   1073   1.2  bouyer 		pte++;
   1074   1.2  bouyer 	}
   1075   1.2  bouyer 	xpq_flush_queue();
   1076   1.2  bouyer }
   1077   1.2  bouyer 
   1078   1.2  bouyer 
   1079   1.2  bouyer /*
   1080   1.2  bouyer  * Bootstrap helper functions
   1081   1.2  bouyer  */
   1082   1.2  bouyer 
   1083   1.2  bouyer /*
   1084   1.2  bouyer  * Mark a page readonly
   1085   1.2  bouyer  * XXX: assuming vaddr = paddr + KERNBASE
   1086   1.2  bouyer  */
   1087   1.2  bouyer 
   1088   1.2  bouyer static void
   1089   1.2  bouyer xen_bt_set_readonly (vaddr_t page)
   1090   1.2  bouyer {
   1091   1.2  bouyer 	pt_entry_t entry;
   1092   1.2  bouyer 
   1093   1.2  bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
   1094   1.4  bouyer 	entry |= PG_k | PG_V;
   1095   1.2  bouyer 
   1096   1.2  bouyer 	HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
   1097   1.2  bouyer }
   1098   1.4  bouyer 
   1099   1.4  bouyer #ifdef __x86_64__
   1100   1.4  bouyer void
   1101   1.4  bouyer xen_set_user_pgd(paddr_t page)
   1102   1.4  bouyer {
   1103   1.4  bouyer 	struct mmuext_op op;
   1104   1.4  bouyer 	int s = splvm();
   1105   1.4  bouyer 
   1106   1.4  bouyer 	xpq_flush_queue();
   1107   1.4  bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
   1108  1.46     jym 	op.arg1.mfn = xpmap_ptom_masked(page) >> PAGE_SHIFT;
   1109   1.4  bouyer         if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
   1110   1.4  bouyer 		panic("xen_set_user_pgd: failed to install new user page"
   1111  1.19     jym 			" directory %#" PRIxPADDR, page);
   1112   1.4  bouyer 	splx(s);
   1113   1.4  bouyer }
   1114   1.4  bouyer #endif /* __x86_64__ */
   1115