Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.54.2.2
      1  1.54.2.2  pgoyette /*	$NetBSD: x86_xpmap.c,v 1.54.2.2 2016/11/04 14:49:07 pgoyette Exp $	*/
      2       1.2    bouyer 
      3       1.2    bouyer /*
      4       1.2    bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
      5       1.2    bouyer  *
      6       1.2    bouyer  * Permission to use, copy, modify, and distribute this software for any
      7       1.2    bouyer  * purpose with or without fee is hereby granted, provided that the above
      8       1.2    bouyer  * copyright notice and this permission notice appear in all copies.
      9       1.2    bouyer  *
     10       1.2    bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11       1.2    bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12       1.2    bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13       1.2    bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14       1.2    bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15       1.2    bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16       1.2    bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17       1.2    bouyer  */
     18       1.2    bouyer 
     19       1.2    bouyer /*
     20       1.2    bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     21       1.2    bouyer  *
     22       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     23       1.2    bouyer  * modification, are permitted provided that the following conditions
     24       1.2    bouyer  * are met:
     25       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     26       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     27       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     28       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     29       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     30       1.2    bouyer  *
     31       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     32       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     33       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     34       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     35       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     36       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     37       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     38       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     39       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     40       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     41       1.2    bouyer  *
     42       1.2    bouyer  */
     43       1.2    bouyer 
     44       1.2    bouyer /*
     45       1.2    bouyer  *
     46       1.2    bouyer  * Copyright (c) 2004 Christian Limpach.
     47       1.2    bouyer  * All rights reserved.
     48       1.2    bouyer  *
     49       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     50       1.2    bouyer  * modification, are permitted provided that the following conditions
     51       1.2    bouyer  * are met:
     52       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     53       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     54       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     55       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     56       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     57       1.2    bouyer  *
     58       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68       1.2    bouyer  */
     69       1.2    bouyer 
     70       1.2    bouyer 
     71       1.2    bouyer #include <sys/cdefs.h>
     72  1.54.2.2  pgoyette __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.54.2.2 2016/11/04 14:49:07 pgoyette Exp $");
     73       1.2    bouyer 
     74       1.2    bouyer #include "opt_xen.h"
     75       1.4    bouyer #include "opt_ddb.h"
     76       1.4    bouyer #include "ksyms.h"
     77       1.2    bouyer 
     78       1.2    bouyer #include <sys/param.h>
     79       1.2    bouyer #include <sys/systm.h>
     80      1.38    cherry #include <sys/mutex.h>
     81      1.42    bouyer #include <sys/cpu.h>
     82       1.2    bouyer 
     83       1.2    bouyer #include <uvm/uvm.h>
     84       1.2    bouyer 
     85      1.42    bouyer #include <x86/pmap.h>
     86       1.2    bouyer #include <machine/gdt.h>
     87       1.2    bouyer #include <xen/xenfunc.h>
     88       1.2    bouyer 
     89       1.2    bouyer #include <dev/isa/isareg.h>
     90       1.2    bouyer #include <machine/isa_machdep.h>
     91       1.2    bouyer 
     92       1.2    bouyer #undef	XENDEBUG
     93       1.2    bouyer /* #define XENDEBUG_SYNC */
     94       1.2    bouyer /* #define	XENDEBUG_LOW */
     95       1.2    bouyer 
     96       1.2    bouyer #ifdef XENDEBUG
     97       1.2    bouyer #define	XENPRINTF(x) printf x
     98       1.2    bouyer #define	XENPRINTK(x) printk x
     99       1.2    bouyer #define	XENPRINTK2(x) /* printk x */
    100       1.2    bouyer 
    101       1.2    bouyer static char XBUF[256];
    102       1.2    bouyer #else
    103       1.2    bouyer #define	XENPRINTF(x)
    104       1.2    bouyer #define	XENPRINTK(x)
    105       1.2    bouyer #define	XENPRINTK2(x)
    106       1.2    bouyer #endif
    107       1.2    bouyer #define	PRINTF(x) printf x
    108       1.2    bouyer #define	PRINTK(x) printk x
    109       1.2    bouyer 
    110       1.2    bouyer volatile shared_info_t *HYPERVISOR_shared_info;
    111      1.11       jym /* Xen requires the start_info struct to be page aligned */
    112      1.11       jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    113       1.6    bouyer unsigned long *xpmap_phys_to_machine_mapping;
    114      1.37    cherry kmutex_t pte_lock;
    115       1.2    bouyer 
    116       1.2    bouyer void xen_failsafe_handler(void);
    117       1.2    bouyer 
    118       1.2    bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
    119       1.2    bouyer 	HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
    120       1.2    bouyer 
    121      1.48    bouyer /*
    122      1.48    bouyer  * kcpuset internally uses an array of uint32_t while xen uses an array of
    123      1.48    bouyer  * u_long. As we're little-endian we can cast one to the other.
    124      1.48    bouyer  */
    125      1.48    bouyer typedef union {
    126      1.48    bouyer #ifdef _LP64
    127      1.48    bouyer 	uint32_t xcpum_km[2];
    128      1.48    bouyer #else
    129      1.48    bouyer 	uint32_t xcpum_km[1];
    130      1.48    bouyer #endif
    131      1.48    bouyer 	u_long   xcpum_xm;
    132      1.48    bouyer } xcpumask_t;
    133      1.48    bouyer 
    134       1.2    bouyer void
    135       1.2    bouyer xen_failsafe_handler(void)
    136       1.2    bouyer {
    137       1.2    bouyer 
    138       1.2    bouyer 	panic("xen_failsafe_handler called!\n");
    139       1.2    bouyer }
    140       1.2    bouyer 
    141       1.2    bouyer 
    142       1.2    bouyer void
    143       1.2    bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    144       1.2    bouyer {
    145       1.2    bouyer 	vaddr_t va;
    146       1.2    bouyer 	vaddr_t end;
    147       1.4    bouyer 	pt_entry_t *ptp;
    148       1.2    bouyer 	int s;
    149       1.2    bouyer 
    150       1.2    bouyer #ifdef __x86_64__
    151       1.2    bouyer 	end = base + (entries << 3);
    152       1.2    bouyer #else
    153       1.2    bouyer 	end = base + entries * sizeof(union descriptor);
    154       1.2    bouyer #endif
    155       1.2    bouyer 
    156       1.2    bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    157       1.2    bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    158       1.2    bouyer 		ptp = kvtopte(va);
    159      1.19       jym 		XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
    160      1.19       jym 		    base, entries, ptp));
    161       1.4    bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    162       1.2    bouyer 	}
    163       1.2    bouyer 	s = splvm();
    164       1.2    bouyer 	xpq_queue_set_ldt(base, entries);
    165       1.2    bouyer 	splx(s);
    166       1.2    bouyer }
    167       1.2    bouyer 
    168       1.2    bouyer #ifdef XENDEBUG
    169       1.2    bouyer void xpq_debug_dump(void);
    170       1.2    bouyer #endif
    171       1.2    bouyer 
    172       1.2    bouyer #define XPQUEUE_SIZE 2048
    173      1.35    cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    174      1.35    cherry static int xpq_idx_array[MAXCPUS];
    175      1.30    cherry 
    176      1.41    cherry #ifdef i386
    177      1.41    cherry extern union descriptor tmpgdt[];
    178      1.41    cherry #endif /* i386 */
    179       1.2    bouyer void
    180      1.35    cherry xpq_flush_queue(void)
    181      1.30    cherry {
    182      1.35    cherry 	int i, ok = 0, ret;
    183      1.30    cherry 
    184      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    185      1.41    cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    186       1.2    bouyer 
    187       1.2    bouyer 	XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
    188       1.2    bouyer 	for (i = 0; i < xpq_idx; i++)
    189      1.19       jym 		XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
    190      1.19       jym 		    xpq_queue[i].ptr, xpq_queue[i].val));
    191      1.23       jym 
    192      1.35    cherry retry:
    193      1.23       jym 	ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
    194      1.23       jym 
    195      1.23       jym 	if (xpq_idx != 0 && ret < 0) {
    196      1.39    bouyer 		struct cpu_info *ci;
    197      1.39    bouyer 		CPU_INFO_ITERATOR cii;
    198      1.39    bouyer 
    199      1.39    bouyer 		printf("xpq_flush_queue: %d entries (%d successful) on "
    200      1.39    bouyer 		    "cpu%d (%ld)\n",
    201      1.41    cherry 		    xpq_idx, ok, curcpu()->ci_index, curcpu()->ci_cpuid);
    202      1.35    cherry 
    203      1.35    cherry 		if (ok != 0) {
    204      1.35    cherry 			xpq_queue += ok;
    205      1.35    cherry 			xpq_idx -= ok;
    206      1.35    cherry 			ok = 0;
    207      1.35    cherry 			goto retry;
    208      1.35    cherry 		}
    209      1.35    cherry 
    210      1.39    bouyer 		for (CPU_INFO_FOREACH(cii, ci)) {
    211      1.39    bouyer 			xpq_queue = xpq_queue_array[ci->ci_cpuid];
    212      1.39    bouyer 			xpq_idx = xpq_idx_array[ci->ci_cpuid];
    213      1.39    bouyer 			printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
    214      1.39    bouyer 			for (i = 0; i < xpq_idx; i++) {
    215      1.39    bouyer 				printf("  0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
    216      1.39    bouyer 				   xpq_queue[i].ptr, xpq_queue[i].val);
    217      1.39    bouyer 			}
    218      1.39    bouyer #ifdef __x86_64__
    219      1.39    bouyer 			for (i = 0; i < PDIR_SLOT_PTE; i++) {
    220      1.39    bouyer 				if (ci->ci_kpm_pdir[i] == 0)
    221      1.39    bouyer 					continue;
    222      1.39    bouyer 				printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
    223      1.39    bouyer 				    i, ci->ci_kpm_pdir[i]);
    224      1.39    bouyer 			}
    225      1.39    bouyer #endif
    226      1.39    bouyer 		}
    227      1.23       jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    228       1.2    bouyer 	}
    229      1.41    cherry 	xpq_idx_array[curcpu()->ci_cpuid] = 0;
    230       1.2    bouyer }
    231       1.2    bouyer 
    232       1.2    bouyer static inline void
    233       1.2    bouyer xpq_increment_idx(void)
    234       1.2    bouyer {
    235       1.2    bouyer 
    236      1.41    cherry 	if (__predict_false(++xpq_idx_array[curcpu()->ci_cpuid] == XPQUEUE_SIZE))
    237       1.2    bouyer 		xpq_flush_queue();
    238       1.2    bouyer }
    239       1.2    bouyer 
    240       1.2    bouyer void
    241       1.2    bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    242       1.2    bouyer {
    243      1.35    cherry 
    244      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    245      1.41    cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    246      1.35    cherry 
    247       1.6    bouyer 	XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
    248       1.6    bouyer 	    "\n", (int64_t)ma, (int64_t)pa));
    249      1.35    cherry 
    250       1.2    bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    251      1.45       jym 	xpq_queue[xpq_idx].val = pa >> PAGE_SHIFT;
    252       1.2    bouyer 	xpq_increment_idx();
    253       1.2    bouyer #ifdef XENDEBUG_SYNC
    254       1.2    bouyer 	xpq_flush_queue();
    255       1.2    bouyer #endif
    256       1.2    bouyer }
    257       1.2    bouyer 
    258       1.2    bouyer void
    259       1.6    bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    260       1.2    bouyer {
    261       1.2    bouyer 
    262      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    263      1.41    cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    264      1.35    cherry 
    265       1.6    bouyer 	KASSERT((ptr & 3) == 0);
    266       1.2    bouyer 	xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
    267       1.2    bouyer 	xpq_queue[xpq_idx].val = val;
    268       1.2    bouyer 	xpq_increment_idx();
    269       1.2    bouyer #ifdef XENDEBUG_SYNC
    270       1.2    bouyer 	xpq_flush_queue();
    271       1.2    bouyer #endif
    272       1.2    bouyer }
    273       1.2    bouyer 
    274       1.2    bouyer void
    275       1.2    bouyer xpq_queue_pt_switch(paddr_t pa)
    276       1.2    bouyer {
    277       1.2    bouyer 	struct mmuext_op op;
    278       1.2    bouyer 	xpq_flush_queue();
    279       1.2    bouyer 
    280       1.6    bouyer 	XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
    281       1.6    bouyer 	    (int64_t)pa, (int64_t)pa));
    282       1.2    bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    283       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    284       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    285       1.2    bouyer 		panic("xpq_queue_pt_switch");
    286       1.2    bouyer }
    287       1.2    bouyer 
    288       1.2    bouyer void
    289      1.24       jym xpq_queue_pin_table(paddr_t pa, int lvl)
    290       1.2    bouyer {
    291       1.2    bouyer 	struct mmuext_op op;
    292      1.29    cherry 
    293       1.2    bouyer 	xpq_flush_queue();
    294       1.2    bouyer 
    295      1.24       jym 	XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
    296      1.24       jym 	    lvl + 1, pa));
    297       1.2    bouyer 
    298       1.6    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    299      1.24       jym 	op.cmd = lvl;
    300       1.6    bouyer 
    301       1.6    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    302       1.6    bouyer 		panic("xpq_queue_pin_table");
    303       1.6    bouyer }
    304       1.6    bouyer 
    305       1.2    bouyer void
    306       1.2    bouyer xpq_queue_unpin_table(paddr_t pa)
    307       1.2    bouyer {
    308       1.2    bouyer 	struct mmuext_op op;
    309      1.29    cherry 
    310       1.2    bouyer 	xpq_flush_queue();
    311       1.2    bouyer 
    312      1.24       jym 	XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
    313       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    314       1.2    bouyer 	op.cmd = MMUEXT_UNPIN_TABLE;
    315       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    316       1.2    bouyer 		panic("xpq_queue_unpin_table");
    317       1.2    bouyer }
    318       1.2    bouyer 
    319       1.2    bouyer void
    320       1.2    bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    321       1.2    bouyer {
    322       1.2    bouyer 	struct mmuext_op op;
    323      1.29    cherry 
    324       1.2    bouyer 	xpq_flush_queue();
    325       1.2    bouyer 
    326       1.2    bouyer 	XENPRINTK2(("xpq_queue_set_ldt\n"));
    327       1.2    bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    328       1.2    bouyer 	op.cmd = MMUEXT_SET_LDT;
    329       1.2    bouyer 	op.arg1.linear_addr = va;
    330       1.2    bouyer 	op.arg2.nr_ents = entries;
    331       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    332       1.2    bouyer 		panic("xpq_queue_set_ldt");
    333       1.2    bouyer }
    334       1.2    bouyer 
    335       1.2    bouyer void
    336       1.8    cegger xpq_queue_tlb_flush(void)
    337       1.2    bouyer {
    338       1.2    bouyer 	struct mmuext_op op;
    339      1.29    cherry 
    340       1.2    bouyer 	xpq_flush_queue();
    341       1.2    bouyer 
    342       1.2    bouyer 	XENPRINTK2(("xpq_queue_tlb_flush\n"));
    343       1.2    bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    344       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    345       1.2    bouyer 		panic("xpq_queue_tlb_flush");
    346       1.2    bouyer }
    347       1.2    bouyer 
    348       1.2    bouyer void
    349       1.8    cegger xpq_flush_cache(void)
    350       1.2    bouyer {
    351      1.52   jnemeth 	int s = splvm();
    352      1.29    cherry 
    353       1.2    bouyer 	xpq_flush_queue();
    354       1.2    bouyer 
    355       1.2    bouyer 	XENPRINTK2(("xpq_queue_flush_cache\n"));
    356      1.52   jnemeth 	asm("wbinvd":::"memory");
    357      1.29    cherry 	splx(s); /* XXX: removeme */
    358       1.2    bouyer }
    359       1.2    bouyer 
    360       1.2    bouyer void
    361       1.2    bouyer xpq_queue_invlpg(vaddr_t va)
    362       1.2    bouyer {
    363       1.2    bouyer 	struct mmuext_op op;
    364       1.2    bouyer 	xpq_flush_queue();
    365       1.2    bouyer 
    366      1.19       jym 	XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
    367       1.2    bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    368       1.2    bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    369       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    370       1.2    bouyer 		panic("xpq_queue_invlpg");
    371       1.2    bouyer }
    372       1.2    bouyer 
    373      1.29    cherry void
    374      1.43     rmind xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
    375      1.29    cherry {
    376      1.48    bouyer 	xcpumask_t xcpumask;
    377      1.29    cherry 	mmuext_op_t op;
    378      1.29    cherry 
    379      1.49     rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    380      1.44     rmind 
    381      1.29    cherry 	/* Flush pending page updates */
    382      1.29    cherry 	xpq_flush_queue();
    383      1.29    cherry 
    384      1.29    cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    385      1.29    cherry 	op.arg1.linear_addr = va;
    386      1.48    bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    387      1.29    cherry 
    388      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    389      1.29    cherry 		panic("xpq_queue_invlpg_all");
    390      1.29    cherry 	}
    391      1.29    cherry 
    392      1.29    cherry 	return;
    393      1.29    cherry }
    394      1.29    cherry 
    395      1.29    cherry void
    396      1.29    cherry xen_bcast_invlpg(vaddr_t va)
    397      1.29    cherry {
    398      1.29    cherry 	mmuext_op_t op;
    399      1.29    cherry 
    400      1.29    cherry 	/* Flush pending page updates */
    401      1.29    cherry 	xpq_flush_queue();
    402      1.29    cherry 
    403      1.29    cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    404      1.29    cherry 	op.arg1.linear_addr = va;
    405      1.29    cherry 
    406      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    407      1.29    cherry 		panic("xpq_queue_invlpg_all");
    408      1.29    cherry 	}
    409      1.29    cherry 
    410      1.29    cherry 	return;
    411      1.29    cherry }
    412      1.29    cherry 
    413      1.29    cherry /* This is a synchronous call. */
    414      1.29    cherry void
    415      1.43     rmind xen_mcast_tlbflush(kcpuset_t *kc)
    416      1.29    cherry {
    417      1.48    bouyer 	xcpumask_t xcpumask;
    418      1.29    cherry 	mmuext_op_t op;
    419      1.29    cherry 
    420      1.49     rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    421      1.44     rmind 
    422      1.29    cherry 	/* Flush pending page updates */
    423      1.29    cherry 	xpq_flush_queue();
    424      1.29    cherry 
    425      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    426      1.48    bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    427      1.29    cherry 
    428      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    429      1.29    cherry 		panic("xpq_queue_invlpg_all");
    430      1.29    cherry 	}
    431      1.29    cherry 
    432      1.29    cherry 	return;
    433      1.29    cherry }
    434      1.29    cherry 
    435      1.29    cherry /* This is a synchronous call. */
    436      1.29    cherry void
    437      1.29    cherry xen_bcast_tlbflush(void)
    438      1.29    cherry {
    439      1.29    cherry 	mmuext_op_t op;
    440      1.29    cherry 
    441      1.29    cherry 	/* Flush pending page updates */
    442      1.29    cherry 	xpq_flush_queue();
    443      1.29    cherry 
    444      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    445      1.29    cherry 
    446      1.29    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    447      1.29    cherry 		panic("xpq_queue_invlpg_all");
    448      1.29    cherry 	}
    449      1.29    cherry 
    450      1.29    cherry 	return;
    451      1.29    cherry }
    452      1.29    cherry 
    453      1.29    cherry /* This is a synchronous call. */
    454      1.29    cherry void
    455      1.43     rmind xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, kcpuset_t *kc)
    456      1.29    cherry {
    457      1.29    cherry 	KASSERT(eva > sva);
    458      1.29    cherry 
    459      1.29    cherry 	/* Flush pending page updates */
    460      1.29    cherry 	xpq_flush_queue();
    461      1.29    cherry 
    462      1.29    cherry 	/* Align to nearest page boundary */
    463      1.29    cherry 	sva &= ~PAGE_MASK;
    464      1.29    cherry 	eva &= ~PAGE_MASK;
    465      1.29    cherry 
    466      1.29    cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    467      1.43     rmind 		xen_mcast_invlpg(sva, kc);
    468      1.29    cherry 	}
    469      1.29    cherry 
    470      1.29    cherry 	return;
    471      1.29    cherry }
    472      1.29    cherry 
    473      1.29    cherry /* This is a synchronous call. */
    474      1.29    cherry void
    475      1.29    cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
    476      1.29    cherry {
    477      1.29    cherry 	KASSERT(eva > sva);
    478      1.29    cherry 
    479      1.29    cherry 	/* Flush pending page updates */
    480      1.29    cherry 	xpq_flush_queue();
    481      1.29    cherry 
    482      1.29    cherry 	/* Align to nearest page boundary */
    483      1.29    cherry 	sva &= ~PAGE_MASK;
    484      1.29    cherry 	eva &= ~PAGE_MASK;
    485      1.29    cherry 
    486      1.29    cherry 	for ( ; sva <= eva; sva += PAGE_SIZE) {
    487      1.29    cherry 		xen_bcast_invlpg(sva);
    488      1.29    cherry 	}
    489      1.29    cherry 
    490      1.29    cherry 	return;
    491      1.29    cherry }
    492      1.29    cherry 
    493      1.53    cherry /* Copy a page */
    494      1.53    cherry void
    495      1.53    cherry xen_copy_page(paddr_t srcpa, paddr_t dstpa)
    496      1.53    cherry {
    497      1.53    cherry 	mmuext_op_t op;
    498      1.53    cherry 
    499      1.53    cherry 	op.cmd = MMUEXT_COPY_PAGE;
    500      1.53    cherry 	op.arg1.mfn = xpmap_ptom(dstpa) >> PAGE_SHIFT;
    501      1.53    cherry 	op.arg2.src_mfn = xpmap_ptom(srcpa) >> PAGE_SHIFT;
    502      1.53    cherry 
    503      1.53    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    504      1.53    cherry 		panic(__func__);
    505      1.53    cherry 	}
    506      1.53    cherry }
    507      1.53    cherry 
    508      1.53    cherry /* Zero a physical page */
    509      1.53    cherry void
    510      1.53    cherry xen_pagezero(paddr_t pa)
    511      1.53    cherry {
    512      1.53    cherry 	mmuext_op_t op;
    513      1.53    cherry 
    514      1.53    cherry 	op.cmd = MMUEXT_CLEAR_PAGE;
    515      1.53    cherry 	op.arg1.mfn = xpmap_ptom(pa) >> PAGE_SHIFT;
    516      1.53    cherry 
    517      1.53    cherry 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
    518      1.53    cherry 		panic(__func__);
    519      1.53    cherry 	}
    520      1.53    cherry }
    521      1.53    cherry 
    522       1.2    bouyer int
    523       1.6    bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    524       1.2    bouyer {
    525       1.2    bouyer 	mmu_update_t op;
    526       1.2    bouyer 	int ok;
    527      1.29    cherry 
    528       1.2    bouyer 	xpq_flush_queue();
    529       1.2    bouyer 
    530       1.6    bouyer 	op.ptr = ptr;
    531       1.2    bouyer 	op.val = val;
    532       1.2    bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    533       1.2    bouyer 		return EFAULT;
    534       1.2    bouyer 	return (0);
    535       1.2    bouyer }
    536       1.2    bouyer 
    537       1.2    bouyer #ifdef XENDEBUG
    538       1.2    bouyer void
    539       1.8    cegger xpq_debug_dump(void)
    540       1.2    bouyer {
    541       1.2    bouyer 	int i;
    542       1.2    bouyer 
    543      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    544      1.41    cherry 	int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
    545      1.35    cherry 
    546       1.2    bouyer 	XENPRINTK2(("idx: %d\n", xpq_idx));
    547       1.2    bouyer 	for (i = 0; i < xpq_idx; i++) {
    548      1.13    cegger 		snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
    549      1.19       jym 		    xpq_queue[i].ptr, xpq_queue[i].val);
    550       1.2    bouyer 		if (++i < xpq_idx)
    551      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    552      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    553      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    554      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    555       1.2    bouyer 		if (++i < xpq_idx)
    556      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    557      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    558      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    559      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    560       1.2    bouyer 		if (++i < xpq_idx)
    561      1.13    cegger 			snprintf(XBUF + strlen(XBUF),
    562      1.13    cegger 			    sizeof(XBUF) - strlen(XBUF),
    563      1.13    cegger 			    "%" PRIx64 " %08" PRIx64,
    564      1.19       jym 			    xpq_queue[i].ptr, xpq_queue[i].val);
    565       1.2    bouyer 		XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
    566       1.2    bouyer 	}
    567       1.2    bouyer }
    568       1.2    bouyer #endif
    569       1.2    bouyer 
    570       1.2    bouyer 
    571       1.2    bouyer extern volatile struct xencons_interface *xencons_interface; /* XXX */
    572       1.2    bouyer extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    573       1.2    bouyer 
    574  1.54.2.1  pgoyette static void xen_bt_set_readonly(vaddr_t);
    575  1.54.2.1  pgoyette static void xen_bootstrap_tables(vaddr_t, vaddr_t, int, int, int);
    576       1.2    bouyer 
    577       1.2    bouyer /* How many PDEs ? */
    578       1.2    bouyer #if L2_SLOT_KERNBASE > 0
    579       1.2    bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    580       1.2    bouyer #else
    581       1.2    bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    582       1.2    bouyer #endif
    583       1.2    bouyer 
    584       1.2    bouyer /*
    585       1.2    bouyer  * Construct and switch to new pagetables
    586       1.2    bouyer  * first_avail is the first vaddr we can use after
    587       1.2    bouyer  * we get rid of Xen pagetables
    588       1.2    bouyer  */
    589       1.2    bouyer 
    590  1.54.2.1  pgoyette vaddr_t xen_pmap_bootstrap(void);
    591       1.2    bouyer 
    592       1.2    bouyer /*
    593       1.2    bouyer  * Function to get rid of Xen bootstrap tables
    594       1.2    bouyer  */
    595       1.2    bouyer 
    596       1.6    bouyer /* How many PDP do we need: */
    597       1.6    bouyer #ifdef PAE
    598       1.6    bouyer /*
    599       1.6    bouyer  * For PAE, we consider a single contigous L2 "superpage" of 4 pages,
    600       1.6    bouyer  * all of them mapped by the L3 page. We also need a shadow page
    601       1.6    bouyer  * for L3[3].
    602       1.6    bouyer  */
    603       1.6    bouyer static const int l2_4_count = 6;
    604      1.36    cherry #elif defined(__x86_64__)
    605      1.36    cherry static const int l2_4_count = PTP_LEVELS;
    606       1.6    bouyer #else
    607       1.6    bouyer static const int l2_4_count = PTP_LEVELS - 1;
    608       1.6    bouyer #endif
    609       1.6    bouyer 
    610       1.2    bouyer vaddr_t
    611       1.8    cegger xen_pmap_bootstrap(void)
    612       1.2    bouyer {
    613       1.4    bouyer 	int count, oldcount;
    614       1.4    bouyer 	long mapsize;
    615       1.2    bouyer 	vaddr_t bootstrap_tables, init_tables;
    616       1.2    bouyer 
    617      1.54    bouyer 	xen_init_features();
    618      1.54    bouyer 
    619  1.54.2.1  pgoyette 	memset(xpq_idx_array, 0, sizeof(xpq_idx_array));
    620      1.35    cherry 
    621       1.6    bouyer 	xpmap_phys_to_machine_mapping =
    622       1.6    bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    623       1.2    bouyer 	init_tables = xen_start_info.pt_base;
    624       1.2    bouyer 	__PRINTK(("xen_arch_pmap_bootstrap init_tables=0x%lx\n", init_tables));
    625       1.2    bouyer 
    626       1.2    bouyer 	/* Space after Xen boostrap tables should be free */
    627       1.2    bouyer 	bootstrap_tables = xen_start_info.pt_base +
    628       1.2    bouyer 		(xen_start_info.nr_pt_frames * PAGE_SIZE);
    629       1.2    bouyer 
    630       1.4    bouyer 	/*
    631       1.4    bouyer 	 * Calculate how many space we need
    632       1.4    bouyer 	 * first everything mapped before the Xen bootstrap tables
    633       1.4    bouyer 	 */
    634       1.4    bouyer 	mapsize = init_tables - KERNTEXTOFF;
    635       1.4    bouyer 	/* after the tables we'll have:
    636       1.4    bouyer 	 *  - UAREA
    637       1.4    bouyer 	 *  - dummy user PGD (x86_64)
    638       1.4    bouyer 	 *  - HYPERVISOR_shared_info
    639      1.40    bouyer 	 *  - early_zerop
    640       1.4    bouyer 	 *  - ISA I/O mem (if needed)
    641       1.4    bouyer 	 */
    642  1.54.2.1  pgoyette 	mapsize += UPAGES * PAGE_SIZE;
    643       1.4    bouyer #ifdef __x86_64__
    644  1.54.2.1  pgoyette 	mapsize += PAGE_SIZE;
    645       1.4    bouyer #endif
    646  1.54.2.1  pgoyette 	mapsize += PAGE_SIZE;
    647  1.54.2.1  pgoyette 	mapsize += PAGE_SIZE;
    648       1.2    bouyer 
    649       1.2    bouyer #ifdef DOM0OPS
    650      1.10    cegger 	if (xendomain_is_dom0()) {
    651       1.2    bouyer 		/* space for ISA I/O mem */
    652       1.4    bouyer 		mapsize += IOM_SIZE;
    653       1.4    bouyer 	}
    654       1.4    bouyer #endif
    655  1.54.2.1  pgoyette 	/* at this point mapsize doesn't include the table size */
    656       1.4    bouyer 
    657       1.4    bouyer #ifdef __x86_64__
    658       1.4    bouyer 	count = TABLE_L2_ENTRIES;
    659       1.4    bouyer #else
    660       1.4    bouyer 	count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
    661       1.4    bouyer #endif /* __x86_64__ */
    662       1.4    bouyer 
    663       1.4    bouyer 	/* now compute how many L2 pages we need exactly */
    664       1.4    bouyer 	XENPRINTK(("bootstrap_final mapsize 0x%lx count %d\n", mapsize, count));
    665       1.4    bouyer 	while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
    666       1.4    bouyer 	    ((long)count << L2_SHIFT) + KERNBASE) {
    667       1.4    bouyer 		count++;
    668       1.2    bouyer 	}
    669       1.4    bouyer #ifndef __x86_64__
    670       1.5    bouyer 	/*
    671       1.5    bouyer 	 * one more L2 page: we'll alocate several pages after kva_start
    672       1.5    bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    673       1.5    bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    674       1.5    bouyer 	 * pmap_growkernel() will be called anyway.
    675       1.5    bouyer 	 */
    676       1.5    bouyer 	count++;
    677       1.4    bouyer 	nkptp[1] = count;
    678       1.2    bouyer #endif
    679       1.2    bouyer 
    680       1.4    bouyer 	/*
    681       1.4    bouyer 	 * install bootstrap pages. We may need more L2 pages than will
    682       1.4    bouyer 	 * have the final table here, as it's installed after the final table
    683       1.4    bouyer 	 */
    684       1.4    bouyer 	oldcount = count;
    685       1.4    bouyer 
    686       1.4    bouyer bootstrap_again:
    687       1.4    bouyer 	XENPRINTK(("bootstrap_again oldcount %d\n", oldcount));
    688       1.2    bouyer 	/*
    689       1.2    bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    690       1.2    bouyer 	 * move bootstrap tables if necessary
    691       1.2    bouyer 	 */
    692       1.4    bouyer 	if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
    693       1.2    bouyer 		bootstrap_tables = init_tables +
    694       1.4    bouyer 					((count + l2_4_count) * PAGE_SIZE);
    695       1.4    bouyer 	/* make sure we have enough to map the bootstrap_tables */
    696       1.4    bouyer 	if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
    697       1.4    bouyer 	    ((long)oldcount << L2_SHIFT) + KERNBASE) {
    698       1.4    bouyer 		oldcount++;
    699       1.4    bouyer 		goto bootstrap_again;
    700       1.4    bouyer 	}
    701       1.2    bouyer 
    702       1.2    bouyer 	/* Create temporary tables */
    703       1.2    bouyer 	xen_bootstrap_tables(xen_start_info.pt_base, bootstrap_tables,
    704       1.4    bouyer 		xen_start_info.nr_pt_frames, oldcount, 0);
    705       1.2    bouyer 
    706       1.2    bouyer 	/* Create final tables */
    707       1.2    bouyer 	xen_bootstrap_tables(bootstrap_tables, init_tables,
    708       1.4    bouyer 	    oldcount + l2_4_count, count, 1);
    709       1.2    bouyer 
    710       1.4    bouyer 	/* zero out free space after tables */
    711       1.4    bouyer 	memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
    712  1.54.2.1  pgoyette 	    (UPAGES + 1) * PAGE_SIZE);
    713      1.28     rmind 
    714      1.28     rmind 	/* Finally, flush TLB. */
    715      1.28     rmind 	xpq_queue_tlb_flush();
    716      1.28     rmind 
    717       1.4    bouyer 	return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
    718       1.2    bouyer }
    719       1.2    bouyer 
    720       1.2    bouyer /*
    721  1.54.2.1  pgoyette  * Build a new table and switch to it.
    722  1.54.2.1  pgoyette  * old_count is # of old tables (including PGD, PDTPE and PDE).
    723  1.54.2.1  pgoyette  * new_count is # of new tables (PTE only).
    724  1.54.2.1  pgoyette  * We assume the areas don't overlap.
    725       1.2    bouyer  */
    726       1.2    bouyer static void
    727  1.54.2.1  pgoyette xen_bootstrap_tables(vaddr_t old_pgd, vaddr_t new_pgd,
    728  1.54.2.1  pgoyette     int old_count, int new_count, int final)
    729       1.2    bouyer {
    730       1.2    bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    731      1.50       mrg 	pd_entry_t *bt_pgd;
    732       1.6    bouyer 	paddr_t addr;
    733  1.54.2.1  pgoyette 	vaddr_t page, avail, map_end;
    734       1.2    bouyer 	int i;
    735  1.54.2.1  pgoyette 	extern char __rodata_start;
    736       1.2    bouyer 	extern char __data_start;
    737  1.54.2.1  pgoyette 	extern char __kernel_end;
    738      1.40    bouyer 	extern char *early_zerop; /* from pmap.c */
    739  1.54.2.1  pgoyette 	pt_entry_t pg_nx;
    740  1.54.2.1  pgoyette 	u_int descs[4];
    741       1.2    bouyer 
    742      1.19       jym 	__PRINTK(("xen_bootstrap_tables(%#" PRIxVADDR ", %#" PRIxVADDR ","
    743      1.19       jym 	    " %d, %d)\n",
    744       1.2    bouyer 	    old_pgd, new_pgd, old_count, new_count));
    745  1.54.2.1  pgoyette 
    746  1.54.2.1  pgoyette 	/*
    747  1.54.2.1  pgoyette 	 * Set the NX/XD bit, if available. descs[3] = %edx.
    748  1.54.2.1  pgoyette 	 */
    749  1.54.2.1  pgoyette 	x86_cpuid(0x80000001, descs);
    750  1.54.2.1  pgoyette 	pg_nx = (descs[3] & CPUID_NOX) ? PG_NX : 0;
    751  1.54.2.1  pgoyette 
    752       1.2    bouyer 	/*
    753       1.2    bouyer 	 * size of R/W area after kernel text:
    754  1.54.2.1  pgoyette 	 *     xencons_interface (if present)
    755  1.54.2.1  pgoyette 	 *     xenstore_interface (if present)
    756  1.54.2.1  pgoyette 	 *     table pages (new_count + l2_4_count entries)
    757       1.2    bouyer 	 * extra mappings (only when final is true):
    758  1.54.2.1  pgoyette 	 *     UAREA
    759  1.54.2.1  pgoyette 	 *     dummy user PGD (x86_64 only)/gdt page (i386 only)
    760  1.54.2.1  pgoyette 	 *     HYPERVISOR_shared_info
    761  1.54.2.1  pgoyette 	 *     early_zerop
    762  1.54.2.1  pgoyette 	 *     ISA I/O mem (if needed)
    763       1.2    bouyer 	 */
    764  1.54.2.1  pgoyette 	map_end = new_pgd + ((new_count + l2_4_count) * PAGE_SIZE);
    765       1.2    bouyer 	if (final) {
    766  1.54.2.1  pgoyette 		map_end += (UPAGES + 1) * PAGE_SIZE;
    767       1.4    bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    768  1.54.2.1  pgoyette 		map_end += PAGE_SIZE;
    769      1.40    bouyer 		early_zerop = (char *)map_end;
    770  1.54.2.1  pgoyette 		map_end += PAGE_SIZE;
    771       1.2    bouyer 	}
    772  1.54.2.1  pgoyette 
    773       1.4    bouyer 	/*
    774       1.4    bouyer 	 * we always set atdevbase, as it's used by init386 to find the first
    775       1.4    bouyer 	 * available VA. map_end is updated only if we are dom0, so
    776       1.4    bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    777       1.4    bouyer 	 * this case.
    778       1.4    bouyer 	 */
    779       1.4    bouyer 	if (final)
    780       1.4    bouyer 		atdevbase = map_end;
    781       1.2    bouyer #ifdef DOM0OPS
    782      1.10    cegger 	if (final && xendomain_is_dom0()) {
    783       1.2    bouyer 		/* ISA I/O mem */
    784       1.2    bouyer 		map_end += IOM_SIZE;
    785       1.2    bouyer 	}
    786       1.2    bouyer #endif /* DOM0OPS */
    787       1.2    bouyer 
    788  1.54.2.1  pgoyette 	__PRINTK(("xen_bootstrap_tables map_end 0x%lx\n", map_end));
    789      1.19       jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    790      1.19       jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    791       1.2    bouyer 
    792       1.2    bouyer 	/*
    793  1.54.2.1  pgoyette 	 * Create bootstrap page tables. What we need:
    794       1.2    bouyer 	 * - a PGD (level 4)
    795       1.2    bouyer 	 * - a PDTPE (level 3)
    796  1.54.2.1  pgoyette 	 * - a PDE (level 2)
    797       1.2    bouyer 	 * - some PTEs (level 1)
    798       1.2    bouyer 	 */
    799       1.2    bouyer 
    800  1.54.2.1  pgoyette 	bt_pgd = (pd_entry_t *)new_pgd;
    801  1.54.2.1  pgoyette 	memset(bt_pgd, 0, PAGE_SIZE);
    802       1.2    bouyer 	avail = new_pgd + PAGE_SIZE;
    803  1.54.2.1  pgoyette 
    804       1.4    bouyer #if PTP_LEVELS > 3
    805      1.36    cherry 	/* per-cpu L4 PD */
    806      1.36    cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    807      1.36    cherry 	/* pmap_kernel() "shadow" L4 PD */
    808  1.54.2.1  pgoyette 	bt_pgd = (pd_entry_t *)avail;
    809      1.36    cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    810      1.36    cherry 	avail += PAGE_SIZE;
    811      1.36    cherry 
    812       1.2    bouyer 	/* Install level 3 */
    813  1.54.2.1  pgoyette 	pdtpe = (pd_entry_t *)avail;
    814  1.54.2.1  pgoyette 	memset(pdtpe, 0, PAGE_SIZE);
    815       1.2    bouyer 	avail += PAGE_SIZE;
    816       1.2    bouyer 
    817  1.54.2.1  pgoyette 	addr = ((u_long)pdtpe) - KERNBASE;
    818      1.36    cherry 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    819       1.4    bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    820       1.2    bouyer 
    821      1.19       jym 	__PRINTK(("L3 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    822      1.19       jym 	    " -> L4[%#x]\n",
    823      1.19       jym 	    pdtpe, addr, bt_pgd[pl4_pi(KERNTEXTOFF)], pl4_pi(KERNTEXTOFF)));
    824       1.4    bouyer #else
    825       1.4    bouyer 	pdtpe = bt_pgd;
    826       1.4    bouyer #endif /* PTP_LEVELS > 3 */
    827       1.2    bouyer 
    828       1.4    bouyer #if PTP_LEVELS > 2
    829       1.2    bouyer 	/* Level 2 */
    830  1.54.2.1  pgoyette 	pde = (pd_entry_t *)avail;
    831       1.2    bouyer 	memset(pde, 0, PAGE_SIZE);
    832       1.2    bouyer 	avail += PAGE_SIZE;
    833       1.2    bouyer 
    834  1.54.2.1  pgoyette 	addr = ((u_long)pde) - KERNBASE;
    835       1.2    bouyer 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    836       1.6    bouyer 	    xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
    837      1.19       jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    838      1.19       jym 	    " -> L3[%#x]\n",
    839      1.19       jym 	    pde, addr, pdtpe[pl3_pi(KERNTEXTOFF)], pl3_pi(KERNTEXTOFF)));
    840       1.6    bouyer #elif defined(PAE)
    841       1.6    bouyer 	/* our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
    842  1.54.2.1  pgoyette 	pde = (pd_entry_t *)avail;
    843       1.6    bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    844       1.6    bouyer 	avail += PAGE_SIZE * 5;
    845  1.54.2.1  pgoyette 	addr = ((u_long)pde) - KERNBASE;
    846       1.6    bouyer 	/*
    847       1.6    bouyer 	 * enter L2 pages in the L3.
    848       1.6    bouyer 	 * The real L2 kernel PD will be the last one (so that
    849       1.6    bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow).
    850       1.6    bouyer 	 */
    851       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    852       1.6    bouyer 		/*
    853      1.25       jym 		 * Xen doesn't want R/W mappings in L3 entries, it'll add it
    854       1.6    bouyer 		 * itself.
    855       1.6    bouyer 		 */
    856       1.6    bouyer 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    857      1.19       jym 		__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    858      1.19       jym 		    " -> L3[%#x]\n",
    859      1.19       jym 		    (vaddr_t)pde + PAGE_SIZE * i, addr, pdtpe[i], i));
    860       1.6    bouyer 	}
    861       1.6    bouyer 	addr += PAGE_SIZE;
    862       1.6    bouyer 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
    863      1.19       jym 	__PRINTK(("L2 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    864      1.19       jym 	    " -> L3[%#x]\n",
    865      1.19       jym 	    (vaddr_t)pde + PAGE_SIZE * 4, addr, pdtpe[3], 3));
    866       1.6    bouyer #else /* PAE */
    867       1.4    bouyer 	pde = bt_pgd;
    868       1.6    bouyer #endif /* PTP_LEVELS > 2 */
    869       1.2    bouyer 
    870       1.2    bouyer 	/* Level 1 */
    871       1.2    bouyer 	page = KERNTEXTOFF;
    872       1.2    bouyer 	for (i = 0; i < new_count; i ++) {
    873       1.6    bouyer 		vaddr_t cur_page = page;
    874       1.2    bouyer 
    875  1.54.2.1  pgoyette 		pte = (pd_entry_t *)avail;
    876       1.2    bouyer 		avail += PAGE_SIZE;
    877       1.2    bouyer 
    878       1.2    bouyer 		memset(pte, 0, PAGE_SIZE);
    879  1.54.2.1  pgoyette 		while (pl2_pi(page) == pl2_pi(cur_page)) {
    880       1.2    bouyer 			if (page >= map_end) {
    881       1.2    bouyer 				/* not mapped at all */
    882       1.2    bouyer 				pte[pl1_pi(page)] = 0;
    883       1.2    bouyer 				page += PAGE_SIZE;
    884       1.2    bouyer 				continue;
    885       1.2    bouyer 			}
    886       1.2    bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    887       1.2    bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    888       1.2    bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    889       1.2    bouyer 				__PRINTK(("HYPERVISOR_shared_info "
    890      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    891      1.19       jym 				    HYPERVISOR_shared_info, pte[pl1_pi(page)]));
    892       1.2    bouyer 			}
    893       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    894      1.12    cegger 			    == xen_start_info.console.domU.mfn) {
    895       1.2    bouyer 				xencons_interface = (void *)page;
    896      1.19       jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    897       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    898       1.2    bouyer 				__PRINTK(("xencons_interface "
    899      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    900      1.19       jym 				    xencons_interface, pte[pl1_pi(page)]));
    901       1.2    bouyer 			}
    902       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    903       1.7    bouyer 			    == xen_start_info.store_mfn) {
    904       1.2    bouyer 				xenstore_interface = (void *)page;
    905       1.6    bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    906       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    907       1.2    bouyer 				__PRINTK(("xenstore_interface "
    908      1.19       jym 				    "va %#lx pte %#" PRIxPADDR "\n",
    909      1.19       jym 				    xenstore_interface, pte[pl1_pi(page)]));
    910       1.2    bouyer 			}
    911       1.2    bouyer #ifdef DOM0OPS
    912       1.2    bouyer 			if (page >= (vaddr_t)atdevbase &&
    913       1.2    bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    914       1.2    bouyer 				pte[pl1_pi(page)] =
    915       1.2    bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    916       1.2    bouyer 			}
    917       1.2    bouyer #endif
    918  1.54.2.1  pgoyette 
    919       1.4    bouyer 			pte[pl1_pi(page)] |= PG_k | PG_V;
    920  1.54.2.1  pgoyette 			if (page < (vaddr_t)&__rodata_start) {
    921  1.54.2.1  pgoyette 				/* Map the kernel text RX. */
    922  1.54.2.1  pgoyette 				pte[pl1_pi(page)] |= PG_RO;
    923  1.54.2.1  pgoyette 			} else if (page >= (vaddr_t)&__rodata_start &&
    924  1.54.2.1  pgoyette 			    page < (vaddr_t)&__data_start) {
    925  1.54.2.1  pgoyette 				/* Map the kernel rodata R. */
    926  1.54.2.1  pgoyette 				pte[pl1_pi(page)] |= PG_RO | pg_nx;
    927  1.54.2.1  pgoyette 			} else if (page >= (vaddr_t)&__data_start &&
    928  1.54.2.1  pgoyette 			    page < (vaddr_t)&__kernel_end) {
    929  1.54.2.1  pgoyette 				/* Map the kernel data+bss RW. */
    930  1.54.2.1  pgoyette 				pte[pl1_pi(page)] |= PG_RW | pg_nx;
    931  1.54.2.1  pgoyette 			} else if (page >= old_pgd &&
    932  1.54.2.1  pgoyette 			    page < old_pgd + (old_count * PAGE_SIZE)) {
    933  1.54.2.1  pgoyette 				/* Map the old page tables R. */
    934  1.54.2.1  pgoyette 				pte[pl1_pi(page)] |= PG_RO | pg_nx;
    935       1.2    bouyer 			} else if (page >= new_pgd &&
    936       1.6    bouyer 			    page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
    937  1.54.2.1  pgoyette 				/* Map the new page tables R. */
    938  1.54.2.1  pgoyette 				pte[pl1_pi(page)] |= PG_RO | pg_nx;
    939      1.41    cherry #ifdef i386
    940      1.41    cherry 			} else if (page == (vaddr_t)tmpgdt) {
    941      1.41    cherry 				/*
    942      1.41    cherry 				 * Map bootstrap gdt R/O. Later, we
    943      1.41    cherry 				 * will re-add this to page to uvm
    944      1.41    cherry 				 * after making it writable.
    945      1.41    cherry 				 */
    946      1.41    cherry 
    947      1.41    cherry 				pte[pl1_pi(page)] = 0;
    948      1.41    cherry 				page += PAGE_SIZE;
    949      1.41    cherry 				continue;
    950      1.41    cherry #endif /* i386 */
    951       1.2    bouyer 			} else {
    952  1.54.2.2  pgoyette 				/* Map the page RW. */
    953  1.54.2.2  pgoyette 				pte[pl1_pi(page)] |= PG_RW | pg_nx;
    954       1.2    bouyer 			}
    955       1.6    bouyer 
    956       1.9      tron 			if ((page  >= old_pgd && page < old_pgd + (old_count * PAGE_SIZE))
    957       1.9      tron 			    || page >= new_pgd) {
    958      1.19       jym 				__PRINTK(("va %#lx pa %#lx "
    959      1.19       jym 				    "entry 0x%" PRIxPADDR " -> L1[%#x]\n",
    960       1.2    bouyer 				    page, page - KERNBASE,
    961      1.19       jym 				    pte[pl1_pi(page)], pl1_pi(page)));
    962       1.9      tron 			}
    963       1.2    bouyer 			page += PAGE_SIZE;
    964       1.2    bouyer 		}
    965       1.2    bouyer 
    966       1.6    bouyer 		addr = ((u_long) pte) - KERNBASE;
    967       1.2    bouyer 		pde[pl2_pi(cur_page)] =
    968       1.4    bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
    969      1.19       jym 		__PRINTK(("L1 va %#lx pa %#" PRIxPADDR " entry %#" PRIxPADDR
    970      1.19       jym 		    " -> L2[%#x]\n",
    971      1.19       jym 		    pte, addr, pde[pl2_pi(cur_page)], pl2_pi(cur_page)));
    972       1.2    bouyer 		/* Mark readonly */
    973       1.2    bouyer 		xen_bt_set_readonly((vaddr_t) pte);
    974       1.2    bouyer 	}
    975       1.2    bouyer 
    976       1.2    bouyer 	/* Install recursive page tables mapping */
    977       1.6    bouyer #ifdef PAE
    978       1.6    bouyer 	/*
    979       1.6    bouyer 	 * we need a shadow page for the kernel's L2 page
    980       1.6    bouyer 	 * The real L2 kernel PD will be the last one (so that
    981       1.6    bouyer 	 * pde[L2_SLOT_KERN] always point to the shadow.
    982       1.6    bouyer 	 */
    983       1.6    bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    984      1.36    cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    985      1.36    cherry 	cpu_info_primary.ci_kpm_pdirpa =
    986      1.36    cherry 	    (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
    987       1.6    bouyer 
    988       1.6    bouyer 	/*
    989       1.6    bouyer 	 * We don't enter a recursive entry from the L3 PD. Instead,
    990       1.6    bouyer 	 * we enter the first 4 L2 pages, which includes the kernel's L2
    991       1.6    bouyer 	 * shadow. But we have to entrer the shadow after switching
    992       1.6    bouyer 	 * %cr3, or Xen will refcount some PTE with the wrong type.
    993       1.6    bouyer 	 */
    994       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
    995       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    996  1.54.2.2  pgoyette 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V |
    997  1.54.2.2  pgoyette 		    pg_nx;
    998      1.19       jym 		__PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
    999      1.19       jym 		    " entry %#" PRIxPADDR "\n",
   1000      1.19       jym 		    (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
   1001      1.19       jym 		    addr, pde[PDIR_SLOT_PTE + i]));
   1002       1.6    bouyer 	}
   1003       1.6    bouyer #if 0
   1004       1.6    bouyer 	addr += PAGE_SIZE; /* point to shadow L2 */
   1005       1.6    bouyer 	pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
   1006       1.6    bouyer 	__PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
   1007       1.6    bouyer 	    (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
   1008       1.6    bouyer 	    (int64_t)pde[PDIR_SLOT_PTE + 3]));
   1009       1.6    bouyer #endif
   1010      1.14       jym 	/* Mark tables RO, and pin the kernel's shadow as L2 */
   1011       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
   1012       1.6    bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
   1013       1.6    bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
   1014       1.6    bouyer 		if (i == 2 || i == 3)
   1015       1.6    bouyer 			continue;
   1016       1.6    bouyer #if 0
   1017       1.6    bouyer 		__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
   1018      1.24       jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
   1019       1.6    bouyer #endif
   1020       1.6    bouyer 	}
   1021       1.6    bouyer 	if (final) {
   1022       1.6    bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
   1023      1.19       jym 		__PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
   1024      1.24       jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
   1025       1.6    bouyer 	}
   1026       1.6    bouyer #if 0
   1027       1.6    bouyer 	addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
   1028       1.6    bouyer 	__PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
   1029      1.24       jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
   1030       1.6    bouyer #endif
   1031       1.6    bouyer #else /* PAE */
   1032  1.54.2.1  pgoyette 
   1033  1.54.2.1  pgoyette 	/* Recursive entry in pmap_kernel(). */
   1034  1.54.2.1  pgoyette 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE)
   1035  1.54.2.1  pgoyette 	    | PG_k | PG_RO | PG_V | pg_nx;
   1036      1.36    cherry #ifdef __x86_64__
   1037  1.54.2.1  pgoyette 	/* Recursive entry in higher-level per-cpu PD. */
   1038  1.54.2.1  pgoyette 	bt_cpu_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE)
   1039  1.54.2.1  pgoyette 	    | PG_k | PG_RO | PG_V | pg_nx;
   1040  1.54.2.1  pgoyette #endif
   1041      1.19       jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
   1042      1.19       jym 	    " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
   1043      1.19       jym 	    bt_pgd[PDIR_SLOT_PTE]));
   1044  1.54.2.1  pgoyette 
   1045       1.2    bouyer 	/* Mark tables RO */
   1046       1.2    bouyer 	xen_bt_set_readonly((vaddr_t) pde);
   1047       1.6    bouyer #endif
   1048       1.6    bouyer #if PTP_LEVELS > 2 || defined(PAE)
   1049       1.2    bouyer 	xen_bt_set_readonly((vaddr_t) pdtpe);
   1050       1.4    bouyer #endif
   1051       1.4    bouyer #if PTP_LEVELS > 3
   1052       1.2    bouyer 	xen_bt_set_readonly(new_pgd);
   1053       1.4    bouyer #endif
   1054  1.54.2.1  pgoyette 
   1055       1.2    bouyer 	/* Pin the PGD */
   1056      1.26       jym 	__PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
   1057      1.24       jym #ifdef __x86_64__
   1058      1.24       jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1059      1.24       jym #elif PAE
   1060       1.6    bouyer 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1061       1.6    bouyer #else
   1062      1.24       jym 	xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
   1063       1.6    bouyer #endif
   1064      1.21       jym 
   1065       1.4    bouyer 	/* Save phys. addr of PDP, for libkvm. */
   1066       1.6    bouyer #ifdef PAE
   1067      1.21       jym 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
   1068      1.21       jym #else
   1069      1.36    cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
   1070      1.21       jym #endif
   1071      1.21       jym 
   1072       1.2    bouyer 	/* Switch to new tables */
   1073      1.14       jym 	__PRINTK(("switch to PGD\n"));
   1074       1.2    bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
   1075      1.19       jym 	__PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
   1076      1.19       jym 	    bt_pgd[PDIR_SLOT_PTE]));
   1077      1.21       jym 
   1078       1.6    bouyer #ifdef PAE
   1079       1.6    bouyer 	if (final) {
   1080      1.21       jym 		/* save the address of the L3 page */
   1081      1.21       jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
   1082      1.21       jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
   1083      1.21       jym 
   1084       1.6    bouyer 		/* now enter kernel's PTE mappings */
   1085       1.6    bouyer 		addr =  (u_long)pde - KERNBASE + PAGE_SIZE * 3;
   1086       1.6    bouyer 		xpq_queue_pte_update(
   1087       1.6    bouyer 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
   1088       1.6    bouyer 		    xpmap_ptom_masked(addr) | PG_k | PG_V);
   1089       1.6    bouyer 		xpq_flush_queue();
   1090       1.6    bouyer 	}
   1091      1.36    cherry #elif defined(__x86_64__)
   1092      1.36    cherry 	if (final) {
   1093      1.36    cherry 		/* save the address of the real per-cpu L4 pgd page */
   1094      1.36    cherry 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
   1095      1.36    cherry 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
   1096      1.36    cherry 	}
   1097       1.6    bouyer #endif
   1098      1.51  christos 	__USE(pdtpe);
   1099       1.6    bouyer 
   1100       1.2    bouyer 	/* Now we can safely reclaim space taken by old tables */
   1101       1.2    bouyer 
   1102      1.14       jym 	__PRINTK(("unpin old PGD\n"));
   1103       1.2    bouyer 	/* Unpin old PGD */
   1104       1.2    bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
   1105       1.2    bouyer 	/* Mark old tables RW */
   1106       1.2    bouyer 	page = old_pgd;
   1107       1.2    bouyer 	addr = (paddr_t) pde[pl2_pi(page)] & PG_FRAME;
   1108       1.2    bouyer 	addr = xpmap_mtop(addr);
   1109       1.6    bouyer 	pte = (pd_entry_t *) ((u_long)addr + KERNBASE);
   1110       1.2    bouyer 	pte += pl1_pi(page);
   1111      1.19       jym 	__PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
   1112      1.19       jym 	    pde[pl2_pi(page)], addr, (long)pte));
   1113       1.2    bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
   1114       1.6    bouyer 		addr = xpmap_ptom(((u_long) pte) - KERNBASE);
   1115      1.19       jym 		XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
   1116      1.19       jym 		   "*pte %#" PRIxPADDR "\n",
   1117      1.19       jym 		   addr, (long)pte, *pte));
   1118       1.6    bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
   1119       1.2    bouyer 		page += PAGE_SIZE;
   1120       1.2    bouyer 		/*
   1121  1.54.2.1  pgoyette 		 * Our PTEs are contiguous so it's safe to just "++" here.
   1122       1.2    bouyer 		 */
   1123       1.2    bouyer 		pte++;
   1124       1.2    bouyer 	}
   1125       1.2    bouyer 	xpq_flush_queue();
   1126       1.2    bouyer }
   1127       1.2    bouyer 
   1128       1.2    bouyer 
   1129       1.2    bouyer /*
   1130       1.2    bouyer  * Bootstrap helper functions
   1131       1.2    bouyer  */
   1132       1.2    bouyer 
   1133       1.2    bouyer /*
   1134       1.2    bouyer  * Mark a page readonly
   1135       1.2    bouyer  * XXX: assuming vaddr = paddr + KERNBASE
   1136       1.2    bouyer  */
   1137       1.2    bouyer 
   1138       1.2    bouyer static void
   1139       1.2    bouyer xen_bt_set_readonly (vaddr_t page)
   1140       1.2    bouyer {
   1141       1.2    bouyer 	pt_entry_t entry;
   1142       1.2    bouyer 
   1143       1.2    bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
   1144       1.4    bouyer 	entry |= PG_k | PG_V;
   1145       1.2    bouyer 
   1146       1.2    bouyer 	HYPERVISOR_update_va_mapping (page, entry, UVMF_INVLPG);
   1147       1.2    bouyer }
   1148       1.4    bouyer 
   1149       1.4    bouyer #ifdef __x86_64__
   1150       1.4    bouyer void
   1151       1.4    bouyer xen_set_user_pgd(paddr_t page)
   1152       1.4    bouyer {
   1153       1.4    bouyer 	struct mmuext_op op;
   1154       1.4    bouyer 	int s = splvm();
   1155       1.4    bouyer 
   1156       1.4    bouyer 	xpq_flush_queue();
   1157       1.4    bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
   1158      1.46       jym 	op.arg1.mfn = xpmap_ptom_masked(page) >> PAGE_SHIFT;
   1159       1.4    bouyer         if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
   1160       1.4    bouyer 		panic("xen_set_user_pgd: failed to install new user page"
   1161      1.19       jym 			" directory %#" PRIxPADDR, page);
   1162       1.4    bouyer 	splx(s);
   1163       1.4    bouyer }
   1164       1.4    bouyer #endif /* __x86_64__ */
   1165