x86_xpmap.c revision 1.65 1 1.64 maxv /* $NetBSD: x86_xpmap.c,v 1.65 2016/11/11 11:34:51 maxv Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
5 1.2 bouyer *
6 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.2 bouyer * copyright notice and this permission notice appear in all copies.
9 1.2 bouyer *
10 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.2 bouyer */
18 1.2 bouyer
19 1.2 bouyer /*
20 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
21 1.2 bouyer *
22 1.2 bouyer * Redistribution and use in source and binary forms, with or without
23 1.2 bouyer * modification, are permitted provided that the following conditions
24 1.2 bouyer * are met:
25 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
26 1.2 bouyer * notice, this list of conditions and the following disclaimer.
27 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
28 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
29 1.2 bouyer * documentation and/or other materials provided with the distribution.
30 1.2 bouyer *
31 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
32 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
33 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
34 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
35 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
36 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
37 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
38 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
40 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41 1.2 bouyer *
42 1.2 bouyer */
43 1.2 bouyer
44 1.2 bouyer /*
45 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
46 1.2 bouyer * All rights reserved.
47 1.2 bouyer *
48 1.2 bouyer * Redistribution and use in source and binary forms, with or without
49 1.2 bouyer * modification, are permitted provided that the following conditions
50 1.2 bouyer * are met:
51 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
52 1.2 bouyer * notice, this list of conditions and the following disclaimer.
53 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
54 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
55 1.2 bouyer * documentation and/or other materials provided with the distribution.
56 1.2 bouyer *
57 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
58 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
59 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
60 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
61 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
62 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
63 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
64 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
65 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
66 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
67 1.2 bouyer */
68 1.2 bouyer
69 1.2 bouyer
70 1.2 bouyer #include <sys/cdefs.h>
71 1.64 maxv __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.65 2016/11/11 11:34:51 maxv Exp $");
72 1.2 bouyer
73 1.2 bouyer #include "opt_xen.h"
74 1.4 bouyer #include "opt_ddb.h"
75 1.4 bouyer #include "ksyms.h"
76 1.2 bouyer
77 1.2 bouyer #include <sys/param.h>
78 1.2 bouyer #include <sys/systm.h>
79 1.38 cherry #include <sys/mutex.h>
80 1.42 bouyer #include <sys/cpu.h>
81 1.2 bouyer
82 1.2 bouyer #include <uvm/uvm.h>
83 1.2 bouyer
84 1.42 bouyer #include <x86/pmap.h>
85 1.2 bouyer #include <machine/gdt.h>
86 1.2 bouyer #include <xen/xenfunc.h>
87 1.2 bouyer
88 1.2 bouyer #include <dev/isa/isareg.h>
89 1.2 bouyer #include <machine/isa_machdep.h>
90 1.2 bouyer
91 1.2 bouyer #undef XENDEBUG
92 1.2 bouyer /* #define XENDEBUG_SYNC */
93 1.64 maxv /* #define XENDEBUG_LOW */
94 1.2 bouyer
95 1.2 bouyer #ifdef XENDEBUG
96 1.2 bouyer #define XENPRINTF(x) printf x
97 1.2 bouyer #define XENPRINTK(x) printk x
98 1.2 bouyer #define XENPRINTK2(x) /* printk x */
99 1.2 bouyer static char XBUF[256];
100 1.2 bouyer #else
101 1.2 bouyer #define XENPRINTF(x)
102 1.2 bouyer #define XENPRINTK(x)
103 1.2 bouyer #define XENPRINTK2(x)
104 1.2 bouyer #endif
105 1.2 bouyer #define PRINTF(x) printf x
106 1.2 bouyer #define PRINTK(x) printk x
107 1.2 bouyer
108 1.2 bouyer volatile shared_info_t *HYPERVISOR_shared_info;
109 1.11 jym /* Xen requires the start_info struct to be page aligned */
110 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
111 1.6 bouyer unsigned long *xpmap_phys_to_machine_mapping;
112 1.37 cherry kmutex_t pte_lock;
113 1.2 bouyer
114 1.2 bouyer void xen_failsafe_handler(void);
115 1.2 bouyer
116 1.2 bouyer #define HYPERVISOR_mmu_update_self(req, count, success_count) \
117 1.2 bouyer HYPERVISOR_mmu_update((req), (count), (success_count), DOMID_SELF)
118 1.2 bouyer
119 1.64 maxv extern volatile struct xencons_interface *xencons_interface; /* XXX */
120 1.64 maxv extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
121 1.64 maxv
122 1.64 maxv static void xen_bt_set_readonly(vaddr_t);
123 1.64 maxv static void xen_bootstrap_tables(vaddr_t, vaddr_t, size_t, size_t, int);
124 1.64 maxv
125 1.65 maxv vaddr_t xen_locore(void);
126 1.64 maxv
127 1.48 bouyer /*
128 1.48 bouyer * kcpuset internally uses an array of uint32_t while xen uses an array of
129 1.48 bouyer * u_long. As we're little-endian we can cast one to the other.
130 1.48 bouyer */
131 1.48 bouyer typedef union {
132 1.48 bouyer #ifdef _LP64
133 1.48 bouyer uint32_t xcpum_km[2];
134 1.48 bouyer #else
135 1.48 bouyer uint32_t xcpum_km[1];
136 1.64 maxv #endif
137 1.64 maxv u_long xcpum_xm;
138 1.48 bouyer } xcpumask_t;
139 1.48 bouyer
140 1.2 bouyer void
141 1.2 bouyer xen_failsafe_handler(void)
142 1.2 bouyer {
143 1.2 bouyer
144 1.2 bouyer panic("xen_failsafe_handler called!\n");
145 1.2 bouyer }
146 1.2 bouyer
147 1.2 bouyer void
148 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
149 1.2 bouyer {
150 1.2 bouyer vaddr_t va;
151 1.2 bouyer vaddr_t end;
152 1.4 bouyer pt_entry_t *ptp;
153 1.2 bouyer int s;
154 1.2 bouyer
155 1.2 bouyer #ifdef __x86_64__
156 1.2 bouyer end = base + (entries << 3);
157 1.2 bouyer #else
158 1.2 bouyer end = base + entries * sizeof(union descriptor);
159 1.2 bouyer #endif
160 1.2 bouyer
161 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
162 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
163 1.2 bouyer ptp = kvtopte(va);
164 1.19 jym XENPRINTF(("xen_set_ldt %#" PRIxVADDR " %d %p\n",
165 1.19 jym base, entries, ptp));
166 1.4 bouyer pmap_pte_clearbits(ptp, PG_RW);
167 1.2 bouyer }
168 1.2 bouyer s = splvm();
169 1.2 bouyer xpq_queue_set_ldt(base, entries);
170 1.2 bouyer splx(s);
171 1.2 bouyer }
172 1.2 bouyer
173 1.2 bouyer #ifdef XENDEBUG
174 1.2 bouyer void xpq_debug_dump(void);
175 1.2 bouyer #endif
176 1.2 bouyer
177 1.2 bouyer #define XPQUEUE_SIZE 2048
178 1.35 cherry static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
179 1.35 cherry static int xpq_idx_array[MAXCPUS];
180 1.30 cherry
181 1.41 cherry #ifdef i386
182 1.41 cherry extern union descriptor tmpgdt[];
183 1.41 cherry #endif /* i386 */
184 1.2 bouyer void
185 1.35 cherry xpq_flush_queue(void)
186 1.30 cherry {
187 1.35 cherry int i, ok = 0, ret;
188 1.30 cherry
189 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
190 1.41 cherry int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
191 1.2 bouyer
192 1.2 bouyer XENPRINTK2(("flush queue %p entries %d\n", xpq_queue, xpq_idx));
193 1.2 bouyer for (i = 0; i < xpq_idx; i++)
194 1.19 jym XENPRINTK2(("%d: 0x%08" PRIx64 " 0x%08" PRIx64 "\n", i,
195 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val));
196 1.23 jym
197 1.35 cherry retry:
198 1.23 jym ret = HYPERVISOR_mmu_update_self(xpq_queue, xpq_idx, &ok);
199 1.23 jym
200 1.23 jym if (xpq_idx != 0 && ret < 0) {
201 1.39 bouyer struct cpu_info *ci;
202 1.39 bouyer CPU_INFO_ITERATOR cii;
203 1.39 bouyer
204 1.39 bouyer printf("xpq_flush_queue: %d entries (%d successful) on "
205 1.39 bouyer "cpu%d (%ld)\n",
206 1.41 cherry xpq_idx, ok, curcpu()->ci_index, curcpu()->ci_cpuid);
207 1.35 cherry
208 1.35 cherry if (ok != 0) {
209 1.35 cherry xpq_queue += ok;
210 1.35 cherry xpq_idx -= ok;
211 1.35 cherry ok = 0;
212 1.35 cherry goto retry;
213 1.35 cherry }
214 1.35 cherry
215 1.39 bouyer for (CPU_INFO_FOREACH(cii, ci)) {
216 1.39 bouyer xpq_queue = xpq_queue_array[ci->ci_cpuid];
217 1.39 bouyer xpq_idx = xpq_idx_array[ci->ci_cpuid];
218 1.39 bouyer printf("cpu%d (%ld):\n", ci->ci_index, ci->ci_cpuid);
219 1.39 bouyer for (i = 0; i < xpq_idx; i++) {
220 1.39 bouyer printf(" 0x%016" PRIx64 ": 0x%016" PRIx64 "\n",
221 1.39 bouyer xpq_queue[i].ptr, xpq_queue[i].val);
222 1.39 bouyer }
223 1.39 bouyer #ifdef __x86_64__
224 1.39 bouyer for (i = 0; i < PDIR_SLOT_PTE; i++) {
225 1.39 bouyer if (ci->ci_kpm_pdir[i] == 0)
226 1.39 bouyer continue;
227 1.39 bouyer printf(" kpm_pdir[%d]: 0x%" PRIx64 "\n",
228 1.39 bouyer i, ci->ci_kpm_pdir[i]);
229 1.39 bouyer }
230 1.39 bouyer #endif
231 1.39 bouyer }
232 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
233 1.2 bouyer }
234 1.41 cherry xpq_idx_array[curcpu()->ci_cpuid] = 0;
235 1.2 bouyer }
236 1.2 bouyer
237 1.2 bouyer static inline void
238 1.2 bouyer xpq_increment_idx(void)
239 1.2 bouyer {
240 1.2 bouyer
241 1.41 cherry if (__predict_false(++xpq_idx_array[curcpu()->ci_cpuid] == XPQUEUE_SIZE))
242 1.2 bouyer xpq_flush_queue();
243 1.2 bouyer }
244 1.2 bouyer
245 1.2 bouyer void
246 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
247 1.2 bouyer {
248 1.35 cherry
249 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
250 1.41 cherry int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
251 1.35 cherry
252 1.6 bouyer XENPRINTK2(("xpq_queue_machphys_update ma=0x%" PRIx64 " pa=0x%" PRIx64
253 1.6 bouyer "\n", (int64_t)ma, (int64_t)pa));
254 1.35 cherry
255 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
256 1.45 jym xpq_queue[xpq_idx].val = pa >> PAGE_SHIFT;
257 1.2 bouyer xpq_increment_idx();
258 1.2 bouyer #ifdef XENDEBUG_SYNC
259 1.2 bouyer xpq_flush_queue();
260 1.2 bouyer #endif
261 1.2 bouyer }
262 1.2 bouyer
263 1.2 bouyer void
264 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
265 1.2 bouyer {
266 1.2 bouyer
267 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
268 1.41 cherry int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
269 1.35 cherry
270 1.6 bouyer KASSERT((ptr & 3) == 0);
271 1.2 bouyer xpq_queue[xpq_idx].ptr = (paddr_t)ptr | MMU_NORMAL_PT_UPDATE;
272 1.2 bouyer xpq_queue[xpq_idx].val = val;
273 1.2 bouyer xpq_increment_idx();
274 1.2 bouyer #ifdef XENDEBUG_SYNC
275 1.2 bouyer xpq_flush_queue();
276 1.2 bouyer #endif
277 1.2 bouyer }
278 1.2 bouyer
279 1.2 bouyer void
280 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
281 1.2 bouyer {
282 1.2 bouyer struct mmuext_op op;
283 1.2 bouyer xpq_flush_queue();
284 1.2 bouyer
285 1.6 bouyer XENPRINTK2(("xpq_queue_pt_switch: 0x%" PRIx64 " 0x%" PRIx64 "\n",
286 1.6 bouyer (int64_t)pa, (int64_t)pa));
287 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
288 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
289 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
290 1.2 bouyer panic("xpq_queue_pt_switch");
291 1.2 bouyer }
292 1.2 bouyer
293 1.2 bouyer void
294 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
295 1.2 bouyer {
296 1.2 bouyer struct mmuext_op op;
297 1.29 cherry
298 1.2 bouyer xpq_flush_queue();
299 1.2 bouyer
300 1.24 jym XENPRINTK2(("xpq_queue_pin_l%d_table: %#" PRIxPADDR "\n",
301 1.24 jym lvl + 1, pa));
302 1.2 bouyer
303 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
304 1.24 jym op.cmd = lvl;
305 1.6 bouyer
306 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
307 1.6 bouyer panic("xpq_queue_pin_table");
308 1.6 bouyer }
309 1.6 bouyer
310 1.2 bouyer void
311 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
312 1.2 bouyer {
313 1.2 bouyer struct mmuext_op op;
314 1.29 cherry
315 1.2 bouyer xpq_flush_queue();
316 1.2 bouyer
317 1.24 jym XENPRINTK2(("xpq_queue_unpin_table: %#" PRIxPADDR "\n", pa));
318 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
319 1.2 bouyer op.cmd = MMUEXT_UNPIN_TABLE;
320 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
321 1.2 bouyer panic("xpq_queue_unpin_table");
322 1.2 bouyer }
323 1.2 bouyer
324 1.2 bouyer void
325 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
326 1.2 bouyer {
327 1.2 bouyer struct mmuext_op op;
328 1.29 cherry
329 1.2 bouyer xpq_flush_queue();
330 1.2 bouyer
331 1.2 bouyer XENPRINTK2(("xpq_queue_set_ldt\n"));
332 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
333 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
334 1.2 bouyer op.arg1.linear_addr = va;
335 1.2 bouyer op.arg2.nr_ents = entries;
336 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
337 1.2 bouyer panic("xpq_queue_set_ldt");
338 1.2 bouyer }
339 1.2 bouyer
340 1.2 bouyer void
341 1.8 cegger xpq_queue_tlb_flush(void)
342 1.2 bouyer {
343 1.2 bouyer struct mmuext_op op;
344 1.29 cherry
345 1.2 bouyer xpq_flush_queue();
346 1.2 bouyer
347 1.2 bouyer XENPRINTK2(("xpq_queue_tlb_flush\n"));
348 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
349 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
350 1.2 bouyer panic("xpq_queue_tlb_flush");
351 1.2 bouyer }
352 1.2 bouyer
353 1.2 bouyer void
354 1.8 cegger xpq_flush_cache(void)
355 1.2 bouyer {
356 1.52 jnemeth int s = splvm();
357 1.29 cherry
358 1.2 bouyer xpq_flush_queue();
359 1.2 bouyer
360 1.2 bouyer XENPRINTK2(("xpq_queue_flush_cache\n"));
361 1.52 jnemeth asm("wbinvd":::"memory");
362 1.29 cherry splx(s); /* XXX: removeme */
363 1.2 bouyer }
364 1.2 bouyer
365 1.2 bouyer void
366 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
367 1.2 bouyer {
368 1.2 bouyer struct mmuext_op op;
369 1.2 bouyer xpq_flush_queue();
370 1.2 bouyer
371 1.19 jym XENPRINTK2(("xpq_queue_invlpg %#" PRIxVADDR "\n", va));
372 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
373 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
374 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
375 1.2 bouyer panic("xpq_queue_invlpg");
376 1.2 bouyer }
377 1.2 bouyer
378 1.29 cherry void
379 1.43 rmind xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
380 1.29 cherry {
381 1.48 bouyer xcpumask_t xcpumask;
382 1.29 cherry mmuext_op_t op;
383 1.29 cherry
384 1.49 rmind kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
385 1.44 rmind
386 1.29 cherry /* Flush pending page updates */
387 1.29 cherry xpq_flush_queue();
388 1.29 cherry
389 1.29 cherry op.cmd = MMUEXT_INVLPG_MULTI;
390 1.29 cherry op.arg1.linear_addr = va;
391 1.48 bouyer op.arg2.vcpumask = &xcpumask.xcpum_xm;
392 1.29 cherry
393 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
394 1.29 cherry panic("xpq_queue_invlpg_all");
395 1.29 cherry }
396 1.29 cherry
397 1.29 cherry return;
398 1.29 cherry }
399 1.29 cherry
400 1.29 cherry void
401 1.29 cherry xen_bcast_invlpg(vaddr_t va)
402 1.29 cherry {
403 1.29 cherry mmuext_op_t op;
404 1.29 cherry
405 1.29 cherry /* Flush pending page updates */
406 1.29 cherry xpq_flush_queue();
407 1.29 cherry
408 1.29 cherry op.cmd = MMUEXT_INVLPG_ALL;
409 1.29 cherry op.arg1.linear_addr = va;
410 1.29 cherry
411 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
412 1.29 cherry panic("xpq_queue_invlpg_all");
413 1.29 cherry }
414 1.29 cherry
415 1.29 cherry return;
416 1.29 cherry }
417 1.29 cherry
418 1.29 cherry /* This is a synchronous call. */
419 1.29 cherry void
420 1.43 rmind xen_mcast_tlbflush(kcpuset_t *kc)
421 1.29 cherry {
422 1.48 bouyer xcpumask_t xcpumask;
423 1.29 cherry mmuext_op_t op;
424 1.29 cherry
425 1.49 rmind kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
426 1.44 rmind
427 1.29 cherry /* Flush pending page updates */
428 1.29 cherry xpq_flush_queue();
429 1.29 cherry
430 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
431 1.48 bouyer op.arg2.vcpumask = &xcpumask.xcpum_xm;
432 1.29 cherry
433 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
434 1.29 cherry panic("xpq_queue_invlpg_all");
435 1.29 cherry }
436 1.29 cherry
437 1.29 cherry return;
438 1.29 cherry }
439 1.29 cherry
440 1.29 cherry /* This is a synchronous call. */
441 1.29 cherry void
442 1.29 cherry xen_bcast_tlbflush(void)
443 1.29 cherry {
444 1.29 cherry mmuext_op_t op;
445 1.29 cherry
446 1.29 cherry /* Flush pending page updates */
447 1.29 cherry xpq_flush_queue();
448 1.29 cherry
449 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
450 1.29 cherry
451 1.29 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
452 1.29 cherry panic("xpq_queue_invlpg_all");
453 1.29 cherry }
454 1.29 cherry
455 1.29 cherry return;
456 1.29 cherry }
457 1.29 cherry
458 1.29 cherry /* This is a synchronous call. */
459 1.29 cherry void
460 1.43 rmind xen_vcpu_mcast_invlpg(vaddr_t sva, vaddr_t eva, kcpuset_t *kc)
461 1.29 cherry {
462 1.29 cherry KASSERT(eva > sva);
463 1.29 cherry
464 1.29 cherry /* Flush pending page updates */
465 1.29 cherry xpq_flush_queue();
466 1.29 cherry
467 1.29 cherry /* Align to nearest page boundary */
468 1.29 cherry sva &= ~PAGE_MASK;
469 1.29 cherry eva &= ~PAGE_MASK;
470 1.29 cherry
471 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
472 1.43 rmind xen_mcast_invlpg(sva, kc);
473 1.29 cherry }
474 1.29 cherry
475 1.29 cherry return;
476 1.29 cherry }
477 1.29 cherry
478 1.29 cherry /* This is a synchronous call. */
479 1.29 cherry void
480 1.29 cherry xen_vcpu_bcast_invlpg(vaddr_t sva, vaddr_t eva)
481 1.29 cherry {
482 1.29 cherry KASSERT(eva > sva);
483 1.29 cherry
484 1.29 cherry /* Flush pending page updates */
485 1.29 cherry xpq_flush_queue();
486 1.29 cherry
487 1.29 cherry /* Align to nearest page boundary */
488 1.29 cherry sva &= ~PAGE_MASK;
489 1.29 cherry eva &= ~PAGE_MASK;
490 1.29 cherry
491 1.29 cherry for ( ; sva <= eva; sva += PAGE_SIZE) {
492 1.29 cherry xen_bcast_invlpg(sva);
493 1.29 cherry }
494 1.29 cherry
495 1.29 cherry return;
496 1.29 cherry }
497 1.29 cherry
498 1.53 cherry /* Copy a page */
499 1.53 cherry void
500 1.53 cherry xen_copy_page(paddr_t srcpa, paddr_t dstpa)
501 1.53 cherry {
502 1.53 cherry mmuext_op_t op;
503 1.53 cherry
504 1.53 cherry op.cmd = MMUEXT_COPY_PAGE;
505 1.53 cherry op.arg1.mfn = xpmap_ptom(dstpa) >> PAGE_SHIFT;
506 1.53 cherry op.arg2.src_mfn = xpmap_ptom(srcpa) >> PAGE_SHIFT;
507 1.53 cherry
508 1.53 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
509 1.53 cherry panic(__func__);
510 1.53 cherry }
511 1.53 cherry }
512 1.53 cherry
513 1.53 cherry /* Zero a physical page */
514 1.53 cherry void
515 1.53 cherry xen_pagezero(paddr_t pa)
516 1.53 cherry {
517 1.53 cherry mmuext_op_t op;
518 1.53 cherry
519 1.53 cherry op.cmd = MMUEXT_CLEAR_PAGE;
520 1.53 cherry op.arg1.mfn = xpmap_ptom(pa) >> PAGE_SHIFT;
521 1.53 cherry
522 1.53 cherry if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0) {
523 1.53 cherry panic(__func__);
524 1.53 cherry }
525 1.53 cherry }
526 1.53 cherry
527 1.2 bouyer int
528 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
529 1.2 bouyer {
530 1.2 bouyer mmu_update_t op;
531 1.2 bouyer int ok;
532 1.29 cherry
533 1.2 bouyer xpq_flush_queue();
534 1.2 bouyer
535 1.6 bouyer op.ptr = ptr;
536 1.2 bouyer op.val = val;
537 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
538 1.2 bouyer return EFAULT;
539 1.2 bouyer return (0);
540 1.2 bouyer }
541 1.2 bouyer
542 1.2 bouyer #ifdef XENDEBUG
543 1.2 bouyer void
544 1.8 cegger xpq_debug_dump(void)
545 1.2 bouyer {
546 1.2 bouyer int i;
547 1.2 bouyer
548 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
549 1.41 cherry int xpq_idx = xpq_idx_array[curcpu()->ci_cpuid];
550 1.35 cherry
551 1.2 bouyer XENPRINTK2(("idx: %d\n", xpq_idx));
552 1.2 bouyer for (i = 0; i < xpq_idx; i++) {
553 1.13 cegger snprintf(XBUF, sizeof(XBUF), "%" PRIx64 " %08" PRIx64,
554 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
555 1.2 bouyer if (++i < xpq_idx)
556 1.13 cegger snprintf(XBUF + strlen(XBUF),
557 1.13 cegger sizeof(XBUF) - strlen(XBUF),
558 1.13 cegger "%" PRIx64 " %08" PRIx64,
559 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
560 1.2 bouyer if (++i < xpq_idx)
561 1.13 cegger snprintf(XBUF + strlen(XBUF),
562 1.13 cegger sizeof(XBUF) - strlen(XBUF),
563 1.13 cegger "%" PRIx64 " %08" PRIx64,
564 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
565 1.2 bouyer if (++i < xpq_idx)
566 1.13 cegger snprintf(XBUF + strlen(XBUF),
567 1.13 cegger sizeof(XBUF) - strlen(XBUF),
568 1.13 cegger "%" PRIx64 " %08" PRIx64,
569 1.19 jym xpq_queue[i].ptr, xpq_queue[i].val);
570 1.2 bouyer XENPRINTK2(("%d: %s\n", xpq_idx, XBUF));
571 1.2 bouyer }
572 1.2 bouyer }
573 1.2 bouyer #endif
574 1.2 bouyer
575 1.2 bouyer
576 1.2 bouyer #if L2_SLOT_KERNBASE > 0
577 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
578 1.2 bouyer #else
579 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
580 1.2 bouyer #endif
581 1.2 bouyer
582 1.6 bouyer #ifdef PAE
583 1.6 bouyer /*
584 1.64 maxv * For PAE, we consider a single contigous L2 "superpage" of 4 pages, all of
585 1.64 maxv * them mapped by the L3 page. We also need a shadow page for L3[3].
586 1.6 bouyer */
587 1.6 bouyer static const int l2_4_count = 6;
588 1.36 cherry #elif defined(__x86_64__)
589 1.36 cherry static const int l2_4_count = PTP_LEVELS;
590 1.6 bouyer #else
591 1.6 bouyer static const int l2_4_count = PTP_LEVELS - 1;
592 1.6 bouyer #endif
593 1.6 bouyer
594 1.64 maxv /*
595 1.64 maxv * Xen locore: get rid of the Xen bootstrap tables. Build and switch to new page
596 1.64 maxv * tables.
597 1.64 maxv */
598 1.2 bouyer vaddr_t
599 1.65 maxv xen_locore(void)
600 1.2 bouyer {
601 1.64 maxv size_t count, oldcount, mapsize;
602 1.2 bouyer vaddr_t bootstrap_tables, init_tables;
603 1.2 bouyer
604 1.54 bouyer xen_init_features();
605 1.54 bouyer
606 1.55 maxv memset(xpq_idx_array, 0, sizeof(xpq_idx_array));
607 1.35 cherry
608 1.6 bouyer xpmap_phys_to_machine_mapping =
609 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
610 1.2 bouyer
611 1.2 bouyer /* Space after Xen boostrap tables should be free */
612 1.64 maxv init_tables = xen_start_info.pt_base;
613 1.64 maxv bootstrap_tables = init_tables +
614 1.64 maxv (xen_start_info.nr_pt_frames * PAGE_SIZE);
615 1.2 bouyer
616 1.4 bouyer /*
617 1.64 maxv * Calculate how much space we need. First, everything mapped before
618 1.64 maxv * the Xen bootstrap tables.
619 1.4 bouyer */
620 1.4 bouyer mapsize = init_tables - KERNTEXTOFF;
621 1.4 bouyer /* after the tables we'll have:
622 1.4 bouyer * - UAREA
623 1.4 bouyer * - dummy user PGD (x86_64)
624 1.4 bouyer * - HYPERVISOR_shared_info
625 1.40 bouyer * - early_zerop
626 1.4 bouyer * - ISA I/O mem (if needed)
627 1.4 bouyer */
628 1.55 maxv mapsize += UPAGES * PAGE_SIZE;
629 1.4 bouyer #ifdef __x86_64__
630 1.55 maxv mapsize += PAGE_SIZE;
631 1.4 bouyer #endif
632 1.55 maxv mapsize += PAGE_SIZE;
633 1.55 maxv mapsize += PAGE_SIZE;
634 1.2 bouyer #ifdef DOM0OPS
635 1.10 cegger if (xendomain_is_dom0()) {
636 1.4 bouyer mapsize += IOM_SIZE;
637 1.4 bouyer }
638 1.4 bouyer #endif
639 1.4 bouyer
640 1.64 maxv /*
641 1.64 maxv * At this point, mapsize doesn't include the table size.
642 1.64 maxv */
643 1.4 bouyer #ifdef __x86_64__
644 1.4 bouyer count = TABLE_L2_ENTRIES;
645 1.4 bouyer #else
646 1.4 bouyer count = (mapsize + (NBPD_L2 -1)) >> L2_SHIFT;
647 1.64 maxv #endif
648 1.64 maxv
649 1.64 maxv /*
650 1.64 maxv * Now compute how many L2 pages we need exactly. This is useful only
651 1.64 maxv * on i386, since the initial count for amd64 is already enough.
652 1.64 maxv */
653 1.4 bouyer while (mapsize + (count + l2_4_count) * PAGE_SIZE + KERNTEXTOFF >
654 1.64 maxv (count << L2_SHIFT) + KERNBASE) {
655 1.4 bouyer count++;
656 1.2 bouyer }
657 1.64 maxv
658 1.4 bouyer #ifndef __x86_64__
659 1.5 bouyer /*
660 1.64 maxv * One more L2 page: we'll allocate several pages after kva_start
661 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
662 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
663 1.5 bouyer * pmap_growkernel() will be called anyway.
664 1.5 bouyer */
665 1.5 bouyer count++;
666 1.4 bouyer nkptp[1] = count;
667 1.2 bouyer #endif
668 1.2 bouyer
669 1.4 bouyer /*
670 1.64 maxv * Install bootstrap pages. We may need more L2 pages than will
671 1.64 maxv * have the final table here, as it's installed after the final table.
672 1.4 bouyer */
673 1.4 bouyer oldcount = count;
674 1.4 bouyer
675 1.4 bouyer bootstrap_again:
676 1.64 maxv
677 1.2 bouyer /*
678 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
679 1.64 maxv * move bootstrap tables if necessary.
680 1.2 bouyer */
681 1.4 bouyer if (bootstrap_tables < init_tables + ((count + l2_4_count) * PAGE_SIZE))
682 1.2 bouyer bootstrap_tables = init_tables +
683 1.64 maxv ((count + l2_4_count) * PAGE_SIZE);
684 1.64 maxv
685 1.64 maxv /* Make sure we have enough to map the bootstrap tables. */
686 1.4 bouyer if (bootstrap_tables + ((oldcount + l2_4_count) * PAGE_SIZE) >
687 1.64 maxv (oldcount << L2_SHIFT) + KERNBASE) {
688 1.4 bouyer oldcount++;
689 1.4 bouyer goto bootstrap_again;
690 1.4 bouyer }
691 1.2 bouyer
692 1.2 bouyer /* Create temporary tables */
693 1.64 maxv xen_bootstrap_tables(init_tables, bootstrap_tables,
694 1.64 maxv xen_start_info.nr_pt_frames, oldcount, 0);
695 1.2 bouyer
696 1.2 bouyer /* Create final tables */
697 1.2 bouyer xen_bootstrap_tables(bootstrap_tables, init_tables,
698 1.4 bouyer oldcount + l2_4_count, count, 1);
699 1.2 bouyer
700 1.64 maxv /* Zero out free space after tables */
701 1.4 bouyer memset((void *)(init_tables + ((count + l2_4_count) * PAGE_SIZE)), 0,
702 1.55 maxv (UPAGES + 1) * PAGE_SIZE);
703 1.28 rmind
704 1.28 rmind /* Finally, flush TLB. */
705 1.28 rmind xpq_queue_tlb_flush();
706 1.28 rmind
707 1.4 bouyer return (init_tables + ((count + l2_4_count) * PAGE_SIZE));
708 1.2 bouyer }
709 1.2 bouyer
710 1.2 bouyer /*
711 1.55 maxv * Build a new table and switch to it.
712 1.55 maxv * old_count is # of old tables (including PGD, PDTPE and PDE).
713 1.55 maxv * new_count is # of new tables (PTE only).
714 1.55 maxv * We assume the areas don't overlap.
715 1.2 bouyer */
716 1.2 bouyer static void
717 1.64 maxv xen_bootstrap_tables(vaddr_t old_pgd, vaddr_t new_pgd, size_t old_count,
718 1.64 maxv size_t new_count, int final)
719 1.2 bouyer {
720 1.2 bouyer pd_entry_t *pdtpe, *pde, *pte;
721 1.50 mrg pd_entry_t *bt_pgd;
722 1.6 bouyer paddr_t addr;
723 1.61 bouyer vaddr_t page, avail, map_end;
724 1.2 bouyer int i;
725 1.61 bouyer extern char __rodata_start;
726 1.2 bouyer extern char __data_start;
727 1.61 bouyer extern char __kernel_end;
728 1.40 bouyer extern char *early_zerop; /* from pmap.c */
729 1.61 bouyer pt_entry_t pg_nx;
730 1.61 bouyer u_int descs[4];
731 1.2 bouyer
732 1.61 bouyer /*
733 1.61 bouyer * Set the NX/XD bit, if available. descs[3] = %edx.
734 1.61 bouyer */
735 1.61 bouyer x86_cpuid(0x80000001, descs);
736 1.61 bouyer pg_nx = (descs[3] & CPUID_NOX) ? PG_NX : 0;
737 1.55 maxv
738 1.2 bouyer /*
739 1.64 maxv * Size of RW area after the kernel image:
740 1.55 maxv * xencons_interface (if present)
741 1.55 maxv * xenstore_interface (if present)
742 1.55 maxv * table pages (new_count + l2_4_count entries)
743 1.64 maxv * Extra mappings (only when final is true):
744 1.55 maxv * UAREA
745 1.64 maxv * dummy user PGD (x86_64 only) / GDT page (i386 only)
746 1.55 maxv * HYPERVISOR_shared_info
747 1.55 maxv * early_zerop
748 1.55 maxv * ISA I/O mem (if needed)
749 1.2 bouyer */
750 1.55 maxv map_end = new_pgd + ((new_count + l2_4_count) * PAGE_SIZE);
751 1.2 bouyer if (final) {
752 1.55 maxv map_end += (UPAGES + 1) * PAGE_SIZE;
753 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
754 1.55 maxv map_end += PAGE_SIZE;
755 1.40 bouyer early_zerop = (char *)map_end;
756 1.55 maxv map_end += PAGE_SIZE;
757 1.2 bouyer }
758 1.55 maxv
759 1.4 bouyer /*
760 1.64 maxv * We always set atdevbase, as it's used by init386 to find the first
761 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
762 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
763 1.4 bouyer * this case.
764 1.4 bouyer */
765 1.4 bouyer if (final)
766 1.4 bouyer atdevbase = map_end;
767 1.2 bouyer #ifdef DOM0OPS
768 1.10 cegger if (final && xendomain_is_dom0()) {
769 1.2 bouyer /* ISA I/O mem */
770 1.2 bouyer map_end += IOM_SIZE;
771 1.2 bouyer }
772 1.64 maxv #endif
773 1.2 bouyer
774 1.61 bouyer __PRINTK(("xen_bootstrap_tables map_end 0x%lx\n", map_end));
775 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
776 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
777 1.2 bouyer
778 1.2 bouyer /*
779 1.55 maxv * Create bootstrap page tables. What we need:
780 1.2 bouyer * - a PGD (level 4)
781 1.2 bouyer * - a PDTPE (level 3)
782 1.55 maxv * - a PDE (level 2)
783 1.2 bouyer * - some PTEs (level 1)
784 1.2 bouyer */
785 1.2 bouyer
786 1.55 maxv bt_pgd = (pd_entry_t *)new_pgd;
787 1.55 maxv memset(bt_pgd, 0, PAGE_SIZE);
788 1.2 bouyer avail = new_pgd + PAGE_SIZE;
789 1.55 maxv
790 1.4 bouyer #if PTP_LEVELS > 3
791 1.64 maxv /* Per-cpu L4 */
792 1.36 cherry pd_entry_t *bt_cpu_pgd = bt_pgd;
793 1.64 maxv /* pmap_kernel() "shadow" L4 */
794 1.55 maxv bt_pgd = (pd_entry_t *)avail;
795 1.36 cherry memset(bt_pgd, 0, PAGE_SIZE);
796 1.36 cherry avail += PAGE_SIZE;
797 1.36 cherry
798 1.64 maxv /* Install L3 */
799 1.55 maxv pdtpe = (pd_entry_t *)avail;
800 1.55 maxv memset(pdtpe, 0, PAGE_SIZE);
801 1.2 bouyer avail += PAGE_SIZE;
802 1.2 bouyer
803 1.55 maxv addr = ((u_long)pdtpe) - KERNBASE;
804 1.36 cherry bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
805 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
806 1.4 bouyer #else
807 1.4 bouyer pdtpe = bt_pgd;
808 1.64 maxv #endif
809 1.2 bouyer
810 1.4 bouyer #if PTP_LEVELS > 2
811 1.2 bouyer /* Level 2 */
812 1.55 maxv pde = (pd_entry_t *)avail;
813 1.2 bouyer memset(pde, 0, PAGE_SIZE);
814 1.2 bouyer avail += PAGE_SIZE;
815 1.2 bouyer
816 1.55 maxv addr = ((u_long)pde) - KERNBASE;
817 1.2 bouyer pdtpe[pl3_pi(KERNTEXTOFF)] =
818 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V | PG_RW;
819 1.6 bouyer #elif defined(PAE)
820 1.64 maxv /* Our PAE-style level 2: 5 contigous pages (4 L2 + 1 shadow) */
821 1.55 maxv pde = (pd_entry_t *)avail;
822 1.6 bouyer memset(pde, 0, PAGE_SIZE * 5);
823 1.6 bouyer avail += PAGE_SIZE * 5;
824 1.55 maxv addr = ((u_long)pde) - KERNBASE;
825 1.64 maxv
826 1.6 bouyer /*
827 1.64 maxv * Enter L2 pages in L3. The real L2 kernel PD will be the last one
828 1.64 maxv * (so that pde[L2_SLOT_KERN] always points to the shadow).
829 1.6 bouyer */
830 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
831 1.6 bouyer /*
832 1.64 maxv * Xen doesn't want RW mappings in L3 entries, it'll add it
833 1.6 bouyer * itself.
834 1.6 bouyer */
835 1.6 bouyer pdtpe[i] = xpmap_ptom_masked(addr) | PG_k | PG_V;
836 1.6 bouyer }
837 1.6 bouyer addr += PAGE_SIZE;
838 1.6 bouyer pdtpe[3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
839 1.64 maxv #else
840 1.4 bouyer pde = bt_pgd;
841 1.64 maxv #endif
842 1.2 bouyer
843 1.2 bouyer /* Level 1 */
844 1.2 bouyer page = KERNTEXTOFF;
845 1.2 bouyer for (i = 0; i < new_count; i ++) {
846 1.6 bouyer vaddr_t cur_page = page;
847 1.2 bouyer
848 1.55 maxv pte = (pd_entry_t *)avail;
849 1.2 bouyer avail += PAGE_SIZE;
850 1.2 bouyer
851 1.2 bouyer memset(pte, 0, PAGE_SIZE);
852 1.55 maxv while (pl2_pi(page) == pl2_pi(cur_page)) {
853 1.2 bouyer if (page >= map_end) {
854 1.2 bouyer /* not mapped at all */
855 1.2 bouyer pte[pl1_pi(page)] = 0;
856 1.2 bouyer page += PAGE_SIZE;
857 1.2 bouyer continue;
858 1.2 bouyer }
859 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
860 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
861 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
862 1.2 bouyer }
863 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
864 1.12 cegger == xen_start_info.console.domU.mfn) {
865 1.2 bouyer xencons_interface = (void *)page;
866 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
867 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
868 1.2 bouyer }
869 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
870 1.7 bouyer == xen_start_info.store_mfn) {
871 1.2 bouyer xenstore_interface = (void *)page;
872 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
873 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
874 1.2 bouyer }
875 1.2 bouyer #ifdef DOM0OPS
876 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
877 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
878 1.2 bouyer pte[pl1_pi(page)] =
879 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
880 1.61 bouyer pte[pl1_pi(page)] |= pg_nx;
881 1.2 bouyer }
882 1.2 bouyer #endif
883 1.61 bouyer
884 1.4 bouyer pte[pl1_pi(page)] |= PG_k | PG_V;
885 1.61 bouyer if (page < (vaddr_t)&__rodata_start) {
886 1.61 bouyer /* Map the kernel text RX. */
887 1.56 maxv pte[pl1_pi(page)] |= PG_RO;
888 1.61 bouyer } else if (page >= (vaddr_t)&__rodata_start &&
889 1.61 bouyer page < (vaddr_t)&__data_start) {
890 1.61 bouyer /* Map the kernel rodata R. */
891 1.61 bouyer pte[pl1_pi(page)] |= PG_RO | pg_nx;
892 1.55 maxv } else if (page >= old_pgd &&
893 1.55 maxv page < old_pgd + (old_count * PAGE_SIZE)) {
894 1.61 bouyer /* Map the old page tables R. */
895 1.61 bouyer pte[pl1_pi(page)] |= PG_RO | pg_nx;
896 1.2 bouyer } else if (page >= new_pgd &&
897 1.6 bouyer page < new_pgd + ((new_count + l2_4_count) * PAGE_SIZE)) {
898 1.61 bouyer /* Map the new page tables R. */
899 1.61 bouyer pte[pl1_pi(page)] |= PG_RO | pg_nx;
900 1.41 cherry #ifdef i386
901 1.41 cherry } else if (page == (vaddr_t)tmpgdt) {
902 1.41 cherry /*
903 1.64 maxv * Map bootstrap gdt R/O. Later, we will re-add
904 1.64 maxv * this page to uvm after making it writable.
905 1.41 cherry */
906 1.41 cherry pte[pl1_pi(page)] = 0;
907 1.41 cherry page += PAGE_SIZE;
908 1.41 cherry continue;
909 1.64 maxv #endif
910 1.61 bouyer } else if (page >= (vaddr_t)&__data_start &&
911 1.61 bouyer page < (vaddr_t)&__kernel_end) {
912 1.61 bouyer /* Map the kernel data+bss RW. */
913 1.61 bouyer pte[pl1_pi(page)] |= PG_RW | pg_nx;
914 1.2 bouyer } else {
915 1.62 maxv /* Map the page RW. */
916 1.62 maxv pte[pl1_pi(page)] |= PG_RW | pg_nx;
917 1.2 bouyer }
918 1.64 maxv
919 1.2 bouyer page += PAGE_SIZE;
920 1.2 bouyer }
921 1.2 bouyer
922 1.64 maxv addr = ((u_long)pte) - KERNBASE;
923 1.2 bouyer pde[pl2_pi(cur_page)] =
924 1.4 bouyer xpmap_ptom_masked(addr) | PG_k | PG_RW | PG_V;
925 1.64 maxv
926 1.2 bouyer /* Mark readonly */
927 1.64 maxv xen_bt_set_readonly((vaddr_t)pte);
928 1.2 bouyer }
929 1.2 bouyer
930 1.2 bouyer /* Install recursive page tables mapping */
931 1.6 bouyer #ifdef PAE
932 1.6 bouyer /*
933 1.64 maxv * We need a shadow page for the kernel's L2 page.
934 1.6 bouyer * The real L2 kernel PD will be the last one (so that
935 1.64 maxv * pde[L2_SLOT_KERN] always points to the shadow).
936 1.6 bouyer */
937 1.6 bouyer memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
938 1.36 cherry cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
939 1.36 cherry cpu_info_primary.ci_kpm_pdirpa =
940 1.36 cherry (vaddr_t) cpu_info_primary.ci_kpm_pdir - KERNBASE;
941 1.6 bouyer
942 1.6 bouyer /*
943 1.64 maxv * We don't enter a recursive entry from the L3 PD. Instead, we enter
944 1.64 maxv * the first 4 L2 pages, which includes the kernel's L2 shadow. But we
945 1.64 maxv * have to enter the shadow after switching %cr3, or Xen will refcount
946 1.64 maxv * some PTEs with the wrong type.
947 1.6 bouyer */
948 1.6 bouyer addr = (u_long)pde - KERNBASE;
949 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
950 1.63 maxv pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_k | PG_V |
951 1.63 maxv pg_nx;
952 1.19 jym __PRINTK(("pde[%d] va %#" PRIxVADDR " pa %#" PRIxPADDR
953 1.19 jym " entry %#" PRIxPADDR "\n",
954 1.19 jym (int)(PDIR_SLOT_PTE + i), pde + PAGE_SIZE * i,
955 1.19 jym addr, pde[PDIR_SLOT_PTE + i]));
956 1.6 bouyer }
957 1.6 bouyer #if 0
958 1.6 bouyer addr += PAGE_SIZE; /* point to shadow L2 */
959 1.6 bouyer pde[PDIR_SLOT_PTE + 3] = xpmap_ptom_masked(addr) | PG_k | PG_V;
960 1.6 bouyer __PRINTK(("pde[%d] va 0x%lx pa 0x%lx entry 0x%" PRIx64 "\n",
961 1.6 bouyer (int)(PDIR_SLOT_PTE + 3), pde + PAGE_SIZE * 4, (long)addr,
962 1.6 bouyer (int64_t)pde[PDIR_SLOT_PTE + 3]));
963 1.6 bouyer #endif
964 1.14 jym /* Mark tables RO, and pin the kernel's shadow as L2 */
965 1.6 bouyer addr = (u_long)pde - KERNBASE;
966 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
967 1.6 bouyer xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
968 1.64 maxv #if 0
969 1.6 bouyer if (i == 2 || i == 3)
970 1.6 bouyer continue;
971 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", i, (int64_t)addr));
972 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
973 1.6 bouyer #endif
974 1.6 bouyer }
975 1.6 bouyer if (final) {
976 1.6 bouyer addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
977 1.19 jym __PRINTK(("pin L2 %d addr %#" PRIxPADDR "\n", 2, addr));
978 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
979 1.6 bouyer }
980 1.6 bouyer #if 0
981 1.6 bouyer addr = (u_long)pde - KERNBASE + 2 * PAGE_SIZE;
982 1.6 bouyer __PRINTK(("pin L2 %d addr 0x%" PRIx64 "\n", 2, (int64_t)addr));
983 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
984 1.6 bouyer #endif
985 1.6 bouyer #else /* PAE */
986 1.61 bouyer
987 1.61 bouyer /* Recursive entry in pmap_kernel(). */
988 1.61 bouyer bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE)
989 1.61 bouyer | PG_k | PG_RO | PG_V | pg_nx;
990 1.36 cherry #ifdef __x86_64__
991 1.61 bouyer /* Recursive entry in higher-level per-cpu PD. */
992 1.61 bouyer bt_cpu_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE)
993 1.61 bouyer | PG_k | PG_RO | PG_V | pg_nx;
994 1.61 bouyer #endif
995 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] va %#" PRIxVADDR " pa %#" PRIxPADDR
996 1.19 jym " entry %#" PRIxPADDR "\n", new_pgd, (paddr_t)new_pgd - KERNBASE,
997 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
998 1.61 bouyer
999 1.2 bouyer /* Mark tables RO */
1000 1.64 maxv xen_bt_set_readonly((vaddr_t)pde);
1001 1.6 bouyer #endif
1002 1.6 bouyer #if PTP_LEVELS > 2 || defined(PAE)
1003 1.64 maxv xen_bt_set_readonly((vaddr_t)pdtpe);
1004 1.4 bouyer #endif
1005 1.4 bouyer #if PTP_LEVELS > 3
1006 1.2 bouyer xen_bt_set_readonly(new_pgd);
1007 1.4 bouyer #endif
1008 1.61 bouyer
1009 1.2 bouyer /* Pin the PGD */
1010 1.26 jym __PRINTK(("pin PGD: %"PRIxVADDR"\n", new_pgd - KERNBASE));
1011 1.24 jym #ifdef __x86_64__
1012 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
1013 1.24 jym #elif PAE
1014 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
1015 1.6 bouyer #else
1016 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(new_pgd - KERNBASE));
1017 1.6 bouyer #endif
1018 1.21 jym
1019 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
1020 1.6 bouyer #ifdef PAE
1021 1.21 jym PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
1022 1.21 jym #else
1023 1.36 cherry PDPpaddr = (u_long)bt_pgd - KERNBASE;
1024 1.21 jym #endif
1025 1.21 jym
1026 1.2 bouyer /* Switch to new tables */
1027 1.14 jym __PRINTK(("switch to PGD\n"));
1028 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
1029 1.19 jym __PRINTK(("bt_pgd[PDIR_SLOT_PTE] now entry %#" PRIxPADDR "\n",
1030 1.19 jym bt_pgd[PDIR_SLOT_PTE]));
1031 1.21 jym
1032 1.6 bouyer #ifdef PAE
1033 1.6 bouyer if (final) {
1034 1.64 maxv /* Save the address of the L3 page */
1035 1.21 jym cpu_info_primary.ci_pae_l3_pdir = pdtpe;
1036 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
1037 1.21 jym
1038 1.64 maxv /* Now enter the kernel's PTE mappings */
1039 1.64 maxv addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
1040 1.6 bouyer xpq_queue_pte_update(
1041 1.64 maxv xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
1042 1.6 bouyer xpmap_ptom_masked(addr) | PG_k | PG_V);
1043 1.6 bouyer xpq_flush_queue();
1044 1.6 bouyer }
1045 1.36 cherry #elif defined(__x86_64__)
1046 1.36 cherry if (final) {
1047 1.64 maxv /* Save the address of the real per-cpu L4 pgd page */
1048 1.36 cherry cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
1049 1.36 cherry cpu_info_primary.ci_kpm_pdirpa = ((paddr_t) bt_cpu_pgd - KERNBASE);
1050 1.36 cherry }
1051 1.6 bouyer #endif
1052 1.51 christos __USE(pdtpe);
1053 1.6 bouyer
1054 1.2 bouyer /* Now we can safely reclaim space taken by old tables */
1055 1.2 bouyer
1056 1.14 jym __PRINTK(("unpin old PGD\n"));
1057 1.2 bouyer /* Unpin old PGD */
1058 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
1059 1.2 bouyer /* Mark old tables RW */
1060 1.2 bouyer page = old_pgd;
1061 1.64 maxv addr = (paddr_t)pde[pl2_pi(page)] & PG_FRAME;
1062 1.2 bouyer addr = xpmap_mtop(addr);
1063 1.64 maxv pte = (pd_entry_t *)((u_long)addr + KERNBASE);
1064 1.2 bouyer pte += pl1_pi(page);
1065 1.19 jym __PRINTK(("*pde %#" PRIxPADDR " addr %#" PRIxPADDR " pte %#lx\n",
1066 1.19 jym pde[pl2_pi(page)], addr, (long)pte));
1067 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
1068 1.6 bouyer addr = xpmap_ptom(((u_long) pte) - KERNBASE);
1069 1.19 jym XENPRINTK(("addr %#" PRIxPADDR " pte %#lx "
1070 1.19 jym "*pte %#" PRIxPADDR "\n",
1071 1.19 jym addr, (long)pte, *pte));
1072 1.6 bouyer xpq_queue_pte_update(addr, *pte | PG_RW);
1073 1.2 bouyer page += PAGE_SIZE;
1074 1.2 bouyer /*
1075 1.55 maxv * Our PTEs are contiguous so it's safe to just "++" here.
1076 1.2 bouyer */
1077 1.2 bouyer pte++;
1078 1.2 bouyer }
1079 1.2 bouyer xpq_flush_queue();
1080 1.2 bouyer }
1081 1.2 bouyer
1082 1.2 bouyer
1083 1.2 bouyer /*
1084 1.2 bouyer * Bootstrap helper functions
1085 1.2 bouyer */
1086 1.2 bouyer
1087 1.2 bouyer /*
1088 1.2 bouyer * Mark a page readonly
1089 1.2 bouyer * XXX: assuming vaddr = paddr + KERNBASE
1090 1.2 bouyer */
1091 1.2 bouyer
1092 1.2 bouyer static void
1093 1.64 maxv xen_bt_set_readonly(vaddr_t page)
1094 1.2 bouyer {
1095 1.2 bouyer pt_entry_t entry;
1096 1.2 bouyer
1097 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
1098 1.4 bouyer entry |= PG_k | PG_V;
1099 1.2 bouyer
1100 1.64 maxv HYPERVISOR_update_va_mapping(page, entry, UVMF_INVLPG);
1101 1.2 bouyer }
1102 1.4 bouyer
1103 1.4 bouyer #ifdef __x86_64__
1104 1.4 bouyer void
1105 1.4 bouyer xen_set_user_pgd(paddr_t page)
1106 1.4 bouyer {
1107 1.4 bouyer struct mmuext_op op;
1108 1.4 bouyer int s = splvm();
1109 1.4 bouyer
1110 1.4 bouyer xpq_flush_queue();
1111 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
1112 1.46 jym op.arg1.mfn = xpmap_ptom_masked(page) >> PAGE_SHIFT;
1113 1.64 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
1114 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
1115 1.19 jym " directory %#" PRIxPADDR, page);
1116 1.4 bouyer splx(s);
1117 1.4 bouyer }
1118 1.4 bouyer #endif /* __x86_64__ */
1119