Home | History | Annotate | Line # | Download | only in x86
x86_xpmap.c revision 1.74.2.2
      1  1.74.2.2  pgoyette /*	$NetBSD: x86_xpmap.c,v 1.74.2.2 2018/07/28 04:37:43 pgoyette Exp $	*/
      2      1.72      maxv 
      3      1.72      maxv /*
      4      1.72      maxv  * Copyright (c) 2017 The NetBSD Foundation, Inc.
      5      1.72      maxv  * All rights reserved.
      6      1.72      maxv  *
      7      1.72      maxv  * This code is derived from software contributed to The NetBSD Foundation
      8      1.72      maxv  * by Maxime Villard.
      9      1.72      maxv  *
     10      1.72      maxv  * Redistribution and use in source and binary forms, with or without
     11      1.72      maxv  * modification, are permitted provided that the following conditions
     12      1.72      maxv  * are met:
     13      1.72      maxv  * 1. Redistributions of source code must retain the above copyright
     14      1.72      maxv  *    notice, this list of conditions and the following disclaimer.
     15      1.72      maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.72      maxv  *    notice, this list of conditions and the following disclaimer in the
     17      1.72      maxv  *    documentation and/or other materials provided with the distribution.
     18      1.72      maxv  *
     19      1.72      maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20      1.72      maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21      1.72      maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22      1.72      maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23      1.72      maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24      1.72      maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25      1.72      maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26      1.72      maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27      1.72      maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28      1.72      maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29      1.72      maxv  * POSSIBILITY OF SUCH DAMAGE.
     30      1.72      maxv  */
     31       1.2    bouyer 
     32       1.2    bouyer /*
     33       1.2    bouyer  * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
     34       1.2    bouyer  *
     35       1.2    bouyer  * Permission to use, copy, modify, and distribute this software for any
     36       1.2    bouyer  * purpose with or without fee is hereby granted, provided that the above
     37       1.2    bouyer  * copyright notice and this permission notice appear in all copies.
     38       1.2    bouyer  *
     39       1.2    bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     40       1.2    bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     41       1.2    bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     42       1.2    bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     43       1.2    bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     44       1.2    bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     45       1.2    bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     46       1.2    bouyer  */
     47       1.2    bouyer 
     48       1.2    bouyer /*
     49       1.2    bouyer  * Copyright (c) 2006, 2007 Manuel Bouyer.
     50       1.2    bouyer  *
     51       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     52       1.2    bouyer  * modification, are permitted provided that the following conditions
     53       1.2    bouyer  * are met:
     54       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     55       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     56       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     57       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     58       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     59       1.2    bouyer  *
     60       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     61       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     62       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     63       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     64       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     65       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     66       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     67       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     68       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     69       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     70       1.2    bouyer  */
     71       1.2    bouyer 
     72       1.2    bouyer /*
     73       1.2    bouyer  * Copyright (c) 2004 Christian Limpach.
     74       1.2    bouyer  * All rights reserved.
     75       1.2    bouyer  *
     76       1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     77       1.2    bouyer  * modification, are permitted provided that the following conditions
     78       1.2    bouyer  * are met:
     79       1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     80       1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     81       1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     82       1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     83       1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     84       1.2    bouyer  *
     85       1.2    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     86       1.2    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     87       1.2    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     88       1.2    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     89       1.2    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     90       1.2    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     91       1.2    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     92       1.2    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     93       1.2    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     94       1.2    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     95       1.2    bouyer  */
     96       1.2    bouyer 
     97       1.2    bouyer #include <sys/cdefs.h>
     98  1.74.2.2  pgoyette __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.74.2.2 2018/07/28 04:37:43 pgoyette Exp $");
     99       1.2    bouyer 
    100       1.2    bouyer #include "opt_xen.h"
    101       1.4    bouyer #include "opt_ddb.h"
    102       1.4    bouyer #include "ksyms.h"
    103       1.2    bouyer 
    104       1.2    bouyer #include <sys/param.h>
    105       1.2    bouyer #include <sys/systm.h>
    106      1.38    cherry #include <sys/mutex.h>
    107      1.42    bouyer #include <sys/cpu.h>
    108       1.2    bouyer 
    109       1.2    bouyer #include <uvm/uvm.h>
    110       1.2    bouyer 
    111      1.42    bouyer #include <x86/pmap.h>
    112       1.2    bouyer #include <machine/gdt.h>
    113       1.2    bouyer #include <xen/xenfunc.h>
    114       1.2    bouyer 
    115       1.2    bouyer #include <dev/isa/isareg.h>
    116       1.2    bouyer #include <machine/isa_machdep.h>
    117       1.2    bouyer 
    118       1.2    bouyer #ifdef XENDEBUG
    119  1.74.2.2  pgoyette #define	__PRINTK(x) printk x
    120       1.2    bouyer #else
    121  1.74.2.2  pgoyette #define	__PRINTK(x)
    122       1.2    bouyer #endif
    123       1.2    bouyer 
    124      1.11       jym /* Xen requires the start_info struct to be page aligned */
    125      1.11       jym union start_info_union start_info_union __aligned(PAGE_SIZE);
    126      1.72      maxv 
    127      1.72      maxv volatile shared_info_t *HYPERVISOR_shared_info __read_mostly;
    128      1.72      maxv unsigned long *xpmap_phys_to_machine_mapping __read_mostly;
    129      1.72      maxv kmutex_t pte_lock __cacheline_aligned;
    130      1.68      maxv vaddr_t xen_dummy_page;
    131      1.72      maxv pt_entry_t xpmap_pg_nx __read_mostly;
    132      1.72      maxv 
    133      1.72      maxv #define XPQUEUE_SIZE 2048
    134      1.72      maxv static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
    135       1.2    bouyer 
    136       1.2    bouyer void xen_failsafe_handler(void);
    137       1.2    bouyer 
    138      1.64      maxv extern volatile struct xencons_interface *xencons_interface; /* XXX */
    139      1.64      maxv extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
    140      1.64      maxv 
    141      1.64      maxv static void xen_bt_set_readonly(vaddr_t);
    142      1.66      maxv static void xen_bootstrap_tables(vaddr_t, vaddr_t, size_t, size_t, bool);
    143      1.64      maxv 
    144      1.65      maxv vaddr_t xen_locore(void);
    145      1.64      maxv 
    146      1.48    bouyer /*
    147      1.48    bouyer  * kcpuset internally uses an array of uint32_t while xen uses an array of
    148      1.48    bouyer  * u_long. As we're little-endian we can cast one to the other.
    149      1.48    bouyer  */
    150      1.48    bouyer typedef union {
    151      1.48    bouyer #ifdef _LP64
    152      1.48    bouyer 	uint32_t xcpum_km[2];
    153      1.48    bouyer #else
    154      1.48    bouyer 	uint32_t xcpum_km[1];
    155      1.64      maxv #endif
    156      1.64      maxv 	u_long xcpum_xm;
    157      1.48    bouyer } xcpumask_t;
    158      1.48    bouyer 
    159       1.2    bouyer void
    160       1.2    bouyer xen_failsafe_handler(void)
    161       1.2    bouyer {
    162       1.2    bouyer 
    163       1.2    bouyer 	panic("xen_failsafe_handler called!\n");
    164       1.2    bouyer }
    165       1.2    bouyer 
    166       1.2    bouyer void
    167       1.2    bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
    168       1.2    bouyer {
    169       1.2    bouyer 	vaddr_t va;
    170       1.2    bouyer 	vaddr_t end;
    171       1.4    bouyer 	pt_entry_t *ptp;
    172       1.2    bouyer 	int s;
    173       1.2    bouyer 
    174       1.2    bouyer #ifdef __x86_64__
    175       1.2    bouyer 	end = base + (entries << 3);
    176       1.2    bouyer #else
    177       1.2    bouyer 	end = base + entries * sizeof(union descriptor);
    178       1.2    bouyer #endif
    179       1.2    bouyer 
    180       1.2    bouyer 	for (va = base; va < end; va += PAGE_SIZE) {
    181       1.2    bouyer 		KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
    182       1.2    bouyer 		ptp = kvtopte(va);
    183       1.4    bouyer 		pmap_pte_clearbits(ptp, PG_RW);
    184       1.2    bouyer 	}
    185  1.74.2.1  pgoyette 	s = splvm(); /* XXXSMP */
    186       1.2    bouyer 	xpq_queue_set_ldt(base, entries);
    187       1.2    bouyer 	splx(s);
    188       1.2    bouyer }
    189       1.2    bouyer 
    190       1.2    bouyer void
    191      1.35    cherry xpq_flush_queue(void)
    192      1.30    cherry {
    193      1.72      maxv 	mmu_update_t *xpq_queue;
    194      1.74      maxv 	int done = 0, ret;
    195      1.74      maxv 	size_t xpq_idx;
    196       1.2    bouyer 
    197      1.74      maxv 	xpq_idx = curcpu()->ci_xpq_idx;
    198      1.72      maxv 	xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    199      1.23       jym 
    200      1.35    cherry retry:
    201      1.73      maxv 	ret = HYPERVISOR_mmu_update(xpq_queue, xpq_idx, &done, DOMID_SELF);
    202      1.39    bouyer 
    203      1.73      maxv 	if (ret < 0 && xpq_idx != 0) {
    204      1.74      maxv 		printf("xpq_flush_queue: %zu entries (%d successful) on "
    205      1.39    bouyer 		    "cpu%d (%ld)\n",
    206      1.73      maxv 		    xpq_idx, done, curcpu()->ci_index, curcpu()->ci_cpuid);
    207      1.35    cherry 
    208      1.73      maxv 		if (done != 0) {
    209      1.73      maxv 			xpq_queue += done;
    210      1.73      maxv 			xpq_idx -= done;
    211      1.73      maxv 			done = 0;
    212      1.35    cherry 			goto retry;
    213      1.35    cherry 		}
    214      1.35    cherry 
    215      1.23       jym 		panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
    216       1.2    bouyer 	}
    217      1.74      maxv 	curcpu()->ci_xpq_idx = 0;
    218       1.2    bouyer }
    219       1.2    bouyer 
    220       1.2    bouyer static inline void
    221       1.2    bouyer xpq_increment_idx(void)
    222       1.2    bouyer {
    223       1.2    bouyer 
    224      1.74      maxv 	if (__predict_false(++curcpu()->ci_xpq_idx == XPQUEUE_SIZE))
    225       1.2    bouyer 		xpq_flush_queue();
    226       1.2    bouyer }
    227       1.2    bouyer 
    228       1.2    bouyer void
    229       1.2    bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
    230       1.2    bouyer {
    231      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    232      1.74      maxv 	size_t xpq_idx = curcpu()->ci_xpq_idx;
    233      1.35    cherry 
    234       1.2    bouyer 	xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
    235      1.45       jym 	xpq_queue[xpq_idx].val = pa >> PAGE_SHIFT;
    236       1.2    bouyer 	xpq_increment_idx();
    237       1.2    bouyer }
    238       1.2    bouyer 
    239       1.2    bouyer void
    240       1.6    bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
    241       1.2    bouyer {
    242      1.41    cherry 	mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
    243      1.74      maxv 	size_t xpq_idx = curcpu()->ci_xpq_idx;
    244      1.35    cherry 
    245      1.72      maxv 	xpq_queue[xpq_idx].ptr = ptr | MMU_NORMAL_PT_UPDATE;
    246       1.2    bouyer 	xpq_queue[xpq_idx].val = val;
    247       1.2    bouyer 	xpq_increment_idx();
    248       1.2    bouyer }
    249       1.2    bouyer 
    250       1.2    bouyer void
    251       1.2    bouyer xpq_queue_pt_switch(paddr_t pa)
    252       1.2    bouyer {
    253       1.2    bouyer 	struct mmuext_op op;
    254      1.72      maxv 
    255       1.2    bouyer 	xpq_flush_queue();
    256       1.2    bouyer 
    257       1.2    bouyer 	op.cmd = MMUEXT_NEW_BASEPTR;
    258       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    259       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    260      1.73      maxv 		panic(__func__);
    261       1.2    bouyer }
    262       1.2    bouyer 
    263       1.2    bouyer void
    264      1.24       jym xpq_queue_pin_table(paddr_t pa, int lvl)
    265       1.2    bouyer {
    266       1.2    bouyer 	struct mmuext_op op;
    267      1.29    cherry 
    268       1.2    bouyer 	xpq_flush_queue();
    269       1.2    bouyer 
    270      1.73      maxv 	op.cmd = lvl;
    271       1.6    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    272       1.6    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    273      1.73      maxv 		panic(__func__);
    274       1.6    bouyer }
    275       1.6    bouyer 
    276       1.2    bouyer void
    277       1.2    bouyer xpq_queue_unpin_table(paddr_t pa)
    278       1.2    bouyer {
    279       1.2    bouyer 	struct mmuext_op op;
    280      1.29    cherry 
    281       1.2    bouyer 	xpq_flush_queue();
    282       1.2    bouyer 
    283      1.73      maxv 	op.cmd = MMUEXT_UNPIN_TABLE;
    284       1.2    bouyer 	op.arg1.mfn = pa >> PAGE_SHIFT;
    285       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    286      1.73      maxv 		panic(__func__);
    287       1.2    bouyer }
    288       1.2    bouyer 
    289       1.2    bouyer void
    290       1.2    bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
    291       1.2    bouyer {
    292       1.2    bouyer 	struct mmuext_op op;
    293      1.29    cherry 
    294       1.2    bouyer 	xpq_flush_queue();
    295       1.2    bouyer 
    296       1.2    bouyer 	KASSERT(va == (va & ~PAGE_MASK));
    297       1.2    bouyer 	op.cmd = MMUEXT_SET_LDT;
    298       1.2    bouyer 	op.arg1.linear_addr = va;
    299       1.2    bouyer 	op.arg2.nr_ents = entries;
    300       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    301      1.73      maxv 		panic(__func__);
    302       1.2    bouyer }
    303       1.2    bouyer 
    304       1.2    bouyer void
    305       1.8    cegger xpq_queue_tlb_flush(void)
    306       1.2    bouyer {
    307       1.2    bouyer 	struct mmuext_op op;
    308      1.29    cherry 
    309       1.2    bouyer 	xpq_flush_queue();
    310       1.2    bouyer 
    311       1.2    bouyer 	op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
    312       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    313      1.73      maxv 		panic(__func__);
    314       1.2    bouyer }
    315       1.2    bouyer 
    316       1.2    bouyer void
    317       1.8    cegger xpq_flush_cache(void)
    318       1.2    bouyer {
    319  1.74.2.1  pgoyette 	int s = splvm(); /* XXXSMP */
    320      1.29    cherry 
    321       1.2    bouyer 	xpq_flush_queue();
    322       1.2    bouyer 
    323      1.52   jnemeth 	asm("wbinvd":::"memory");
    324      1.29    cherry 	splx(s); /* XXX: removeme */
    325       1.2    bouyer }
    326       1.2    bouyer 
    327       1.2    bouyer void
    328       1.2    bouyer xpq_queue_invlpg(vaddr_t va)
    329       1.2    bouyer {
    330       1.2    bouyer 	struct mmuext_op op;
    331      1.72      maxv 
    332       1.2    bouyer 	xpq_flush_queue();
    333       1.2    bouyer 
    334       1.2    bouyer 	op.cmd = MMUEXT_INVLPG_LOCAL;
    335       1.2    bouyer 	op.arg1.linear_addr = (va & ~PAGE_MASK);
    336       1.2    bouyer 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    337      1.73      maxv 		panic(__func__);
    338       1.2    bouyer }
    339       1.2    bouyer 
    340      1.29    cherry void
    341      1.43     rmind xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
    342      1.29    cherry {
    343      1.48    bouyer 	xcpumask_t xcpumask;
    344      1.29    cherry 	mmuext_op_t op;
    345      1.29    cherry 
    346      1.49     rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    347      1.44     rmind 
    348      1.29    cherry 	xpq_flush_queue();
    349      1.29    cherry 
    350      1.29    cherry 	op.cmd = MMUEXT_INVLPG_MULTI;
    351      1.29    cherry 	op.arg1.linear_addr = va;
    352      1.48    bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    353      1.29    cherry 
    354      1.72      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    355      1.73      maxv 		panic(__func__);
    356      1.29    cherry }
    357      1.29    cherry 
    358      1.29    cherry void
    359      1.29    cherry xen_bcast_invlpg(vaddr_t va)
    360      1.29    cherry {
    361      1.29    cherry 	mmuext_op_t op;
    362      1.29    cherry 
    363      1.29    cherry 	xpq_flush_queue();
    364      1.29    cherry 
    365      1.29    cherry 	op.cmd = MMUEXT_INVLPG_ALL;
    366      1.29    cherry 	op.arg1.linear_addr = va;
    367      1.29    cherry 
    368      1.72      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    369      1.73      maxv 		panic(__func__);
    370      1.29    cherry }
    371      1.29    cherry 
    372      1.29    cherry /* This is a synchronous call. */
    373      1.29    cherry void
    374      1.43     rmind xen_mcast_tlbflush(kcpuset_t *kc)
    375      1.29    cherry {
    376      1.48    bouyer 	xcpumask_t xcpumask;
    377      1.29    cherry 	mmuext_op_t op;
    378      1.29    cherry 
    379      1.49     rmind 	kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
    380      1.44     rmind 
    381      1.29    cherry 	xpq_flush_queue();
    382      1.29    cherry 
    383      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_MULTI;
    384      1.48    bouyer 	op.arg2.vcpumask = &xcpumask.xcpum_xm;
    385      1.29    cherry 
    386      1.72      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    387      1.73      maxv 		panic(__func__);
    388      1.29    cherry }
    389      1.29    cherry 
    390      1.29    cherry /* This is a synchronous call. */
    391      1.29    cherry void
    392      1.29    cherry xen_bcast_tlbflush(void)
    393      1.29    cherry {
    394      1.29    cherry 	mmuext_op_t op;
    395      1.29    cherry 
    396      1.29    cherry 	xpq_flush_queue();
    397      1.29    cherry 
    398      1.29    cherry 	op.cmd = MMUEXT_TLB_FLUSH_ALL;
    399      1.29    cherry 
    400      1.72      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    401      1.73      maxv 		panic(__func__);
    402      1.29    cherry }
    403      1.29    cherry 
    404      1.53    cherry void
    405      1.53    cherry xen_copy_page(paddr_t srcpa, paddr_t dstpa)
    406      1.53    cherry {
    407      1.53    cherry 	mmuext_op_t op;
    408      1.53    cherry 
    409      1.53    cherry 	op.cmd = MMUEXT_COPY_PAGE;
    410      1.53    cherry 	op.arg1.mfn = xpmap_ptom(dstpa) >> PAGE_SHIFT;
    411      1.53    cherry 	op.arg2.src_mfn = xpmap_ptom(srcpa) >> PAGE_SHIFT;
    412      1.53    cherry 
    413      1.73      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    414      1.53    cherry 		panic(__func__);
    415      1.53    cherry }
    416      1.53    cherry 
    417      1.53    cherry void
    418      1.53    cherry xen_pagezero(paddr_t pa)
    419      1.53    cherry {
    420      1.53    cherry 	mmuext_op_t op;
    421      1.53    cherry 
    422      1.53    cherry 	op.cmd = MMUEXT_CLEAR_PAGE;
    423      1.53    cherry 	op.arg1.mfn = xpmap_ptom(pa) >> PAGE_SHIFT;
    424      1.53    cherry 
    425      1.73      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    426      1.53    cherry 		panic(__func__);
    427      1.53    cherry }
    428      1.53    cherry 
    429       1.2    bouyer int
    430       1.6    bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
    431       1.2    bouyer {
    432       1.2    bouyer 	mmu_update_t op;
    433       1.2    bouyer 	int ok;
    434      1.29    cherry 
    435       1.2    bouyer 	xpq_flush_queue();
    436       1.2    bouyer 
    437       1.6    bouyer 	op.ptr = ptr;
    438       1.2    bouyer 	op.val = val;
    439       1.2    bouyer 	if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
    440       1.2    bouyer 		return EFAULT;
    441      1.72      maxv 	return 0;
    442       1.2    bouyer }
    443       1.2    bouyer 
    444       1.2    bouyer #if L2_SLOT_KERNBASE > 0
    445       1.2    bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
    446       1.2    bouyer #else
    447       1.2    bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
    448       1.2    bouyer #endif
    449       1.2    bouyer 
    450  1.74.2.2  pgoyette #ifdef __x86_64__
    451  1.74.2.2  pgoyette #define PDIRSZ	PTP_LEVELS
    452  1.74.2.2  pgoyette #else
    453       1.6    bouyer /*
    454      1.66      maxv  * For PAE, we consider a single contiguous L2 "superpage" of 4 pages, all of
    455      1.64      maxv  * them mapped by the L3 page. We also need a shadow page for L3[3].
    456  1.74.2.2  pgoyette  * XXX so why 6?
    457       1.6    bouyer  */
    458  1.74.2.2  pgoyette #define PDIRSZ	6
    459       1.6    bouyer #endif
    460       1.6    bouyer 
    461      1.64      maxv /*
    462      1.64      maxv  * Xen locore: get rid of the Xen bootstrap tables. Build and switch to new page
    463      1.64      maxv  * tables.
    464      1.68      maxv  *
    465      1.68      maxv  * Virtual address space of the kernel when leaving this function:
    466      1.68      maxv  * +--------------+------------------+-------------+------------+---------------
    467      1.72      maxv  * | KERNEL IMAGE | BOOTSTRAP TABLES | PROC0 UAREA | DUMMY PAGE | HYPER. SHARED
    468      1.68      maxv  * +--------------+------------------+-------------+------------+---------------
    469      1.68      maxv  *
    470      1.68      maxv  * ------+-----------------+-------------+
    471      1.68      maxv  *  INFO | EARLY ZERO PAGE | ISA I/O MEM |
    472      1.68      maxv  * ------+-----------------+-------------+
    473      1.68      maxv  *
    474      1.68      maxv  * DUMMY PAGE is either a PDG for amd64 or a GDT for i386.
    475      1.68      maxv  *
    476      1.68      maxv  * (HYPER. SHARED INFO + EARLY ZERO PAGE + ISA I/O MEM) have no physical
    477      1.68      maxv  * addresses preallocated.
    478      1.64      maxv  */
    479       1.2    bouyer vaddr_t
    480      1.65      maxv xen_locore(void)
    481       1.2    bouyer {
    482  1.74.2.2  pgoyette 	size_t nL2, oldcount, mapsize;
    483  1.74.2.2  pgoyette 	vaddr_t our_tables, xen_tables;
    484      1.70      maxv 	u_int descs[4];
    485       1.2    bouyer 
    486      1.54    bouyer 	xen_init_features();
    487      1.54    bouyer 
    488       1.6    bouyer 	xpmap_phys_to_machine_mapping =
    489       1.6    bouyer 	    (unsigned long *)xen_start_info.mfn_list;
    490       1.2    bouyer 
    491      1.70      maxv 	/* Set the NX/XD bit, if available. descs[3] = %edx. */
    492      1.70      maxv 	x86_cpuid(0x80000001, descs);
    493      1.70      maxv 	xpmap_pg_nx = (descs[3] & CPUID_NOX) ? PG_NX : 0;
    494      1.70      maxv 
    495       1.2    bouyer 	/* Space after Xen boostrap tables should be free */
    496  1.74.2.2  pgoyette 	xen_tables = xen_start_info.pt_base;
    497  1.74.2.2  pgoyette 	our_tables = xen_tables + (xen_start_info.nr_pt_frames * PAGE_SIZE);
    498       1.2    bouyer 
    499       1.4    bouyer 	/*
    500      1.64      maxv 	 * Calculate how much space we need. First, everything mapped before
    501      1.64      maxv 	 * the Xen bootstrap tables.
    502       1.4    bouyer 	 */
    503  1.74.2.2  pgoyette 	mapsize = xen_tables - KERNTEXTOFF;
    504  1.74.2.2  pgoyette 
    505  1.74.2.2  pgoyette 	/* After the tables we'll have:
    506       1.4    bouyer 	 *  - UAREA
    507       1.4    bouyer 	 *  - dummy user PGD (x86_64)
    508       1.4    bouyer 	 *  - HYPERVISOR_shared_info
    509      1.40    bouyer 	 *  - early_zerop
    510       1.4    bouyer 	 *  - ISA I/O mem (if needed)
    511       1.4    bouyer 	 */
    512      1.55      maxv 	mapsize += UPAGES * PAGE_SIZE;
    513       1.4    bouyer #ifdef __x86_64__
    514      1.55      maxv 	mapsize += PAGE_SIZE;
    515       1.4    bouyer #endif
    516      1.55      maxv 	mapsize += PAGE_SIZE;
    517      1.55      maxv 	mapsize += PAGE_SIZE;
    518       1.2    bouyer #ifdef DOM0OPS
    519      1.10    cegger 	if (xendomain_is_dom0()) {
    520       1.4    bouyer 		mapsize += IOM_SIZE;
    521       1.4    bouyer 	}
    522       1.4    bouyer #endif
    523       1.4    bouyer 
    524      1.64      maxv 	/*
    525      1.64      maxv 	 * At this point, mapsize doesn't include the table size.
    526      1.64      maxv 	 */
    527       1.4    bouyer #ifdef __x86_64__
    528  1.74.2.2  pgoyette 	nL2 = TABLE_L2_ENTRIES;
    529       1.4    bouyer #else
    530  1.74.2.2  pgoyette 	nL2 = (mapsize + (NBPD_L2 - 1)) >> L2_SHIFT;
    531      1.64      maxv #endif
    532      1.64      maxv 
    533      1.64      maxv 	/*
    534      1.64      maxv 	 * Now compute how many L2 pages we need exactly. This is useful only
    535      1.64      maxv 	 * on i386, since the initial count for amd64 is already enough.
    536      1.64      maxv 	 */
    537  1.74.2.2  pgoyette 	while (KERNTEXTOFF + mapsize + (nL2 + PDIRSZ) * PAGE_SIZE >
    538  1.74.2.2  pgoyette 	    KERNBASE + (nL2 << L2_SHIFT)) {
    539  1.74.2.2  pgoyette 		nL2++;
    540       1.2    bouyer 	}
    541      1.64      maxv 
    542      1.69      maxv #ifdef i386
    543       1.5    bouyer 	/*
    544      1.64      maxv 	 * One more L2 page: we'll allocate several pages after kva_start
    545       1.5    bouyer 	 * in pmap_bootstrap() before pmap_growkernel(), which have not been
    546       1.5    bouyer 	 * counted here. It's not a big issue to allocate one more L2 as
    547       1.5    bouyer 	 * pmap_growkernel() will be called anyway.
    548       1.5    bouyer 	 */
    549  1.74.2.2  pgoyette 	nL2++;
    550  1.74.2.2  pgoyette 	nkptp[1] = nL2;
    551       1.2    bouyer #endif
    552       1.2    bouyer 
    553       1.4    bouyer 	/*
    554      1.64      maxv 	 * Install bootstrap pages. We may need more L2 pages than will
    555      1.64      maxv 	 * have the final table here, as it's installed after the final table.
    556       1.4    bouyer 	 */
    557  1.74.2.2  pgoyette 	oldcount = nL2;
    558       1.4    bouyer 
    559       1.4    bouyer bootstrap_again:
    560      1.64      maxv 
    561      1.72      maxv 	/*
    562       1.2    bouyer 	 * Xen space we'll reclaim may not be enough for our new page tables,
    563      1.64      maxv 	 * move bootstrap tables if necessary.
    564       1.2    bouyer 	 */
    565  1.74.2.2  pgoyette 	if (our_tables < xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE))
    566  1.74.2.2  pgoyette 		our_tables = xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE);
    567      1.64      maxv 
    568      1.66      maxv 	/*
    569      1.66      maxv 	 * Make sure the number of L2 pages we have is enough to map everything
    570      1.66      maxv 	 * from KERNBASE to the bootstrap tables themselves.
    571      1.66      maxv 	 */
    572  1.74.2.2  pgoyette 	if (our_tables + ((oldcount + PDIRSZ) * PAGE_SIZE) >
    573      1.66      maxv 	    KERNBASE + (oldcount << L2_SHIFT)) {
    574       1.4    bouyer 		oldcount++;
    575       1.4    bouyer 		goto bootstrap_again;
    576       1.4    bouyer 	}
    577       1.2    bouyer 
    578       1.2    bouyer 	/* Create temporary tables */
    579  1.74.2.2  pgoyette 	xen_bootstrap_tables(xen_tables, our_tables,
    580      1.66      maxv 	    xen_start_info.nr_pt_frames, oldcount, false);
    581       1.2    bouyer 
    582       1.2    bouyer 	/* Create final tables */
    583  1.74.2.2  pgoyette 	xen_bootstrap_tables(our_tables, xen_tables,
    584  1.74.2.2  pgoyette 	    oldcount + PDIRSZ, nL2, true);
    585       1.2    bouyer 
    586      1.68      maxv 	/* Zero out PROC0 UAREA and DUMMY PAGE. */
    587  1.74.2.2  pgoyette 	memset((void *)(xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE)), 0,
    588      1.55      maxv 	    (UPAGES + 1) * PAGE_SIZE);
    589      1.28     rmind 
    590      1.28     rmind 	/* Finally, flush TLB. */
    591      1.28     rmind 	xpq_queue_tlb_flush();
    592      1.28     rmind 
    593  1.74.2.2  pgoyette 	return (xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE));
    594       1.2    bouyer }
    595       1.2    bouyer 
    596       1.2    bouyer /*
    597      1.55      maxv  * Build a new table and switch to it.
    598      1.55      maxv  * old_count is # of old tables (including PGD, PDTPE and PDE).
    599      1.55      maxv  * new_count is # of new tables (PTE only).
    600      1.55      maxv  * We assume the areas don't overlap.
    601       1.2    bouyer  */
    602       1.2    bouyer static void
    603      1.64      maxv xen_bootstrap_tables(vaddr_t old_pgd, vaddr_t new_pgd, size_t old_count,
    604      1.66      maxv     size_t new_count, bool final)
    605       1.2    bouyer {
    606       1.2    bouyer 	pd_entry_t *pdtpe, *pde, *pte;
    607      1.50       mrg 	pd_entry_t *bt_pgd;
    608       1.6    bouyer 	paddr_t addr;
    609      1.61    bouyer 	vaddr_t page, avail, map_end;
    610       1.2    bouyer 	int i;
    611      1.61    bouyer 	extern char __rodata_start;
    612       1.2    bouyer 	extern char __data_start;
    613      1.61    bouyer 	extern char __kernel_end;
    614      1.40    bouyer 	extern char *early_zerop; /* from pmap.c */
    615      1.72      maxv #ifdef i386
    616      1.72      maxv 	extern union descriptor tmpgdt[];
    617      1.72      maxv #endif
    618      1.55      maxv 
    619       1.2    bouyer 	/*
    620      1.66      maxv 	 * Layout of RW area after the kernel image:
    621      1.55      maxv 	 *     xencons_interface (if present)
    622      1.55      maxv 	 *     xenstore_interface (if present)
    623  1.74.2.2  pgoyette 	 *     table pages (new_count + PDIRSZ entries)
    624      1.64      maxv 	 * Extra mappings (only when final is true):
    625      1.55      maxv 	 *     UAREA
    626      1.64      maxv 	 *     dummy user PGD (x86_64 only) / GDT page (i386 only)
    627      1.55      maxv 	 *     HYPERVISOR_shared_info
    628      1.55      maxv 	 *     early_zerop
    629      1.55      maxv 	 *     ISA I/O mem (if needed)
    630       1.2    bouyer 	 */
    631  1.74.2.2  pgoyette 	map_end = new_pgd + ((new_count + PDIRSZ) * PAGE_SIZE);
    632       1.2    bouyer 	if (final) {
    633      1.68      maxv 		map_end += UPAGES * PAGE_SIZE;
    634      1.68      maxv 		xen_dummy_page = (vaddr_t)map_end;
    635      1.68      maxv 		map_end += PAGE_SIZE;
    636       1.4    bouyer 		HYPERVISOR_shared_info = (shared_info_t *)map_end;
    637      1.55      maxv 		map_end += PAGE_SIZE;
    638      1.40    bouyer 		early_zerop = (char *)map_end;
    639      1.55      maxv 		map_end += PAGE_SIZE;
    640       1.2    bouyer 	}
    641      1.55      maxv 
    642       1.4    bouyer 	/*
    643      1.64      maxv 	 * We always set atdevbase, as it's used by init386 to find the first
    644       1.4    bouyer 	 * available VA. map_end is updated only if we are dom0, so
    645       1.4    bouyer 	 * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
    646       1.4    bouyer 	 * this case.
    647       1.4    bouyer 	 */
    648      1.66      maxv 	if (final) {
    649       1.4    bouyer 		atdevbase = map_end;
    650       1.2    bouyer #ifdef DOM0OPS
    651      1.66      maxv 		if (xendomain_is_dom0()) {
    652      1.66      maxv 			/* ISA I/O mem */
    653      1.66      maxv 			map_end += IOM_SIZE;
    654      1.66      maxv 		}
    655      1.66      maxv #endif
    656       1.2    bouyer 	}
    657       1.2    bouyer 
    658      1.61    bouyer 	__PRINTK(("xen_bootstrap_tables map_end 0x%lx\n", map_end));
    659      1.19       jym 	__PRINTK(("console %#lx ", xen_start_info.console_mfn));
    660      1.19       jym 	__PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
    661       1.2    bouyer 
    662      1.72      maxv 	/*
    663      1.55      maxv 	 * Create bootstrap page tables. What we need:
    664       1.2    bouyer 	 * - a PGD (level 4)
    665       1.2    bouyer 	 * - a PDTPE (level 3)
    666      1.55      maxv 	 * - a PDE (level 2)
    667       1.2    bouyer 	 * - some PTEs (level 1)
    668       1.2    bouyer 	 */
    669      1.72      maxv 
    670      1.55      maxv 	bt_pgd = (pd_entry_t *)new_pgd;
    671      1.55      maxv 	memset(bt_pgd, 0, PAGE_SIZE);
    672       1.2    bouyer 	avail = new_pgd + PAGE_SIZE;
    673      1.55      maxv 
    674  1.74.2.2  pgoyette #ifdef __x86_64__
    675      1.64      maxv 	/* Per-cpu L4 */
    676      1.36    cherry 	pd_entry_t *bt_cpu_pgd = bt_pgd;
    677      1.64      maxv 	/* pmap_kernel() "shadow" L4 */
    678      1.55      maxv 	bt_pgd = (pd_entry_t *)avail;
    679      1.36    cherry 	memset(bt_pgd, 0, PAGE_SIZE);
    680      1.36    cherry 	avail += PAGE_SIZE;
    681      1.36    cherry 
    682      1.64      maxv 	/* Install L3 */
    683      1.55      maxv 	pdtpe = (pd_entry_t *)avail;
    684      1.55      maxv 	memset(pdtpe, 0, PAGE_SIZE);
    685       1.2    bouyer 	avail += PAGE_SIZE;
    686       1.2    bouyer 
    687      1.55      maxv 	addr = ((u_long)pdtpe) - KERNBASE;
    688      1.67      maxv 	bt_pgd[pl4_pi(KERNTEXTOFF)] = bt_cpu_pgd[pl4_pi(KERNTEXTOFF)] =
    689      1.72      maxv 	    xpmap_ptom_masked(addr) | PG_V | PG_RW;
    690       1.2    bouyer 
    691       1.2    bouyer 	/* Level 2 */
    692      1.55      maxv 	pde = (pd_entry_t *)avail;
    693       1.2    bouyer 	memset(pde, 0, PAGE_SIZE);
    694       1.2    bouyer 	avail += PAGE_SIZE;
    695       1.2    bouyer 
    696      1.55      maxv 	addr = ((u_long)pde) - KERNBASE;
    697      1.67      maxv 	pdtpe[pl3_pi(KERNTEXTOFF)] =
    698      1.72      maxv 	    xpmap_ptom_masked(addr) | PG_V | PG_RW;
    699  1.74.2.2  pgoyette #else
    700  1.74.2.2  pgoyette 	pdtpe = bt_pgd;
    701  1.74.2.2  pgoyette 
    702      1.69      maxv 	/*
    703      1.69      maxv 	 * Our PAE-style level 2, 5 contiguous pages (4 L2 + 1 shadow).
    704      1.69      maxv 	 *                  +-----------------+----------------+---------+
    705      1.69      maxv 	 * Physical layout: | 3 * USERLAND L2 | L2 KERN SHADOW | L2 KERN |
    706      1.69      maxv 	 *                  +-----------------+----------------+---------+
    707      1.69      maxv 	 * However, we enter pdtpte[3] into L2 KERN, and not L2 KERN SHADOW.
    708      1.69      maxv 	 * This way, pde[L2_SLOT_KERN] always points to the shadow.
    709      1.69      maxv 	 */
    710      1.55      maxv 	pde = (pd_entry_t *)avail;
    711       1.6    bouyer 	memset(pde, 0, PAGE_SIZE * 5);
    712       1.6    bouyer 	avail += PAGE_SIZE * 5;
    713      1.64      maxv 
    714       1.6    bouyer 	/*
    715      1.69      maxv 	 * Link L2 pages in L3, with a special case for L2 KERN. Xen doesn't
    716      1.69      maxv 	 * want RW permissions in L3 entries, it'll add them itself.
    717       1.6    bouyer 	 */
    718      1.69      maxv 	addr = ((u_long)pde) - KERNBASE;
    719       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    720      1.72      maxv 		pdtpe[i] = xpmap_ptom_masked(addr) | PG_V;
    721       1.6    bouyer 	}
    722       1.6    bouyer 	addr += PAGE_SIZE;
    723      1.72      maxv 	pdtpe[3] = xpmap_ptom_masked(addr) | PG_V;
    724      1.64      maxv #endif
    725       1.2    bouyer 
    726       1.2    bouyer 	/* Level 1 */
    727       1.2    bouyer 	page = KERNTEXTOFF;
    728       1.2    bouyer 	for (i = 0; i < new_count; i ++) {
    729       1.6    bouyer 		vaddr_t cur_page = page;
    730       1.2    bouyer 
    731      1.55      maxv 		pte = (pd_entry_t *)avail;
    732       1.2    bouyer 		avail += PAGE_SIZE;
    733       1.2    bouyer 
    734       1.2    bouyer 		memset(pte, 0, PAGE_SIZE);
    735      1.55      maxv 		while (pl2_pi(page) == pl2_pi(cur_page)) {
    736       1.2    bouyer 			if (page >= map_end) {
    737       1.2    bouyer 				/* not mapped at all */
    738       1.2    bouyer 				pte[pl1_pi(page)] = 0;
    739       1.2    bouyer 				page += PAGE_SIZE;
    740       1.2    bouyer 				continue;
    741       1.2    bouyer 			}
    742       1.2    bouyer 			pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
    743       1.2    bouyer 			if (page == (vaddr_t)HYPERVISOR_shared_info) {
    744       1.2    bouyer 				pte[pl1_pi(page)] = xen_start_info.shared_info;
    745       1.2    bouyer 			}
    746       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    747      1.12    cegger 			    == xen_start_info.console.domU.mfn) {
    748       1.2    bouyer 				xencons_interface = (void *)page;
    749      1.19       jym 				pte[pl1_pi(page)] = xen_start_info.console_mfn;
    750       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    751       1.2    bouyer 			}
    752       1.7    bouyer 			if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
    753       1.7    bouyer 			    == xen_start_info.store_mfn) {
    754       1.2    bouyer 				xenstore_interface = (void *)page;
    755       1.6    bouyer 				pte[pl1_pi(page)] = xen_start_info.store_mfn;
    756       1.6    bouyer 				pte[pl1_pi(page)] <<= PAGE_SHIFT;
    757       1.2    bouyer 			}
    758       1.2    bouyer #ifdef DOM0OPS
    759       1.2    bouyer 			if (page >= (vaddr_t)atdevbase &&
    760       1.2    bouyer 			    page < (vaddr_t)atdevbase + IOM_SIZE) {
    761       1.2    bouyer 				pte[pl1_pi(page)] =
    762       1.2    bouyer 				    IOM_BEGIN + (page - (vaddr_t)atdevbase);
    763      1.70      maxv 				pte[pl1_pi(page)] |= xpmap_pg_nx;
    764       1.2    bouyer 			}
    765       1.2    bouyer #endif
    766      1.61    bouyer 
    767      1.72      maxv 			pte[pl1_pi(page)] |= PG_V;
    768      1.61    bouyer 			if (page < (vaddr_t)&__rodata_start) {
    769      1.61    bouyer 				/* Map the kernel text RX. */
    770      1.56      maxv 				pte[pl1_pi(page)] |= PG_RO;
    771      1.61    bouyer 			} else if (page >= (vaddr_t)&__rodata_start &&
    772      1.61    bouyer 			    page < (vaddr_t)&__data_start) {
    773      1.61    bouyer 				/* Map the kernel rodata R. */
    774      1.70      maxv 				pte[pl1_pi(page)] |= PG_RO | xpmap_pg_nx;
    775      1.55      maxv 			} else if (page >= old_pgd &&
    776      1.55      maxv 			    page < old_pgd + (old_count * PAGE_SIZE)) {
    777      1.61    bouyer 				/* Map the old page tables R. */
    778      1.70      maxv 				pte[pl1_pi(page)] |= PG_RO | xpmap_pg_nx;
    779       1.2    bouyer 			} else if (page >= new_pgd &&
    780  1.74.2.2  pgoyette 			    page < new_pgd + ((new_count + PDIRSZ) * PAGE_SIZE)) {
    781      1.61    bouyer 				/* Map the new page tables R. */
    782      1.70      maxv 				pte[pl1_pi(page)] |= PG_RO | xpmap_pg_nx;
    783      1.41    cherry #ifdef i386
    784      1.41    cherry 			} else if (page == (vaddr_t)tmpgdt) {
    785      1.41    cherry 				/*
    786      1.64      maxv 				 * Map bootstrap gdt R/O. Later, we will re-add
    787      1.64      maxv 				 * this page to uvm after making it writable.
    788      1.41    cherry 				 */
    789      1.41    cherry 				pte[pl1_pi(page)] = 0;
    790      1.41    cherry 				page += PAGE_SIZE;
    791      1.41    cherry 				continue;
    792      1.64      maxv #endif
    793      1.61    bouyer 			} else if (page >= (vaddr_t)&__data_start &&
    794      1.61    bouyer 			    page < (vaddr_t)&__kernel_end) {
    795      1.61    bouyer 				/* Map the kernel data+bss RW. */
    796      1.70      maxv 				pte[pl1_pi(page)] |= PG_RW | xpmap_pg_nx;
    797       1.2    bouyer 			} else {
    798      1.62      maxv 				/* Map the page RW. */
    799      1.70      maxv 				pte[pl1_pi(page)] |= PG_RW | xpmap_pg_nx;
    800       1.2    bouyer 			}
    801      1.64      maxv 
    802       1.2    bouyer 			page += PAGE_SIZE;
    803       1.2    bouyer 		}
    804       1.2    bouyer 
    805      1.64      maxv 		addr = ((u_long)pte) - KERNBASE;
    806       1.2    bouyer 		pde[pl2_pi(cur_page)] =
    807      1.72      maxv 		    xpmap_ptom_masked(addr) | PG_RW | PG_V;
    808      1.64      maxv 
    809       1.2    bouyer 		/* Mark readonly */
    810      1.64      maxv 		xen_bt_set_readonly((vaddr_t)pte);
    811       1.2    bouyer 	}
    812       1.2    bouyer 
    813       1.2    bouyer 	/* Install recursive page tables mapping */
    814  1.74.2.2  pgoyette #ifdef __x86_64__
    815  1.74.2.2  pgoyette 	/* Recursive entry in pmap_kernel(). */
    816  1.74.2.2  pgoyette 	bt_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_pgd - KERNBASE)
    817  1.74.2.2  pgoyette 	    | PG_RO | PG_V | xpmap_pg_nx;
    818  1.74.2.2  pgoyette 	/* Recursive entry in higher-level per-cpu PD. */
    819  1.74.2.2  pgoyette 	bt_cpu_pgd[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)bt_cpu_pgd - KERNBASE)
    820  1.74.2.2  pgoyette 	    | PG_RO | PG_V | xpmap_pg_nx;
    821  1.74.2.2  pgoyette 
    822  1.74.2.2  pgoyette 	/* Mark tables RO */
    823  1.74.2.2  pgoyette 	xen_bt_set_readonly((vaddr_t)pde);
    824  1.74.2.2  pgoyette #else
    825      1.69      maxv 	/* Copy L2 KERN into L2 KERN SHADOW, and reference the latter in cpu0. */
    826       1.6    bouyer 	memcpy(&pde[L2_SLOT_KERN + NPDPG], &pde[L2_SLOT_KERN], PAGE_SIZE);
    827      1.36    cherry 	cpu_info_primary.ci_kpm_pdir = &pde[L2_SLOT_KERN + NPDPG];
    828      1.36    cherry 	cpu_info_primary.ci_kpm_pdirpa =
    829      1.69      maxv 	    (vaddr_t)cpu_info_primary.ci_kpm_pdir - KERNBASE;
    830       1.6    bouyer 
    831       1.6    bouyer 	/*
    832      1.64      maxv 	 * We don't enter a recursive entry from the L3 PD. Instead, we enter
    833      1.64      maxv 	 * the first 4 L2 pages, which includes the kernel's L2 shadow. But we
    834      1.64      maxv 	 * have to enter the shadow after switching %cr3, or Xen will refcount
    835      1.64      maxv 	 * some PTEs with the wrong type.
    836       1.6    bouyer 	 */
    837       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
    838       1.6    bouyer 	for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
    839      1.72      maxv 		pde[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PG_V |
    840      1.70      maxv 		    xpmap_pg_nx;
    841       1.6    bouyer 	}
    842      1.69      maxv 
    843      1.69      maxv 	/* Mark tables RO, and pin L2 KERN SHADOW. */
    844       1.6    bouyer 	addr = (u_long)pde - KERNBASE;
    845       1.6    bouyer 	for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
    846       1.6    bouyer 		xen_bt_set_readonly(((vaddr_t)pde) + PAGE_SIZE * i);
    847       1.6    bouyer 	}
    848       1.6    bouyer 	if (final) {
    849       1.6    bouyer 		addr = (u_long)pde - KERNBASE + 3 * PAGE_SIZE;
    850      1.24       jym 		xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
    851       1.6    bouyer 	}
    852      1.61    bouyer #endif
    853      1.61    bouyer 
    854      1.64      maxv 	xen_bt_set_readonly((vaddr_t)pdtpe);
    855  1.74.2.2  pgoyette #ifdef __x86_64__
    856       1.2    bouyer 	xen_bt_set_readonly(new_pgd);
    857       1.4    bouyer #endif
    858      1.61    bouyer 
    859       1.2    bouyer 	/* Pin the PGD */
    860      1.24       jym #ifdef __x86_64__
    861      1.24       jym 	xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    862       1.6    bouyer #else
    863  1.74.2.2  pgoyette 	xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
    864       1.6    bouyer #endif
    865      1.21       jym 
    866       1.4    bouyer 	/* Save phys. addr of PDP, for libkvm. */
    867  1.74.2.2  pgoyette #ifdef __x86_64__
    868      1.36    cherry 	PDPpaddr = (u_long)bt_pgd - KERNBASE;
    869  1.74.2.2  pgoyette #else
    870  1.74.2.2  pgoyette 	PDPpaddr = (u_long)pde - KERNBASE; /* PDP is the L2 with PAE */
    871      1.21       jym #endif
    872      1.21       jym 
    873       1.2    bouyer 	/* Switch to new tables */
    874       1.2    bouyer 	xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
    875      1.21       jym 
    876       1.6    bouyer 	if (final) {
    877  1.74.2.2  pgoyette #ifdef __x86_64__
    878  1.74.2.2  pgoyette 		/* Save the address of the real per-cpu L4 page. */
    879  1.74.2.2  pgoyette 		cpu_info_primary.ci_kpm_pdir = bt_cpu_pgd;
    880  1.74.2.2  pgoyette 		cpu_info_primary.ci_kpm_pdirpa = ((paddr_t)bt_cpu_pgd - KERNBASE);
    881  1.74.2.2  pgoyette #else
    882      1.64      maxv 		/* Save the address of the L3 page */
    883      1.21       jym 		cpu_info_primary.ci_pae_l3_pdir = pdtpe;
    884      1.21       jym 		cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
    885      1.21       jym 
    886      1.64      maxv 		/* Now enter the kernel's PTE mappings */
    887      1.64      maxv 		addr = (u_long)pde - KERNBASE + PAGE_SIZE * 3;
    888       1.6    bouyer 		xpq_queue_pte_update(
    889      1.64      maxv 		    xpmap_ptom(((vaddr_t)&pde[PDIR_SLOT_PTE + 3]) - KERNBASE),
    890      1.72      maxv 		    xpmap_ptom_masked(addr) | PG_V);
    891       1.6    bouyer 		xpq_flush_queue();
    892       1.6    bouyer #endif
    893  1.74.2.2  pgoyette 	}
    894       1.6    bouyer 
    895      1.66      maxv 	/*
    896      1.66      maxv 	 * Now we can safely reclaim the space taken by the old tables.
    897      1.66      maxv 	 */
    898      1.66      maxv 
    899       1.2    bouyer 	/* Unpin old PGD */
    900       1.2    bouyer 	xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
    901      1.66      maxv 
    902       1.2    bouyer 	/* Mark old tables RW */
    903       1.2    bouyer 	page = old_pgd;
    904      1.66      maxv 	addr = xpmap_mtop((paddr_t)pde[pl2_pi(page)] & PG_FRAME);
    905      1.64      maxv 	pte = (pd_entry_t *)((u_long)addr + KERNBASE);
    906       1.2    bouyer 	pte += pl1_pi(page);
    907       1.2    bouyer 	while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
    908      1.66      maxv 		addr = xpmap_ptom(((u_long)pte) - KERNBASE);
    909       1.6    bouyer 		xpq_queue_pte_update(addr, *pte | PG_RW);
    910       1.2    bouyer 		page += PAGE_SIZE;
    911      1.72      maxv 		/*
    912      1.55      maxv 		 * Our PTEs are contiguous so it's safe to just "++" here.
    913       1.2    bouyer 		 */
    914       1.2    bouyer 		pte++;
    915       1.2    bouyer 	}
    916       1.2    bouyer 	xpq_flush_queue();
    917       1.2    bouyer }
    918       1.2    bouyer 
    919       1.2    bouyer /*
    920      1.70      maxv  * Mark a page read-only, assuming vaddr = paddr + KERNBASE.
    921       1.2    bouyer  */
    922       1.2    bouyer static void
    923      1.64      maxv xen_bt_set_readonly(vaddr_t page)
    924       1.2    bouyer {
    925       1.2    bouyer 	pt_entry_t entry;
    926       1.2    bouyer 
    927       1.2    bouyer 	entry = xpmap_ptom_masked(page - KERNBASE);
    928      1.72      maxv 	entry |= PG_V | xpmap_pg_nx;
    929       1.2    bouyer 
    930      1.64      maxv 	HYPERVISOR_update_va_mapping(page, entry, UVMF_INVLPG);
    931       1.2    bouyer }
    932       1.4    bouyer 
    933       1.4    bouyer #ifdef __x86_64__
    934       1.4    bouyer void
    935       1.4    bouyer xen_set_user_pgd(paddr_t page)
    936       1.4    bouyer {
    937       1.4    bouyer 	struct mmuext_op op;
    938  1.74.2.1  pgoyette 	int s = splvm(); /* XXXSMP */
    939       1.4    bouyer 
    940       1.4    bouyer 	xpq_flush_queue();
    941       1.4    bouyer 	op.cmd = MMUEXT_NEW_USER_BASEPTR;
    942      1.46       jym 	op.arg1.mfn = xpmap_ptom_masked(page) >> PAGE_SHIFT;
    943      1.64      maxv 	if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
    944       1.4    bouyer 		panic("xen_set_user_pgd: failed to install new user page"
    945      1.19       jym 			" directory %#" PRIxPADDR, page);
    946       1.4    bouyer 	splx(s);
    947       1.4    bouyer }
    948       1.4    bouyer #endif /* __x86_64__ */
    949