x86_xpmap.c revision 1.86 1 1.86 bouyer /* $NetBSD: x86_xpmap.c,v 1.86 2020/05/02 16:44:36 bouyer Exp $ */
2 1.72 maxv
3 1.72 maxv /*
4 1.72 maxv * Copyright (c) 2017 The NetBSD Foundation, Inc.
5 1.72 maxv * All rights reserved.
6 1.72 maxv *
7 1.72 maxv * This code is derived from software contributed to The NetBSD Foundation
8 1.72 maxv * by Maxime Villard.
9 1.72 maxv *
10 1.72 maxv * Redistribution and use in source and binary forms, with or without
11 1.72 maxv * modification, are permitted provided that the following conditions
12 1.72 maxv * are met:
13 1.72 maxv * 1. Redistributions of source code must retain the above copyright
14 1.72 maxv * notice, this list of conditions and the following disclaimer.
15 1.72 maxv * 2. Redistributions in binary form must reproduce the above copyright
16 1.72 maxv * notice, this list of conditions and the following disclaimer in the
17 1.72 maxv * documentation and/or other materials provided with the distribution.
18 1.72 maxv *
19 1.72 maxv * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.72 maxv * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.72 maxv * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.72 maxv * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.72 maxv * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.72 maxv * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.72 maxv * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.72 maxv * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.72 maxv * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.72 maxv * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.72 maxv * POSSIBILITY OF SUCH DAMAGE.
30 1.72 maxv */
31 1.2 bouyer
32 1.2 bouyer /*
33 1.2 bouyer * Copyright (c) 2006 Mathieu Ropert <mro (at) adviseo.fr>
34 1.2 bouyer *
35 1.2 bouyer * Permission to use, copy, modify, and distribute this software for any
36 1.2 bouyer * purpose with or without fee is hereby granted, provided that the above
37 1.2 bouyer * copyright notice and this permission notice appear in all copies.
38 1.2 bouyer *
39 1.2 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
40 1.2 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
41 1.2 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
42 1.2 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
43 1.2 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
44 1.2 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
45 1.2 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
46 1.2 bouyer */
47 1.2 bouyer
48 1.2 bouyer /*
49 1.2 bouyer * Copyright (c) 2006, 2007 Manuel Bouyer.
50 1.2 bouyer *
51 1.2 bouyer * Redistribution and use in source and binary forms, with or without
52 1.2 bouyer * modification, are permitted provided that the following conditions
53 1.2 bouyer * are met:
54 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
55 1.2 bouyer * notice, this list of conditions and the following disclaimer.
56 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
57 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
58 1.2 bouyer * documentation and/or other materials provided with the distribution.
59 1.2 bouyer *
60 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
61 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
62 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
63 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
64 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
65 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
66 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
67 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
68 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
69 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
70 1.2 bouyer */
71 1.2 bouyer
72 1.2 bouyer /*
73 1.2 bouyer * Copyright (c) 2004 Christian Limpach.
74 1.2 bouyer * All rights reserved.
75 1.2 bouyer *
76 1.2 bouyer * Redistribution and use in source and binary forms, with or without
77 1.2 bouyer * modification, are permitted provided that the following conditions
78 1.2 bouyer * are met:
79 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
80 1.2 bouyer * notice, this list of conditions and the following disclaimer.
81 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
82 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
83 1.2 bouyer * documentation and/or other materials provided with the distribution.
84 1.2 bouyer *
85 1.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
86 1.2 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
87 1.2 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
88 1.2 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
89 1.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
90 1.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
91 1.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
92 1.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
93 1.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
94 1.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
95 1.2 bouyer */
96 1.2 bouyer
97 1.2 bouyer #include <sys/cdefs.h>
98 1.86 bouyer __KERNEL_RCSID(0, "$NetBSD: x86_xpmap.c,v 1.86 2020/05/02 16:44:36 bouyer Exp $");
99 1.2 bouyer
100 1.2 bouyer #include "opt_xen.h"
101 1.4 bouyer #include "opt_ddb.h"
102 1.4 bouyer #include "ksyms.h"
103 1.2 bouyer
104 1.2 bouyer #include <sys/param.h>
105 1.2 bouyer #include <sys/systm.h>
106 1.38 cherry #include <sys/mutex.h>
107 1.42 bouyer #include <sys/cpu.h>
108 1.2 bouyer
109 1.2 bouyer #include <uvm/uvm.h>
110 1.2 bouyer
111 1.42 bouyer #include <x86/pmap.h>
112 1.2 bouyer #include <machine/gdt.h>
113 1.2 bouyer #include <xen/xenfunc.h>
114 1.2 bouyer
115 1.2 bouyer #include <dev/isa/isareg.h>
116 1.2 bouyer #include <machine/isa_machdep.h>
117 1.2 bouyer
118 1.2 bouyer #ifdef XENDEBUG
119 1.78 maxv #define __PRINTK(x) printk x
120 1.2 bouyer #else
121 1.78 maxv #define __PRINTK(x)
122 1.2 bouyer #endif
123 1.2 bouyer
124 1.11 jym /* Xen requires the start_info struct to be page aligned */
125 1.11 jym union start_info_union start_info_union __aligned(PAGE_SIZE);
126 1.72 maxv
127 1.72 maxv volatile shared_info_t *HYPERVISOR_shared_info __read_mostly;
128 1.72 maxv unsigned long *xpmap_phys_to_machine_mapping __read_mostly;
129 1.72 maxv kmutex_t pte_lock __cacheline_aligned;
130 1.68 maxv vaddr_t xen_dummy_page;
131 1.72 maxv pt_entry_t xpmap_pg_nx __read_mostly;
132 1.72 maxv
133 1.72 maxv #define XPQUEUE_SIZE 2048
134 1.72 maxv static mmu_update_t xpq_queue_array[MAXCPUS][XPQUEUE_SIZE];
135 1.2 bouyer
136 1.2 bouyer void xen_failsafe_handler(void);
137 1.2 bouyer
138 1.64 maxv extern struct xenstore_domain_interface *xenstore_interface; /* XXX */
139 1.64 maxv
140 1.64 maxv static void xen_bt_set_readonly(vaddr_t);
141 1.66 maxv static void xen_bootstrap_tables(vaddr_t, vaddr_t, size_t, size_t, bool);
142 1.64 maxv
143 1.65 maxv vaddr_t xen_locore(void);
144 1.64 maxv
145 1.48 bouyer /*
146 1.48 bouyer * kcpuset internally uses an array of uint32_t while xen uses an array of
147 1.48 bouyer * u_long. As we're little-endian we can cast one to the other.
148 1.48 bouyer */
149 1.48 bouyer typedef union {
150 1.48 bouyer #ifdef _LP64
151 1.48 bouyer uint32_t xcpum_km[2];
152 1.48 bouyer #else
153 1.48 bouyer uint32_t xcpum_km[1];
154 1.64 maxv #endif
155 1.64 maxv u_long xcpum_xm;
156 1.48 bouyer } xcpumask_t;
157 1.48 bouyer
158 1.2 bouyer void
159 1.2 bouyer xen_failsafe_handler(void)
160 1.2 bouyer {
161 1.2 bouyer
162 1.2 bouyer panic("xen_failsafe_handler called!\n");
163 1.2 bouyer }
164 1.2 bouyer
165 1.2 bouyer void
166 1.2 bouyer xen_set_ldt(vaddr_t base, uint32_t entries)
167 1.2 bouyer {
168 1.2 bouyer vaddr_t va;
169 1.2 bouyer vaddr_t end;
170 1.4 bouyer pt_entry_t *ptp;
171 1.2 bouyer int s;
172 1.2 bouyer
173 1.2 bouyer #ifdef __x86_64__
174 1.2 bouyer end = base + (entries << 3);
175 1.2 bouyer #else
176 1.2 bouyer end = base + entries * sizeof(union descriptor);
177 1.2 bouyer #endif
178 1.2 bouyer
179 1.2 bouyer for (va = base; va < end; va += PAGE_SIZE) {
180 1.2 bouyer KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
181 1.2 bouyer ptp = kvtopte(va);
182 1.84 maxv pmap_pte_clearbits(ptp, PTE_W);
183 1.2 bouyer }
184 1.75 jdolecek s = splvm(); /* XXXSMP */
185 1.2 bouyer xpq_queue_set_ldt(base, entries);
186 1.2 bouyer splx(s);
187 1.2 bouyer }
188 1.2 bouyer
189 1.2 bouyer void
190 1.35 cherry xpq_flush_queue(void)
191 1.30 cherry {
192 1.72 maxv mmu_update_t *xpq_queue;
193 1.74 maxv int done = 0, ret;
194 1.74 maxv size_t xpq_idx;
195 1.2 bouyer
196 1.74 maxv xpq_idx = curcpu()->ci_xpq_idx;
197 1.72 maxv xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
198 1.23 jym
199 1.35 cherry retry:
200 1.73 maxv ret = HYPERVISOR_mmu_update(xpq_queue, xpq_idx, &done, DOMID_SELF);
201 1.39 bouyer
202 1.73 maxv if (ret < 0 && xpq_idx != 0) {
203 1.74 maxv printf("xpq_flush_queue: %zu entries (%d successful) on "
204 1.39 bouyer "cpu%d (%ld)\n",
205 1.73 maxv xpq_idx, done, curcpu()->ci_index, curcpu()->ci_cpuid);
206 1.35 cherry
207 1.73 maxv if (done != 0) {
208 1.73 maxv xpq_queue += done;
209 1.73 maxv xpq_idx -= done;
210 1.73 maxv done = 0;
211 1.35 cherry goto retry;
212 1.35 cherry }
213 1.35 cherry
214 1.23 jym panic("HYPERVISOR_mmu_update failed, ret: %d\n", ret);
215 1.2 bouyer }
216 1.74 maxv curcpu()->ci_xpq_idx = 0;
217 1.2 bouyer }
218 1.2 bouyer
219 1.2 bouyer static inline void
220 1.2 bouyer xpq_increment_idx(void)
221 1.2 bouyer {
222 1.2 bouyer
223 1.74 maxv if (__predict_false(++curcpu()->ci_xpq_idx == XPQUEUE_SIZE))
224 1.2 bouyer xpq_flush_queue();
225 1.2 bouyer }
226 1.2 bouyer
227 1.2 bouyer void
228 1.2 bouyer xpq_queue_machphys_update(paddr_t ma, paddr_t pa)
229 1.2 bouyer {
230 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
231 1.74 maxv size_t xpq_idx = curcpu()->ci_xpq_idx;
232 1.35 cherry
233 1.2 bouyer xpq_queue[xpq_idx].ptr = ma | MMU_MACHPHYS_UPDATE;
234 1.45 jym xpq_queue[xpq_idx].val = pa >> PAGE_SHIFT;
235 1.2 bouyer xpq_increment_idx();
236 1.2 bouyer }
237 1.2 bouyer
238 1.2 bouyer void
239 1.6 bouyer xpq_queue_pte_update(paddr_t ptr, pt_entry_t val)
240 1.2 bouyer {
241 1.41 cherry mmu_update_t *xpq_queue = xpq_queue_array[curcpu()->ci_cpuid];
242 1.74 maxv size_t xpq_idx = curcpu()->ci_xpq_idx;
243 1.35 cherry
244 1.72 maxv xpq_queue[xpq_idx].ptr = ptr | MMU_NORMAL_PT_UPDATE;
245 1.2 bouyer xpq_queue[xpq_idx].val = val;
246 1.2 bouyer xpq_increment_idx();
247 1.2 bouyer }
248 1.2 bouyer
249 1.2 bouyer void
250 1.2 bouyer xpq_queue_pt_switch(paddr_t pa)
251 1.2 bouyer {
252 1.2 bouyer struct mmuext_op op;
253 1.72 maxv
254 1.2 bouyer xpq_flush_queue();
255 1.2 bouyer
256 1.2 bouyer op.cmd = MMUEXT_NEW_BASEPTR;
257 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
258 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
259 1.73 maxv panic(__func__);
260 1.2 bouyer }
261 1.2 bouyer
262 1.2 bouyer void
263 1.24 jym xpq_queue_pin_table(paddr_t pa, int lvl)
264 1.2 bouyer {
265 1.2 bouyer struct mmuext_op op;
266 1.29 cherry
267 1.2 bouyer xpq_flush_queue();
268 1.2 bouyer
269 1.73 maxv op.cmd = lvl;
270 1.6 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
271 1.6 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
272 1.73 maxv panic(__func__);
273 1.6 bouyer }
274 1.6 bouyer
275 1.2 bouyer void
276 1.2 bouyer xpq_queue_unpin_table(paddr_t pa)
277 1.2 bouyer {
278 1.2 bouyer struct mmuext_op op;
279 1.29 cherry
280 1.2 bouyer xpq_flush_queue();
281 1.2 bouyer
282 1.73 maxv op.cmd = MMUEXT_UNPIN_TABLE;
283 1.2 bouyer op.arg1.mfn = pa >> PAGE_SHIFT;
284 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
285 1.73 maxv panic(__func__);
286 1.2 bouyer }
287 1.2 bouyer
288 1.2 bouyer void
289 1.2 bouyer xpq_queue_set_ldt(vaddr_t va, uint32_t entries)
290 1.2 bouyer {
291 1.2 bouyer struct mmuext_op op;
292 1.29 cherry
293 1.2 bouyer xpq_flush_queue();
294 1.2 bouyer
295 1.2 bouyer KASSERT(va == (va & ~PAGE_MASK));
296 1.2 bouyer op.cmd = MMUEXT_SET_LDT;
297 1.2 bouyer op.arg1.linear_addr = va;
298 1.2 bouyer op.arg2.nr_ents = entries;
299 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
300 1.73 maxv panic(__func__);
301 1.2 bouyer }
302 1.2 bouyer
303 1.2 bouyer void
304 1.8 cegger xpq_queue_tlb_flush(void)
305 1.2 bouyer {
306 1.2 bouyer struct mmuext_op op;
307 1.29 cherry
308 1.2 bouyer xpq_flush_queue();
309 1.2 bouyer
310 1.2 bouyer op.cmd = MMUEXT_TLB_FLUSH_LOCAL;
311 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
312 1.73 maxv panic(__func__);
313 1.2 bouyer }
314 1.2 bouyer
315 1.2 bouyer void
316 1.8 cegger xpq_flush_cache(void)
317 1.2 bouyer {
318 1.75 jdolecek int s = splvm(); /* XXXSMP */
319 1.29 cherry
320 1.2 bouyer xpq_flush_queue();
321 1.2 bouyer
322 1.52 jnemeth asm("wbinvd":::"memory");
323 1.29 cherry splx(s); /* XXX: removeme */
324 1.2 bouyer }
325 1.2 bouyer
326 1.2 bouyer void
327 1.2 bouyer xpq_queue_invlpg(vaddr_t va)
328 1.2 bouyer {
329 1.2 bouyer struct mmuext_op op;
330 1.72 maxv
331 1.2 bouyer xpq_flush_queue();
332 1.2 bouyer
333 1.2 bouyer op.cmd = MMUEXT_INVLPG_LOCAL;
334 1.2 bouyer op.arg1.linear_addr = (va & ~PAGE_MASK);
335 1.2 bouyer if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
336 1.73 maxv panic(__func__);
337 1.2 bouyer }
338 1.2 bouyer
339 1.29 cherry void
340 1.43 rmind xen_mcast_invlpg(vaddr_t va, kcpuset_t *kc)
341 1.29 cherry {
342 1.48 bouyer xcpumask_t xcpumask;
343 1.29 cherry mmuext_op_t op;
344 1.29 cherry
345 1.49 rmind kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
346 1.44 rmind
347 1.29 cherry xpq_flush_queue();
348 1.29 cherry
349 1.29 cherry op.cmd = MMUEXT_INVLPG_MULTI;
350 1.29 cherry op.arg1.linear_addr = va;
351 1.82 cherry set_xen_guest_handle(op.arg2.vcpumask, &xcpumask.xcpum_xm);
352 1.29 cherry
353 1.72 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
354 1.73 maxv panic(__func__);
355 1.29 cherry }
356 1.29 cherry
357 1.29 cherry void
358 1.29 cherry xen_bcast_invlpg(vaddr_t va)
359 1.29 cherry {
360 1.29 cherry mmuext_op_t op;
361 1.29 cherry
362 1.29 cherry xpq_flush_queue();
363 1.29 cherry
364 1.29 cherry op.cmd = MMUEXT_INVLPG_ALL;
365 1.29 cherry op.arg1.linear_addr = va;
366 1.29 cherry
367 1.72 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
368 1.73 maxv panic(__func__);
369 1.29 cherry }
370 1.29 cherry
371 1.29 cherry /* This is a synchronous call. */
372 1.29 cherry void
373 1.43 rmind xen_mcast_tlbflush(kcpuset_t *kc)
374 1.29 cherry {
375 1.48 bouyer xcpumask_t xcpumask;
376 1.29 cherry mmuext_op_t op;
377 1.29 cherry
378 1.49 rmind kcpuset_export_u32(kc, &xcpumask.xcpum_km[0], sizeof(xcpumask));
379 1.44 rmind
380 1.29 cherry xpq_flush_queue();
381 1.29 cherry
382 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_MULTI;
383 1.82 cherry set_xen_guest_handle(op.arg2.vcpumask, &xcpumask.xcpum_xm);
384 1.29 cherry
385 1.72 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
386 1.73 maxv panic(__func__);
387 1.29 cherry }
388 1.29 cherry
389 1.29 cherry /* This is a synchronous call. */
390 1.29 cherry void
391 1.29 cherry xen_bcast_tlbflush(void)
392 1.29 cherry {
393 1.29 cherry mmuext_op_t op;
394 1.29 cherry
395 1.29 cherry xpq_flush_queue();
396 1.29 cherry
397 1.29 cherry op.cmd = MMUEXT_TLB_FLUSH_ALL;
398 1.29 cherry
399 1.72 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
400 1.73 maxv panic(__func__);
401 1.29 cherry }
402 1.29 cherry
403 1.53 cherry void
404 1.53 cherry xen_copy_page(paddr_t srcpa, paddr_t dstpa)
405 1.53 cherry {
406 1.53 cherry mmuext_op_t op;
407 1.53 cherry
408 1.53 cherry op.cmd = MMUEXT_COPY_PAGE;
409 1.53 cherry op.arg1.mfn = xpmap_ptom(dstpa) >> PAGE_SHIFT;
410 1.53 cherry op.arg2.src_mfn = xpmap_ptom(srcpa) >> PAGE_SHIFT;
411 1.53 cherry
412 1.73 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
413 1.53 cherry panic(__func__);
414 1.53 cherry }
415 1.53 cherry
416 1.53 cherry void
417 1.53 cherry xen_pagezero(paddr_t pa)
418 1.53 cherry {
419 1.53 cherry mmuext_op_t op;
420 1.53 cherry
421 1.53 cherry op.cmd = MMUEXT_CLEAR_PAGE;
422 1.53 cherry op.arg1.mfn = xpmap_ptom(pa) >> PAGE_SHIFT;
423 1.53 cherry
424 1.73 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
425 1.53 cherry panic(__func__);
426 1.53 cherry }
427 1.53 cherry
428 1.2 bouyer int
429 1.6 bouyer xpq_update_foreign(paddr_t ptr, pt_entry_t val, int dom)
430 1.2 bouyer {
431 1.2 bouyer mmu_update_t op;
432 1.2 bouyer int ok;
433 1.29 cherry
434 1.2 bouyer xpq_flush_queue();
435 1.2 bouyer
436 1.6 bouyer op.ptr = ptr;
437 1.2 bouyer op.val = val;
438 1.2 bouyer if (HYPERVISOR_mmu_update(&op, 1, &ok, dom) < 0)
439 1.2 bouyer return EFAULT;
440 1.72 maxv return 0;
441 1.2 bouyer }
442 1.2 bouyer
443 1.2 bouyer #if L2_SLOT_KERNBASE > 0
444 1.2 bouyer #define TABLE_L2_ENTRIES (2 * (NKL2_KIMG_ENTRIES + 1))
445 1.2 bouyer #else
446 1.2 bouyer #define TABLE_L2_ENTRIES (NKL2_KIMG_ENTRIES + 1)
447 1.2 bouyer #endif
448 1.2 bouyer
449 1.79 maxv #ifdef __x86_64__
450 1.80 maxv #define PDIRSZ PTP_LEVELS
451 1.79 maxv #else
452 1.6 bouyer /*
453 1.81 maxv * For PAE, we need an L3 page, a single contiguous L2 "superpage" of 4 pages
454 1.81 maxv * (all of them mapped by the L3 page), and a shadow page for L3[3].
455 1.6 bouyer */
456 1.81 maxv #define PDIRSZ (1 + 4 + 1)
457 1.6 bouyer #endif
458 1.6 bouyer
459 1.64 maxv /*
460 1.64 maxv * Xen locore: get rid of the Xen bootstrap tables. Build and switch to new page
461 1.64 maxv * tables.
462 1.68 maxv *
463 1.68 maxv * Virtual address space of the kernel when leaving this function:
464 1.68 maxv * +--------------+------------------+-------------+------------+---------------
465 1.72 maxv * | KERNEL IMAGE | BOOTSTRAP TABLES | PROC0 UAREA | DUMMY PAGE | HYPER. SHARED
466 1.68 maxv * +--------------+------------------+-------------+------------+---------------
467 1.68 maxv *
468 1.68 maxv * ------+-----------------+-------------+
469 1.68 maxv * INFO | EARLY ZERO PAGE | ISA I/O MEM |
470 1.68 maxv * ------+-----------------+-------------+
471 1.68 maxv *
472 1.68 maxv * DUMMY PAGE is either a PDG for amd64 or a GDT for i386.
473 1.68 maxv *
474 1.68 maxv * (HYPER. SHARED INFO + EARLY ZERO PAGE + ISA I/O MEM) have no physical
475 1.68 maxv * addresses preallocated.
476 1.64 maxv */
477 1.2 bouyer vaddr_t
478 1.65 maxv xen_locore(void)
479 1.2 bouyer {
480 1.80 maxv size_t nL2, oldcount, mapsize;
481 1.80 maxv vaddr_t our_tables, xen_tables;
482 1.70 maxv u_int descs[4];
483 1.2 bouyer
484 1.54 bouyer xen_init_features();
485 1.54 bouyer
486 1.6 bouyer xpmap_phys_to_machine_mapping =
487 1.6 bouyer (unsigned long *)xen_start_info.mfn_list;
488 1.2 bouyer
489 1.70 maxv /* Set the NX/XD bit, if available. descs[3] = %edx. */
490 1.70 maxv x86_cpuid(0x80000001, descs);
491 1.85 maxv xpmap_pg_nx = (descs[3] & CPUID_NOX) ? PTE_NX : 0;
492 1.70 maxv
493 1.2 bouyer /* Space after Xen boostrap tables should be free */
494 1.80 maxv xen_tables = xen_start_info.pt_base;
495 1.80 maxv our_tables = xen_tables + (xen_start_info.nr_pt_frames * PAGE_SIZE);
496 1.2 bouyer
497 1.4 bouyer /*
498 1.64 maxv * Calculate how much space we need. First, everything mapped before
499 1.64 maxv * the Xen bootstrap tables.
500 1.4 bouyer */
501 1.80 maxv mapsize = xen_tables - KERNTEXTOFF;
502 1.80 maxv
503 1.80 maxv /* After the tables we'll have:
504 1.4 bouyer * - UAREA
505 1.4 bouyer * - dummy user PGD (x86_64)
506 1.4 bouyer * - HYPERVISOR_shared_info
507 1.40 bouyer * - early_zerop
508 1.4 bouyer * - ISA I/O mem (if needed)
509 1.4 bouyer */
510 1.55 maxv mapsize += UPAGES * PAGE_SIZE;
511 1.4 bouyer #ifdef __x86_64__
512 1.55 maxv mapsize += PAGE_SIZE;
513 1.4 bouyer #endif
514 1.55 maxv mapsize += PAGE_SIZE;
515 1.55 maxv mapsize += PAGE_SIZE;
516 1.2 bouyer #ifdef DOM0OPS
517 1.10 cegger if (xendomain_is_dom0()) {
518 1.4 bouyer mapsize += IOM_SIZE;
519 1.4 bouyer }
520 1.4 bouyer #endif
521 1.4 bouyer
522 1.64 maxv /*
523 1.64 maxv * At this point, mapsize doesn't include the table size.
524 1.64 maxv */
525 1.4 bouyer #ifdef __x86_64__
526 1.80 maxv nL2 = TABLE_L2_ENTRIES;
527 1.4 bouyer #else
528 1.80 maxv nL2 = (mapsize + (NBPD_L2 - 1)) >> L2_SHIFT;
529 1.64 maxv #endif
530 1.64 maxv
531 1.64 maxv /*
532 1.64 maxv * Now compute how many L2 pages we need exactly. This is useful only
533 1.64 maxv * on i386, since the initial count for amd64 is already enough.
534 1.64 maxv */
535 1.80 maxv while (KERNTEXTOFF + mapsize + (nL2 + PDIRSZ) * PAGE_SIZE >
536 1.80 maxv KERNBASE + (nL2 << L2_SHIFT)) {
537 1.80 maxv nL2++;
538 1.2 bouyer }
539 1.64 maxv
540 1.69 maxv #ifdef i386
541 1.5 bouyer /*
542 1.64 maxv * One more L2 page: we'll allocate several pages after kva_start
543 1.5 bouyer * in pmap_bootstrap() before pmap_growkernel(), which have not been
544 1.5 bouyer * counted here. It's not a big issue to allocate one more L2 as
545 1.5 bouyer * pmap_growkernel() will be called anyway.
546 1.5 bouyer */
547 1.80 maxv nL2++;
548 1.80 maxv nkptp[1] = nL2;
549 1.2 bouyer #endif
550 1.2 bouyer
551 1.4 bouyer /*
552 1.64 maxv * Install bootstrap pages. We may need more L2 pages than will
553 1.64 maxv * have the final table here, as it's installed after the final table.
554 1.4 bouyer */
555 1.80 maxv oldcount = nL2;
556 1.4 bouyer
557 1.4 bouyer bootstrap_again:
558 1.64 maxv
559 1.72 maxv /*
560 1.2 bouyer * Xen space we'll reclaim may not be enough for our new page tables,
561 1.64 maxv * move bootstrap tables if necessary.
562 1.2 bouyer */
563 1.80 maxv if (our_tables < xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE))
564 1.80 maxv our_tables = xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE);
565 1.64 maxv
566 1.66 maxv /*
567 1.66 maxv * Make sure the number of L2 pages we have is enough to map everything
568 1.66 maxv * from KERNBASE to the bootstrap tables themselves.
569 1.66 maxv */
570 1.80 maxv if (our_tables + ((oldcount + PDIRSZ) * PAGE_SIZE) >
571 1.66 maxv KERNBASE + (oldcount << L2_SHIFT)) {
572 1.4 bouyer oldcount++;
573 1.4 bouyer goto bootstrap_again;
574 1.4 bouyer }
575 1.2 bouyer
576 1.2 bouyer /* Create temporary tables */
577 1.80 maxv xen_bootstrap_tables(xen_tables, our_tables,
578 1.66 maxv xen_start_info.nr_pt_frames, oldcount, false);
579 1.2 bouyer
580 1.2 bouyer /* Create final tables */
581 1.80 maxv xen_bootstrap_tables(our_tables, xen_tables,
582 1.80 maxv oldcount + PDIRSZ, nL2, true);
583 1.2 bouyer
584 1.68 maxv /* Zero out PROC0 UAREA and DUMMY PAGE. */
585 1.80 maxv memset((void *)(xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE)), 0,
586 1.55 maxv (UPAGES + 1) * PAGE_SIZE);
587 1.28 rmind
588 1.28 rmind /* Finally, flush TLB. */
589 1.28 rmind xpq_queue_tlb_flush();
590 1.28 rmind
591 1.80 maxv return (xen_tables + ((nL2 + PDIRSZ) * PAGE_SIZE));
592 1.2 bouyer }
593 1.2 bouyer
594 1.2 bouyer /*
595 1.55 maxv * Build a new table and switch to it.
596 1.81 maxv * old_count is # of old tables (including L4, L3 and L2).
597 1.55 maxv * new_count is # of new tables (PTE only).
598 1.55 maxv * We assume the areas don't overlap.
599 1.2 bouyer */
600 1.2 bouyer static void
601 1.64 maxv xen_bootstrap_tables(vaddr_t old_pgd, vaddr_t new_pgd, size_t old_count,
602 1.66 maxv size_t new_count, bool final)
603 1.2 bouyer {
604 1.81 maxv pd_entry_t *L4cpu, *L4, *L3, *L2, *pte;
605 1.6 bouyer paddr_t addr;
606 1.61 bouyer vaddr_t page, avail, map_end;
607 1.2 bouyer int i;
608 1.61 bouyer extern char __rodata_start;
609 1.2 bouyer extern char __data_start;
610 1.61 bouyer extern char __kernel_end;
611 1.40 bouyer extern char *early_zerop; /* from pmap.c */
612 1.72 maxv #ifdef i386
613 1.72 maxv extern union descriptor tmpgdt[];
614 1.72 maxv #endif
615 1.55 maxv
616 1.2 bouyer /*
617 1.66 maxv * Layout of RW area after the kernel image:
618 1.55 maxv * xencons_interface (if present)
619 1.55 maxv * xenstore_interface (if present)
620 1.80 maxv * table pages (new_count + PDIRSZ entries)
621 1.64 maxv * Extra mappings (only when final is true):
622 1.55 maxv * UAREA
623 1.64 maxv * dummy user PGD (x86_64 only) / GDT page (i386 only)
624 1.55 maxv * HYPERVISOR_shared_info
625 1.55 maxv * early_zerop
626 1.55 maxv * ISA I/O mem (if needed)
627 1.2 bouyer */
628 1.80 maxv map_end = new_pgd + ((new_count + PDIRSZ) * PAGE_SIZE);
629 1.2 bouyer if (final) {
630 1.68 maxv map_end += UPAGES * PAGE_SIZE;
631 1.68 maxv xen_dummy_page = (vaddr_t)map_end;
632 1.68 maxv map_end += PAGE_SIZE;
633 1.4 bouyer HYPERVISOR_shared_info = (shared_info_t *)map_end;
634 1.55 maxv map_end += PAGE_SIZE;
635 1.40 bouyer early_zerop = (char *)map_end;
636 1.55 maxv map_end += PAGE_SIZE;
637 1.2 bouyer }
638 1.55 maxv
639 1.4 bouyer /*
640 1.64 maxv * We always set atdevbase, as it's used by init386 to find the first
641 1.4 bouyer * available VA. map_end is updated only if we are dom0, so
642 1.4 bouyer * atdevbase -> atdevbase + IOM_SIZE will be mapped only in
643 1.4 bouyer * this case.
644 1.4 bouyer */
645 1.66 maxv if (final) {
646 1.4 bouyer atdevbase = map_end;
647 1.2 bouyer #ifdef DOM0OPS
648 1.66 maxv if (xendomain_is_dom0()) {
649 1.66 maxv /* ISA I/O mem */
650 1.66 maxv map_end += IOM_SIZE;
651 1.66 maxv }
652 1.66 maxv #endif
653 1.2 bouyer }
654 1.2 bouyer
655 1.61 bouyer __PRINTK(("xen_bootstrap_tables map_end 0x%lx\n", map_end));
656 1.19 jym __PRINTK(("console %#lx ", xen_start_info.console_mfn));
657 1.19 jym __PRINTK(("xenstore %#" PRIx32 "\n", xen_start_info.store_mfn));
658 1.2 bouyer
659 1.81 maxv avail = new_pgd;
660 1.81 maxv
661 1.72 maxv /*
662 1.81 maxv * Create our page tables.
663 1.81 maxv */
664 1.81 maxv
665 1.81 maxv #ifdef __x86_64__
666 1.81 maxv /* per-cpu L4 */
667 1.81 maxv L4cpu = (pd_entry_t *)avail;
668 1.81 maxv memset(L4cpu, 0, PAGE_SIZE);
669 1.81 maxv avail += PAGE_SIZE;
670 1.81 maxv
671 1.81 maxv /* pmap_kernel L4 */
672 1.81 maxv L4 = (pd_entry_t *)avail;
673 1.81 maxv memset(L4, 0, PAGE_SIZE);
674 1.36 cherry avail += PAGE_SIZE;
675 1.36 cherry
676 1.81 maxv /* L3 */
677 1.81 maxv L3 = (pd_entry_t *)avail;
678 1.81 maxv memset(L3, 0, PAGE_SIZE);
679 1.2 bouyer avail += PAGE_SIZE;
680 1.2 bouyer
681 1.81 maxv /* link L4->L3 */
682 1.81 maxv addr = ((u_long)L3) - KERNBASE;
683 1.84 maxv L4cpu[pl4_pi(KERNTEXTOFF)] = xpmap_ptom_masked(addr) | PTE_P | PTE_W;
684 1.84 maxv L4[pl4_pi(KERNTEXTOFF)] = xpmap_ptom_masked(addr) | PTE_P | PTE_W;
685 1.81 maxv
686 1.81 maxv /* L2 */
687 1.81 maxv L2 = (pd_entry_t *)avail;
688 1.81 maxv memset(L2, 0, PAGE_SIZE);
689 1.2 bouyer avail += PAGE_SIZE;
690 1.2 bouyer
691 1.81 maxv /* link L3->L2 */
692 1.81 maxv addr = ((u_long)L2) - KERNBASE;
693 1.84 maxv L3[pl3_pi(KERNTEXTOFF)] = xpmap_ptom_masked(addr) | PTE_P | PTE_W;
694 1.81 maxv #else
695 1.81 maxv /* no L4 on i386PAE */
696 1.81 maxv __USE(L4cpu);
697 1.81 maxv __USE(L4);
698 1.81 maxv
699 1.81 maxv /* L3 */
700 1.81 maxv L3 = (pd_entry_t *)avail;
701 1.81 maxv memset(L3, 0, PAGE_SIZE);
702 1.81 maxv avail += PAGE_SIZE;
703 1.77 maxv
704 1.69 maxv /*
705 1.69 maxv * Our PAE-style level 2, 5 contiguous pages (4 L2 + 1 shadow).
706 1.69 maxv * +-----------------+----------------+---------+
707 1.69 maxv * Physical layout: | 3 * USERLAND L2 | L2 KERN SHADOW | L2 KERN |
708 1.69 maxv * +-----------------+----------------+---------+
709 1.81 maxv * However, we enter L3[3] into L2 KERN, and not L2 KERN SHADOW.
710 1.81 maxv * This way, L2[L2_SLOT_KERN] always points to the shadow.
711 1.69 maxv */
712 1.81 maxv L2 = (pd_entry_t *)avail;
713 1.81 maxv memset(L2, 0, PAGE_SIZE * 5);
714 1.6 bouyer avail += PAGE_SIZE * 5;
715 1.64 maxv
716 1.6 bouyer /*
717 1.69 maxv * Link L2 pages in L3, with a special case for L2 KERN. Xen doesn't
718 1.69 maxv * want RW permissions in L3 entries, it'll add them itself.
719 1.6 bouyer */
720 1.81 maxv addr = ((u_long)L2) - KERNBASE;
721 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
722 1.84 maxv L3[i] = xpmap_ptom_masked(addr) | PTE_P;
723 1.6 bouyer }
724 1.6 bouyer addr += PAGE_SIZE;
725 1.84 maxv L3[3] = xpmap_ptom_masked(addr) | PTE_P;
726 1.64 maxv #endif
727 1.2 bouyer
728 1.2 bouyer /* Level 1 */
729 1.2 bouyer page = KERNTEXTOFF;
730 1.2 bouyer for (i = 0; i < new_count; i ++) {
731 1.6 bouyer vaddr_t cur_page = page;
732 1.2 bouyer
733 1.55 maxv pte = (pd_entry_t *)avail;
734 1.81 maxv memset(pte, 0, PAGE_SIZE);
735 1.2 bouyer avail += PAGE_SIZE;
736 1.2 bouyer
737 1.55 maxv while (pl2_pi(page) == pl2_pi(cur_page)) {
738 1.2 bouyer if (page >= map_end) {
739 1.2 bouyer /* not mapped at all */
740 1.2 bouyer pte[pl1_pi(page)] = 0;
741 1.2 bouyer page += PAGE_SIZE;
742 1.2 bouyer continue;
743 1.2 bouyer }
744 1.2 bouyer pte[pl1_pi(page)] = xpmap_ptom_masked(page - KERNBASE);
745 1.2 bouyer if (page == (vaddr_t)HYPERVISOR_shared_info) {
746 1.2 bouyer pte[pl1_pi(page)] = xen_start_info.shared_info;
747 1.2 bouyer }
748 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
749 1.12 cegger == xen_start_info.console.domU.mfn) {
750 1.2 bouyer xencons_interface = (void *)page;
751 1.19 jym pte[pl1_pi(page)] = xen_start_info.console_mfn;
752 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
753 1.2 bouyer }
754 1.7 bouyer if ((xpmap_ptom_masked(page - KERNBASE) >> PAGE_SHIFT)
755 1.7 bouyer == xen_start_info.store_mfn) {
756 1.2 bouyer xenstore_interface = (void *)page;
757 1.6 bouyer pte[pl1_pi(page)] = xen_start_info.store_mfn;
758 1.6 bouyer pte[pl1_pi(page)] <<= PAGE_SHIFT;
759 1.2 bouyer }
760 1.2 bouyer #ifdef DOM0OPS
761 1.2 bouyer if (page >= (vaddr_t)atdevbase &&
762 1.2 bouyer page < (vaddr_t)atdevbase + IOM_SIZE) {
763 1.2 bouyer pte[pl1_pi(page)] =
764 1.2 bouyer IOM_BEGIN + (page - (vaddr_t)atdevbase);
765 1.70 maxv pte[pl1_pi(page)] |= xpmap_pg_nx;
766 1.2 bouyer }
767 1.2 bouyer #endif
768 1.61 bouyer
769 1.84 maxv pte[pl1_pi(page)] |= PTE_P;
770 1.61 bouyer if (page < (vaddr_t)&__rodata_start) {
771 1.83 maxv /* Map the kernel text RX. Nothing to do. */
772 1.61 bouyer } else if (page >= (vaddr_t)&__rodata_start &&
773 1.61 bouyer page < (vaddr_t)&__data_start) {
774 1.61 bouyer /* Map the kernel rodata R. */
775 1.83 maxv pte[pl1_pi(page)] |= xpmap_pg_nx;
776 1.55 maxv } else if (page >= old_pgd &&
777 1.55 maxv page < old_pgd + (old_count * PAGE_SIZE)) {
778 1.61 bouyer /* Map the old page tables R. */
779 1.83 maxv pte[pl1_pi(page)] |= xpmap_pg_nx;
780 1.2 bouyer } else if (page >= new_pgd &&
781 1.80 maxv page < new_pgd + ((new_count + PDIRSZ) * PAGE_SIZE)) {
782 1.61 bouyer /* Map the new page tables R. */
783 1.83 maxv pte[pl1_pi(page)] |= xpmap_pg_nx;
784 1.41 cherry #ifdef i386
785 1.41 cherry } else if (page == (vaddr_t)tmpgdt) {
786 1.41 cherry /*
787 1.64 maxv * Map bootstrap gdt R/O. Later, we will re-add
788 1.64 maxv * this page to uvm after making it writable.
789 1.41 cherry */
790 1.41 cherry pte[pl1_pi(page)] = 0;
791 1.41 cherry page += PAGE_SIZE;
792 1.41 cherry continue;
793 1.64 maxv #endif
794 1.61 bouyer } else if (page >= (vaddr_t)&__data_start &&
795 1.61 bouyer page < (vaddr_t)&__kernel_end) {
796 1.61 bouyer /* Map the kernel data+bss RW. */
797 1.84 maxv pte[pl1_pi(page)] |= PTE_W | xpmap_pg_nx;
798 1.2 bouyer } else {
799 1.62 maxv /* Map the page RW. */
800 1.84 maxv pte[pl1_pi(page)] |= PTE_W | xpmap_pg_nx;
801 1.2 bouyer }
802 1.64 maxv
803 1.2 bouyer page += PAGE_SIZE;
804 1.2 bouyer }
805 1.2 bouyer
806 1.64 maxv addr = ((u_long)pte) - KERNBASE;
807 1.84 maxv L2[pl2_pi(cur_page)] = xpmap_ptom_masked(addr) | PTE_W | PTE_P;
808 1.64 maxv
809 1.2 bouyer /* Mark readonly */
810 1.64 maxv xen_bt_set_readonly((vaddr_t)pte);
811 1.2 bouyer }
812 1.2 bouyer
813 1.2 bouyer /* Install recursive page tables mapping */
814 1.79 maxv #ifdef __x86_64__
815 1.79 maxv /* Recursive entry in pmap_kernel(). */
816 1.81 maxv L4[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)L4 - KERNBASE)
817 1.84 maxv | PTE_P | xpmap_pg_nx;
818 1.79 maxv /* Recursive entry in higher-level per-cpu PD. */
819 1.81 maxv L4cpu[PDIR_SLOT_PTE] = xpmap_ptom_masked((paddr_t)L4cpu - KERNBASE)
820 1.84 maxv | PTE_P | xpmap_pg_nx;
821 1.79 maxv
822 1.79 maxv /* Mark tables RO */
823 1.81 maxv xen_bt_set_readonly((vaddr_t)L2);
824 1.79 maxv #else
825 1.69 maxv /* Copy L2 KERN into L2 KERN SHADOW, and reference the latter in cpu0. */
826 1.81 maxv memcpy(&L2[L2_SLOT_KERN + NPDPG], &L2[L2_SLOT_KERN], PAGE_SIZE);
827 1.81 maxv cpu_info_primary.ci_kpm_pdir = &L2[L2_SLOT_KERN + NPDPG];
828 1.36 cherry cpu_info_primary.ci_kpm_pdirpa =
829 1.69 maxv (vaddr_t)cpu_info_primary.ci_kpm_pdir - KERNBASE;
830 1.6 bouyer
831 1.6 bouyer /*
832 1.64 maxv * We don't enter a recursive entry from the L3 PD. Instead, we enter
833 1.64 maxv * the first 4 L2 pages, which includes the kernel's L2 shadow. But we
834 1.64 maxv * have to enter the shadow after switching %cr3, or Xen will refcount
835 1.64 maxv * some PTEs with the wrong type.
836 1.6 bouyer */
837 1.81 maxv addr = (u_long)L2 - KERNBASE;
838 1.6 bouyer for (i = 0; i < 3; i++, addr += PAGE_SIZE) {
839 1.84 maxv L2[PDIR_SLOT_PTE + i] = xpmap_ptom_masked(addr) | PTE_P |
840 1.70 maxv xpmap_pg_nx;
841 1.6 bouyer }
842 1.69 maxv
843 1.69 maxv /* Mark tables RO, and pin L2 KERN SHADOW. */
844 1.81 maxv addr = (u_long)L2 - KERNBASE;
845 1.6 bouyer for (i = 0; i < 5; i++, addr += PAGE_SIZE) {
846 1.81 maxv xen_bt_set_readonly(((vaddr_t)L2) + PAGE_SIZE * i);
847 1.6 bouyer }
848 1.6 bouyer if (final) {
849 1.81 maxv addr = (u_long)L2 - KERNBASE + 3 * PAGE_SIZE;
850 1.24 jym xpq_queue_pin_l2_table(xpmap_ptom_masked(addr));
851 1.6 bouyer }
852 1.61 bouyer #endif
853 1.61 bouyer
854 1.81 maxv xen_bt_set_readonly((vaddr_t)L3);
855 1.76 maxv #ifdef __x86_64__
856 1.81 maxv xen_bt_set_readonly((vaddr_t)L4cpu);
857 1.4 bouyer #endif
858 1.61 bouyer
859 1.2 bouyer /* Pin the PGD */
860 1.24 jym #ifdef __x86_64__
861 1.24 jym xpq_queue_pin_l4_table(xpmap_ptom_masked(new_pgd - KERNBASE));
862 1.79 maxv #else
863 1.6 bouyer xpq_queue_pin_l3_table(xpmap_ptom_masked(new_pgd - KERNBASE));
864 1.6 bouyer #endif
865 1.21 jym
866 1.4 bouyer /* Save phys. addr of PDP, for libkvm. */
867 1.79 maxv #ifdef __x86_64__
868 1.81 maxv PDPpaddr = (u_long)L4 - KERNBASE;
869 1.79 maxv #else
870 1.81 maxv PDPpaddr = (u_long)L2 - KERNBASE; /* PDP is the L2 with PAE */
871 1.21 jym #endif
872 1.21 jym
873 1.2 bouyer /* Switch to new tables */
874 1.2 bouyer xpq_queue_pt_switch(xpmap_ptom_masked(new_pgd - KERNBASE));
875 1.21 jym
876 1.6 bouyer if (final) {
877 1.79 maxv #ifdef __x86_64__
878 1.79 maxv /* Save the address of the real per-cpu L4 page. */
879 1.81 maxv cpu_info_primary.ci_kpm_pdir = L4cpu;
880 1.81 maxv cpu_info_primary.ci_kpm_pdirpa = ((paddr_t)L4cpu - KERNBASE);
881 1.79 maxv #else
882 1.64 maxv /* Save the address of the L3 page */
883 1.81 maxv cpu_info_primary.ci_pae_l3_pdir = L3;
884 1.21 jym cpu_info_primary.ci_pae_l3_pdirpa = (new_pgd - KERNBASE);
885 1.21 jym
886 1.64 maxv /* Now enter the kernel's PTE mappings */
887 1.81 maxv addr = (u_long)L2 - KERNBASE + PAGE_SIZE * 3;
888 1.6 bouyer xpq_queue_pte_update(
889 1.81 maxv xpmap_ptom(((vaddr_t)&L2[PDIR_SLOT_PTE + 3]) - KERNBASE),
890 1.84 maxv xpmap_ptom_masked(addr) | PTE_P);
891 1.6 bouyer xpq_flush_queue();
892 1.79 maxv #endif
893 1.6 bouyer }
894 1.6 bouyer
895 1.66 maxv /*
896 1.66 maxv * Now we can safely reclaim the space taken by the old tables.
897 1.66 maxv */
898 1.66 maxv
899 1.2 bouyer /* Unpin old PGD */
900 1.2 bouyer xpq_queue_unpin_table(xpmap_ptom_masked(old_pgd - KERNBASE));
901 1.66 maxv
902 1.2 bouyer /* Mark old tables RW */
903 1.2 bouyer page = old_pgd;
904 1.85 maxv addr = xpmap_mtop((paddr_t)L2[pl2_pi(page)] & PTE_4KFRAME);
905 1.64 maxv pte = (pd_entry_t *)((u_long)addr + KERNBASE);
906 1.2 bouyer pte += pl1_pi(page);
907 1.2 bouyer while (page < old_pgd + (old_count * PAGE_SIZE) && page < map_end) {
908 1.66 maxv addr = xpmap_ptom(((u_long)pte) - KERNBASE);
909 1.84 maxv xpq_queue_pte_update(addr, *pte | PTE_W);
910 1.2 bouyer page += PAGE_SIZE;
911 1.72 maxv /*
912 1.55 maxv * Our PTEs are contiguous so it's safe to just "++" here.
913 1.2 bouyer */
914 1.2 bouyer pte++;
915 1.2 bouyer }
916 1.2 bouyer xpq_flush_queue();
917 1.2 bouyer }
918 1.2 bouyer
919 1.2 bouyer /*
920 1.70 maxv * Mark a page read-only, assuming vaddr = paddr + KERNBASE.
921 1.2 bouyer */
922 1.2 bouyer static void
923 1.64 maxv xen_bt_set_readonly(vaddr_t page)
924 1.2 bouyer {
925 1.2 bouyer pt_entry_t entry;
926 1.2 bouyer
927 1.2 bouyer entry = xpmap_ptom_masked(page - KERNBASE);
928 1.84 maxv entry |= PTE_P | xpmap_pg_nx;
929 1.2 bouyer
930 1.64 maxv HYPERVISOR_update_va_mapping(page, entry, UVMF_INVLPG);
931 1.2 bouyer }
932 1.4 bouyer
933 1.4 bouyer #ifdef __x86_64__
934 1.4 bouyer void
935 1.4 bouyer xen_set_user_pgd(paddr_t page)
936 1.4 bouyer {
937 1.4 bouyer struct mmuext_op op;
938 1.75 jdolecek int s = splvm(); /* XXXSMP */
939 1.4 bouyer
940 1.4 bouyer xpq_flush_queue();
941 1.4 bouyer op.cmd = MMUEXT_NEW_USER_BASEPTR;
942 1.46 jym op.arg1.mfn = xpmap_ptom_masked(page) >> PAGE_SHIFT;
943 1.64 maxv if (HYPERVISOR_mmuext_op(&op, 1, NULL, DOMID_SELF) < 0)
944 1.4 bouyer panic("xen_set_user_pgd: failed to install new user page"
945 1.19 jym " directory %#" PRIxPADDR, page);
946 1.4 bouyer splx(s);
947 1.4 bouyer }
948 1.4 bouyer #endif /* __x86_64__ */
949