acpi_cpu.h revision 1.17.2.3 1 1.17.2.2 uebayasi /* $NetBSD: acpi_cpu.h,v 1.17.2.3 2010/10/22 07:21:52 uebayasi Exp $ */
2 1.17.2.2 uebayasi
3 1.17.2.2 uebayasi /*-
4 1.17.2.2 uebayasi * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.17.2.2 uebayasi * All rights reserved.
6 1.17.2.2 uebayasi *
7 1.17.2.2 uebayasi * Redistribution and use in source and binary forms, with or without
8 1.17.2.2 uebayasi * modification, are permitted provided that the following conditions
9 1.17.2.2 uebayasi * are met:
10 1.17.2.2 uebayasi *
11 1.17.2.2 uebayasi * 1. Redistributions of source code must retain the above copyright
12 1.17.2.2 uebayasi * notice, this list of conditions and the following disclaimer.
13 1.17.2.2 uebayasi * 2. Redistributions in binary form must reproduce the above copyright
14 1.17.2.2 uebayasi * notice, this list of conditions and the following disclaimer in the
15 1.17.2.2 uebayasi * documentation and/or other materials provided with the distribution.
16 1.17.2.2 uebayasi *
17 1.17.2.2 uebayasi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.17.2.2 uebayasi * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.17.2.2 uebayasi * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.17.2.2 uebayasi * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.17.2.2 uebayasi * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.17.2.2 uebayasi * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.17.2.2 uebayasi * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.17.2.2 uebayasi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.17.2.2 uebayasi * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.17.2.2 uebayasi * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.17.2.2 uebayasi * SUCH DAMAGE.
28 1.17.2.2 uebayasi */
29 1.17.2.2 uebayasi
30 1.17.2.2 uebayasi #ifndef _SYS_DEV_ACPI_ACPI_CPU_H
31 1.17.2.2 uebayasi #define _SYS_DEV_ACPI_ACPI_CPU_H
32 1.17.2.2 uebayasi
33 1.17.2.2 uebayasi /*
34 1.17.2.2 uebayasi * The following _PDC values are based on:
35 1.17.2.2 uebayasi *
36 1.17.2.2 uebayasi * Intel Corporation: Intel Processor-Specific ACPI
37 1.17.2.2 uebayasi * Interface Specification, September 2006, Revision 005.
38 1.17.2.2 uebayasi */
39 1.17.2.2 uebayasi #define ACPICPU_PDC_REVID 0x1
40 1.17.2.2 uebayasi #define ACPICPU_PDC_SMP 0xA
41 1.17.2.2 uebayasi #define ACPICPU_PDC_MSR 0x1
42 1.17.2.2 uebayasi
43 1.17.2.2 uebayasi #define ACPICPU_PDC_P_FFH __BIT(0) /* SpeedStep MSRs */
44 1.17.2.2 uebayasi #define ACPICPU_PDC_C_C1_HALT __BIT(1) /* C1 "I/O then halt" */
45 1.17.2.2 uebayasi #define ACPICPU_PDC_T_FFH __BIT(2) /* OnDemand throttling MSRs */
46 1.17.2.2 uebayasi #define ACPICPU_PDC_C_C1PT __BIT(3) /* SMP C1, Px, and Tx (same) */
47 1.17.2.2 uebayasi #define ACPICPU_PDC_C_C2C3 __BIT(4) /* SMP C2 and C3 (same) */
48 1.17.2.2 uebayasi #define ACPICPU_PDC_P_SW __BIT(5) /* SMP Px (different) */
49 1.17.2.2 uebayasi #define ACPICPU_PDC_C_SW __BIT(6) /* SMP Cx (different) */
50 1.17.2.2 uebayasi #define ACPICPU_PDC_T_SW __BIT(7) /* SMP Tx (different) */
51 1.17.2.2 uebayasi #define ACPICPU_PDC_C_C1_FFH __BIT(8) /* SMP C1 native beyond halt */
52 1.17.2.2 uebayasi #define ACPICPU_PDC_C_C2C3_FFH __BIT(9) /* SMP C2 and C2 native */
53 1.17.2.2 uebayasi #define ACPICPU_PDC_P_HW __BIT(11) /* Px hardware coordination */
54 1.17.2.2 uebayasi
55 1.17.2.2 uebayasi #define ACPICPU_PDC_GAS_HW __BIT(0) /* HW-coordinated state */
56 1.17.2.2 uebayasi #define ACPICPU_PDC_GAS_BM __BIT(1) /* Bus master check required */
57 1.17.2.2 uebayasi
58 1.17.2.2 uebayasi /*
59 1.17.2.2 uebayasi * Notify values.
60 1.17.2.2 uebayasi */
61 1.17.2.2 uebayasi #define ACPICPU_P_NOTIFY 0x80 /* _PPC */
62 1.17.2.2 uebayasi #define ACPICPU_C_NOTIFY 0x81 /* _CST */
63 1.17.2.2 uebayasi #define ACPICPU_T_NOTIFY 0x82 /* _TPC */
64 1.17.2.2 uebayasi
65 1.17.2.2 uebayasi /*
66 1.17.2.2 uebayasi * C-states.
67 1.17.2.2 uebayasi */
68 1.17.2.2 uebayasi #define ACPICPU_C_C2_LATENCY_MAX 100 /* us */
69 1.17.2.2 uebayasi #define ACPICPU_C_C3_LATENCY_MAX 1000 /* us */
70 1.17.2.2 uebayasi
71 1.17.2.2 uebayasi #define ACPICPU_C_STATE_HALT 0x01
72 1.17.2.2 uebayasi #define ACPICPU_C_STATE_FFH 0x02
73 1.17.2.2 uebayasi #define ACPICPU_C_STATE_SYSIO 0x03
74 1.17.2.2 uebayasi
75 1.17.2.2 uebayasi /*
76 1.17.2.2 uebayasi * P-states.
77 1.17.2.2 uebayasi */
78 1.17.2.2 uebayasi #define ACPICPU_P_STATE_MAX 255 /* Arbitrary upper limit */
79 1.17.2.2 uebayasi #define ACPICPU_P_STATE_RETRY 100
80 1.17.2.2 uebayasi #define ACPICPU_P_STATE_UNKNOWN 0x0
81 1.17.2.2 uebayasi
82 1.17.2.2 uebayasi /*
83 1.17.2.2 uebayasi * T-states.
84 1.17.2.2 uebayasi */
85 1.17.2.2 uebayasi #define ACPICPU_T_STATE_MAX 0x8
86 1.17.2.2 uebayasi #define ACPICPU_T_STATE_RETRY 0xA
87 1.17.2.2 uebayasi #define ACPICPU_T_STATE_UNKNOWN 255
88 1.17.2.2 uebayasi
89 1.17.2.2 uebayasi /*
90 1.17.2.2 uebayasi * Flags.
91 1.17.2.2 uebayasi */
92 1.17.2.2 uebayasi #define ACPICPU_FLAG_C __BIT(0) /* C-states supported */
93 1.17.2.2 uebayasi #define ACPICPU_FLAG_P __BIT(1) /* P-states supported */
94 1.17.2.2 uebayasi #define ACPICPU_FLAG_T __BIT(2) /* T-states supported */
95 1.17.2.2 uebayasi
96 1.17.2.2 uebayasi #define ACPICPU_FLAG_PIIX4 __BIT(3) /* Broken (quirk) */
97 1.17.2.2 uebayasi
98 1.17.2.2 uebayasi #define ACPICPU_FLAG_C_FFH __BIT(4) /* Native C-states */
99 1.17.2.2 uebayasi #define ACPICPU_FLAG_C_FADT __BIT(5) /* C-states with FADT */
100 1.17.2.2 uebayasi #define ACPICPU_FLAG_C_BM __BIT(6) /* Bus master control */
101 1.17.2.2 uebayasi #define ACPICPU_FLAG_C_BM_STS __BIT(7) /* Bus master check required */
102 1.17.2.2 uebayasi #define ACPICPU_FLAG_C_ARB __BIT(8) /* Bus master arbitration */
103 1.17.2.3 uebayasi #define ACPICPU_FLAG_C_TSC __BIT(9) /* TSC broken, > C1, Px, Tx */
104 1.17.2.3 uebayasi #define ACPICPU_FLAG_C_APIC __BIT(10) /* APIC timer broken, > C1 */
105 1.17.2.3 uebayasi #define ACPICPU_FLAG_C_C1E __BIT(11) /* AMD C1E detected */
106 1.17.2.3 uebayasi
107 1.17.2.3 uebayasi #define ACPICPU_FLAG_P_FFH __BIT(12) /* Native P-states */
108 1.17.2.3 uebayasi #define ACPICPU_FLAG_P_HW __BIT(13) /* HW coordination supported */
109 1.17.2.3 uebayasi #define ACPICPU_FLAG_P_XPSS __BIT(14) /* Microsoft XPSS in use */
110 1.17.2.3 uebayasi #define ACPICPU_FLAG_P_TURBO __BIT(15) /* Turbo Boost / Turbo Core */
111 1.17.2.3 uebayasi #define ACPICPU_FLAG_P_FIDVID __BIT(16) /* AMD "FID/VID algorithm" */
112 1.17.2.2 uebayasi
113 1.17.2.3 uebayasi #define ACPICPU_FLAG_T_FFH __BIT(17) /* Native throttling */
114 1.17.2.3 uebayasi #define ACPICPU_FLAG_T_FADT __BIT(18) /* Throttling with FADT */
115 1.17.2.2 uebayasi
116 1.17.2.2 uebayasi /*
117 1.17.2.2 uebayasi * This is AML_RESOURCE_GENERIC_REGISTER,
118 1.17.2.2 uebayasi * included here separately for convenience.
119 1.17.2.2 uebayasi */
120 1.17.2.2 uebayasi struct acpicpu_reg {
121 1.17.2.2 uebayasi uint8_t reg_desc;
122 1.17.2.2 uebayasi uint16_t reg_reslen;
123 1.17.2.2 uebayasi uint8_t reg_spaceid;
124 1.17.2.2 uebayasi uint8_t reg_bitwidth;
125 1.17.2.2 uebayasi uint8_t reg_bitoffset;
126 1.17.2.2 uebayasi uint8_t reg_accesssize;
127 1.17.2.2 uebayasi uint64_t reg_addr;
128 1.17.2.2 uebayasi } __packed;
129 1.17.2.2 uebayasi
130 1.17.2.2 uebayasi struct acpicpu_cstate {
131 1.17.2.2 uebayasi struct evcnt cs_evcnt;
132 1.17.2.2 uebayasi char cs_name[EVCNT_STRING_MAX];
133 1.17.2.2 uebayasi uint64_t cs_addr;
134 1.17.2.2 uebayasi uint32_t cs_power;
135 1.17.2.2 uebayasi uint32_t cs_latency;
136 1.17.2.2 uebayasi int cs_method;
137 1.17.2.2 uebayasi int cs_flags;
138 1.17.2.2 uebayasi };
139 1.17.2.2 uebayasi
140 1.17.2.2 uebayasi /*
141 1.17.2.2 uebayasi * This structure supports both the conventional _PSS and the
142 1.17.2.2 uebayasi * so-called extended _PSS (XPSS). For the latter, refer to:
143 1.17.2.2 uebayasi *
144 1.17.2.2 uebayasi * Microsoft Corporation: Extended PSS ACPI
145 1.17.2.2 uebayasi * Method Specification, April 2, 2007.
146 1.17.2.2 uebayasi */
147 1.17.2.2 uebayasi struct acpicpu_pstate {
148 1.17.2.2 uebayasi struct evcnt ps_evcnt;
149 1.17.2.2 uebayasi char ps_name[EVCNT_STRING_MAX];
150 1.17.2.2 uebayasi uint32_t ps_freq;
151 1.17.2.2 uebayasi uint32_t ps_power;
152 1.17.2.2 uebayasi uint32_t ps_latency;
153 1.17.2.2 uebayasi uint32_t ps_latency_bm;
154 1.17.2.2 uebayasi uint64_t ps_control;
155 1.17.2.2 uebayasi uint64_t ps_control_addr;
156 1.17.2.2 uebayasi uint64_t ps_control_mask;
157 1.17.2.2 uebayasi uint64_t ps_status;
158 1.17.2.2 uebayasi uint64_t ps_status_addr;
159 1.17.2.2 uebayasi uint64_t ps_status_mask;
160 1.17.2.2 uebayasi int ps_flags;
161 1.17.2.2 uebayasi };
162 1.17.2.2 uebayasi
163 1.17.2.2 uebayasi struct acpicpu_tstate {
164 1.17.2.2 uebayasi struct evcnt ts_evcnt;
165 1.17.2.2 uebayasi char ts_name[EVCNT_STRING_MAX];
166 1.17.2.2 uebayasi uint32_t ts_percent;
167 1.17.2.2 uebayasi uint32_t ts_power;
168 1.17.2.2 uebayasi uint32_t ts_latency;
169 1.17.2.2 uebayasi uint32_t ts_control;
170 1.17.2.2 uebayasi uint32_t ts_status;
171 1.17.2.2 uebayasi };
172 1.17.2.2 uebayasi
173 1.17.2.2 uebayasi struct acpicpu_object {
174 1.17.2.2 uebayasi uint32_t ao_procid;
175 1.17.2.2 uebayasi uint32_t ao_pblklen;
176 1.17.2.2 uebayasi uint32_t ao_pblkaddr;
177 1.17.2.2 uebayasi };
178 1.17.2.2 uebayasi
179 1.17.2.2 uebayasi struct acpicpu_softc {
180 1.17.2.2 uebayasi device_t sc_dev;
181 1.17.2.2 uebayasi struct acpi_devnode *sc_node;
182 1.17.2.2 uebayasi struct acpicpu_object sc_object;
183 1.17.2.2 uebayasi
184 1.17.2.2 uebayasi struct acpicpu_cstate sc_cstate[ACPI_C_STATE_COUNT];
185 1.17.2.2 uebayasi uint32_t sc_cstate_sleep;
186 1.17.2.2 uebayasi
187 1.17.2.2 uebayasi struct acpicpu_pstate *sc_pstate;
188 1.17.2.2 uebayasi struct acpicpu_reg sc_pstate_control;
189 1.17.2.2 uebayasi struct acpicpu_reg sc_pstate_status;
190 1.17.2.2 uebayasi uint32_t sc_pstate_current;
191 1.17.2.2 uebayasi uint32_t sc_pstate_count;
192 1.17.2.2 uebayasi uint32_t sc_pstate_max;
193 1.17.2.3 uebayasi uint32_t sc_pstate_min;
194 1.17.2.2 uebayasi
195 1.17.2.2 uebayasi struct acpicpu_tstate *sc_tstate;
196 1.17.2.2 uebayasi struct acpicpu_reg sc_tstate_control;
197 1.17.2.2 uebayasi struct acpicpu_reg sc_tstate_status;
198 1.17.2.2 uebayasi uint32_t sc_tstate_current;
199 1.17.2.2 uebayasi uint32_t sc_tstate_count;
200 1.17.2.2 uebayasi uint32_t sc_tstate_max;
201 1.17.2.2 uebayasi uint32_t sc_tstate_min;
202 1.17.2.2 uebayasi
203 1.17.2.2 uebayasi kmutex_t sc_mtx;
204 1.17.2.2 uebayasi uint32_t sc_cap;
205 1.17.2.2 uebayasi uint32_t sc_flags;
206 1.17.2.2 uebayasi cpuid_t sc_cpuid;
207 1.17.2.2 uebayasi bool sc_cold;
208 1.17.2.3 uebayasi bool sc_passive;
209 1.17.2.2 uebayasi };
210 1.17.2.2 uebayasi
211 1.17.2.2 uebayasi void acpicpu_cstate_attach(device_t);
212 1.17.2.2 uebayasi int acpicpu_cstate_detach(device_t);
213 1.17.2.3 uebayasi void acpicpu_cstate_start(device_t);
214 1.17.2.2 uebayasi bool acpicpu_cstate_suspend(device_t);
215 1.17.2.2 uebayasi bool acpicpu_cstate_resume(device_t);
216 1.17.2.2 uebayasi void acpicpu_cstate_callback(void *);
217 1.17.2.2 uebayasi void acpicpu_cstate_idle(void);
218 1.17.2.2 uebayasi
219 1.17.2.2 uebayasi void acpicpu_pstate_attach(device_t);
220 1.17.2.2 uebayasi int acpicpu_pstate_detach(device_t);
221 1.17.2.3 uebayasi void acpicpu_pstate_start(device_t);
222 1.17.2.2 uebayasi bool acpicpu_pstate_suspend(device_t);
223 1.17.2.2 uebayasi bool acpicpu_pstate_resume(device_t);
224 1.17.2.2 uebayasi void acpicpu_pstate_callback(void *);
225 1.17.2.2 uebayasi int acpicpu_pstate_get(struct acpicpu_softc *, uint32_t *);
226 1.17.2.2 uebayasi int acpicpu_pstate_set(struct acpicpu_softc *, uint32_t);
227 1.17.2.2 uebayasi
228 1.17.2.2 uebayasi void acpicpu_tstate_attach(device_t);
229 1.17.2.2 uebayasi int acpicpu_tstate_detach(device_t);
230 1.17.2.3 uebayasi void acpicpu_tstate_start(device_t);
231 1.17.2.2 uebayasi bool acpicpu_tstate_suspend(device_t);
232 1.17.2.2 uebayasi bool acpicpu_tstate_resume(device_t);
233 1.17.2.2 uebayasi void acpicpu_tstate_callback(void *);
234 1.17.2.2 uebayasi int acpicpu_tstate_get(struct acpicpu_softc *, uint32_t *);
235 1.17.2.2 uebayasi int acpicpu_tstate_set(struct acpicpu_softc *, uint32_t);
236 1.17.2.2 uebayasi
237 1.17.2.2 uebayasi uint32_t acpicpu_md_cap(void);
238 1.17.2.2 uebayasi uint32_t acpicpu_md_quirks(void);
239 1.17.2.2 uebayasi uint32_t acpicpu_md_cpus_running(void);
240 1.17.2.3 uebayasi int acpicpu_md_idle_start(struct acpicpu_softc *);
241 1.17.2.2 uebayasi int acpicpu_md_idle_stop(void);
242 1.17.2.2 uebayasi void acpicpu_md_idle_enter(int, int);
243 1.17.2.2 uebayasi int acpicpu_md_pstate_start(void);
244 1.17.2.2 uebayasi int acpicpu_md_pstate_stop(void);
245 1.17.2.3 uebayasi int acpicpu_md_pstate_pss(struct acpicpu_softc *);
246 1.17.2.2 uebayasi int acpicpu_md_pstate_get(struct acpicpu_softc *, uint32_t *);
247 1.17.2.2 uebayasi int acpicpu_md_pstate_set(struct acpicpu_pstate *);
248 1.17.2.2 uebayasi int acpicpu_md_tstate_get(struct acpicpu_softc *, uint32_t *);
249 1.17.2.2 uebayasi int acpicpu_md_tstate_set(struct acpicpu_tstate *);
250 1.17.2.2 uebayasi
251 1.17.2.2 uebayasi #endif /* !_SYS_DEV_ACPI_ACPI_CPU_H */
252