acpi_cpu.h revision 1.9 1 1.8 jruoho /* $NetBSD: acpi_cpu.h,v 1.9 2010/08/08 16:58:42 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.1 jruoho * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho
30 1.1 jruoho #ifndef _SYS_DEV_ACPI_ACPI_CPU_H
31 1.1 jruoho #define _SYS_DEV_ACPI_ACPI_CPU_H
32 1.1 jruoho
33 1.1 jruoho /*
34 1.1 jruoho * The following _PDC values are based on:
35 1.1 jruoho *
36 1.9 jruoho * Intel Corporation: Intel Processor-Specific ACPI
37 1.9 jruoho * Interface Specification, September 2006, Revision 005.
38 1.9 jruoho *
39 1.9 jruoho * http://download.intel.com/technology/IAPC/acpi/downloads/30222305.pdf
40 1.9 jruoho *
41 1.9 jruoho * For other relevant reading, see for instance:
42 1.9 jruoho *
43 1.9 jruoho * Advanced Micro Devices: Using ACPI to Report APML P-State
44 1.9 jruoho * Limit Changes to Operating Systems and VMM's. August 7, 2009.
45 1.9 jruoho *
46 1.9 jruoho * http://developer.amd.com/Assets/ACPI-APML-PState-rev12.pdf
47 1.1 jruoho */
48 1.1 jruoho #define ACPICPU_PDC_REVID 0x1
49 1.1 jruoho #define ACPICPU_PDC_SMP 0xA
50 1.1 jruoho #define ACPICPU_PDC_MSR 0x1
51 1.1 jruoho
52 1.1 jruoho #define ACPICPU_PDC_P_FFH __BIT(0) /* SpeedStep MSRs */
53 1.1 jruoho #define ACPICPU_PDC_C_C1_HALT __BIT(1) /* C1 "I/O then halt" */
54 1.1 jruoho #define ACPICPU_PDC_T_FFH __BIT(2) /* OnDemand throttling MSRs */
55 1.1 jruoho #define ACPICPU_PDC_C_C1PT __BIT(3) /* SMP C1, Px, and Tx (same) */
56 1.1 jruoho #define ACPICPU_PDC_C_C2C3 __BIT(4) /* SMP C2 and C3 (same) */
57 1.1 jruoho #define ACPICPU_PDC_P_SW __BIT(5) /* SMP Px (different) */
58 1.1 jruoho #define ACPICPU_PDC_C_SW __BIT(6) /* SMP Cx (different) */
59 1.1 jruoho #define ACPICPU_PDC_T_SW __BIT(7) /* SMP Tx (different) */
60 1.1 jruoho #define ACPICPU_PDC_C_C1_FFH __BIT(8) /* SMP C1 native beyond halt */
61 1.1 jruoho #define ACPICPU_PDC_C_C2C3_FFH __BIT(9) /* SMP C2 and C2 native */
62 1.1 jruoho #define ACPICPU_PDC_P_HW __BIT(11) /* Px hardware coordination */
63 1.1 jruoho
64 1.6 jruoho #define ACPICPU_PDC_GAS_HW __BIT(0) /* HW-coordinated state */
65 1.6 jruoho #define ACPICPU_PDC_GAS_BM __BIT(1) /* Bus master check required */
66 1.5 jruoho
67 1.5 jruoho /*
68 1.1 jruoho * Notify values.
69 1.1 jruoho */
70 1.1 jruoho #define ACPICPU_P_NOTIFY 0x80 /* _PPC */
71 1.1 jruoho #define ACPICPU_C_NOTIFY 0x81 /* _CST */
72 1.1 jruoho #define ACPICPU_T_NOTIFY 0x82 /* _TPC */
73 1.1 jruoho
74 1.1 jruoho /*
75 1.1 jruoho * C-states.
76 1.1 jruoho */
77 1.1 jruoho #define ACPICPU_C_C2_LATENCY_MAX 100 /* us */
78 1.1 jruoho #define ACPICPU_C_C3_LATENCY_MAX 1000 /* us */
79 1.1 jruoho
80 1.1 jruoho #define ACPICPU_C_STATE_HALT 0x01
81 1.1 jruoho #define ACPICPU_C_STATE_FFH 0x02
82 1.1 jruoho #define ACPICPU_C_STATE_SYSIO 0x03
83 1.1 jruoho
84 1.6 jruoho /*
85 1.9 jruoho * P-states.
86 1.6 jruoho */
87 1.9 jruoho #define ACPICPU_P_STATE_RETRY 100
88 1.9 jruoho #define ACPICPU_P_STATE_UNKNOWN 0x0
89 1.6 jruoho
90 1.6 jruoho /*
91 1.6 jruoho * Flags.
92 1.6 jruoho */
93 1.6 jruoho #define ACPICPU_FLAG_C __BIT(0) /* C-states supported */
94 1.6 jruoho #define ACPICPU_FLAG_P __BIT(1) /* P-states supported */
95 1.6 jruoho #define ACPICPU_FLAG_T __BIT(2) /* T-states supported */
96 1.6 jruoho
97 1.6 jruoho #define ACPICPU_FLAG_C_CST __BIT(3) /* C-states with _CST */
98 1.6 jruoho #define ACPICPU_FLAG_C_FADT __BIT(4) /* C-states with FADT */
99 1.6 jruoho #define ACPICPU_FLAG_C_BM __BIT(5) /* Bus master control */
100 1.6 jruoho #define ACPICPU_FLAG_C_BM_STS __BIT(6) /* Bus master check required */
101 1.6 jruoho #define ACPICPU_FLAG_C_ARB __BIT(7) /* Bus master arbitration */
102 1.6 jruoho #define ACPICPU_FLAG_C_NOC3 __BIT(8) /* C3 disabled (quirk) */
103 1.9 jruoho #define ACPICPU_FLAG_C_FFH __BIT(9) /* MONITOR/MWAIT supported */
104 1.6 jruoho #define ACPICPU_FLAG_C_C1E __BIT(10) /* AMD C1E detected */
105 1.1 jruoho
106 1.9 jruoho #define ACPICPU_FLAG_P_PPC __BIT(11) /* Dynamic freq. with _PPC */
107 1.9 jruoho #define ACPICPU_FLAG_P_FFH __BIT(12) /* EST etc. supported */
108 1.9 jruoho
109 1.8 jruoho /*
110 1.8 jruoho * This is AML_RESOURCE_GENERIC_REGISTER,
111 1.8 jruoho * included here separately for convenience.
112 1.8 jruoho */
113 1.8 jruoho struct acpicpu_reg {
114 1.8 jruoho uint8_t reg_desc;
115 1.8 jruoho uint16_t reg_reslen;
116 1.8 jruoho uint8_t reg_spaceid;
117 1.8 jruoho uint8_t reg_bitwidth;
118 1.8 jruoho uint8_t reg_bitoffset;
119 1.8 jruoho uint8_t reg_accesssize;
120 1.8 jruoho uint64_t reg_addr;
121 1.8 jruoho } __packed;
122 1.8 jruoho
123 1.1 jruoho struct acpicpu_cstate {
124 1.1 jruoho uint64_t cs_stat;
125 1.1 jruoho uint64_t cs_addr;
126 1.1 jruoho uint32_t cs_power; /* mW */
127 1.1 jruoho uint32_t cs_latency; /* us */
128 1.1 jruoho int cs_method;
129 1.5 jruoho int cs_flags;
130 1.1 jruoho };
131 1.1 jruoho
132 1.9 jruoho struct acpicpu_pstate {
133 1.9 jruoho uint64_t ps_stat;
134 1.9 jruoho uint32_t ps_freq; /* MHz */
135 1.9 jruoho uint32_t ps_power; /* mW */
136 1.9 jruoho uint32_t ps_latency; /* us */
137 1.9 jruoho uint32_t ps_latency_bm; /* us */
138 1.9 jruoho uint32_t ps_control;
139 1.9 jruoho uint32_t ps_status;
140 1.1 jruoho };
141 1.1 jruoho
142 1.1 jruoho struct acpicpu_object {
143 1.1 jruoho uint32_t ao_procid;
144 1.1 jruoho uint32_t ao_pblklen;
145 1.1 jruoho uint32_t ao_pblkaddr;
146 1.1 jruoho };
147 1.1 jruoho
148 1.1 jruoho struct acpicpu_softc {
149 1.1 jruoho device_t sc_dev;
150 1.1 jruoho struct acpi_devnode *sc_node;
151 1.7 jruoho struct acpicpu_object sc_object;
152 1.8 jruoho
153 1.1 jruoho struct acpicpu_cstate sc_cstate[ACPI_C_STATE_COUNT];
154 1.8 jruoho uint32_t sc_cstate_sleep;
155 1.8 jruoho
156 1.9 jruoho struct acpicpu_pstate *sc_pstate;
157 1.9 jruoho struct acpicpu_reg sc_pstate_control;
158 1.9 jruoho struct acpicpu_reg sc_pstate_status;
159 1.9 jruoho uint32_t sc_pstate_current;
160 1.9 jruoho uint32_t sc_pstate_count;
161 1.9 jruoho uint32_t sc_pstate_max;
162 1.9 jruoho
163 1.8 jruoho kmutex_t sc_mtx;
164 1.1 jruoho bus_space_tag_t sc_iot;
165 1.1 jruoho bus_space_handle_t sc_ioh;
166 1.8 jruoho
167 1.1 jruoho uint32_t sc_cap;
168 1.1 jruoho uint32_t sc_flags;
169 1.8 jruoho cpuid_t sc_cpuid;
170 1.7 jruoho bool sc_cold;
171 1.1 jruoho };
172 1.1 jruoho
173 1.1 jruoho void acpicpu_cstate_attach(device_t);
174 1.1 jruoho int acpicpu_cstate_detach(device_t);
175 1.1 jruoho int acpicpu_cstate_start(device_t);
176 1.1 jruoho bool acpicpu_cstate_suspend(device_t);
177 1.1 jruoho bool acpicpu_cstate_resume(device_t);
178 1.1 jruoho void acpicpu_cstate_callback(void *);
179 1.1 jruoho void acpicpu_cstate_idle(void);
180 1.1 jruoho
181 1.9 jruoho void acpicpu_pstate_attach(device_t);
182 1.9 jruoho int acpicpu_pstate_detach(device_t);
183 1.9 jruoho int acpicpu_pstate_start(device_t);
184 1.9 jruoho bool acpicpu_pstate_suspend(device_t);
185 1.9 jruoho bool acpicpu_pstate_resume(device_t);
186 1.9 jruoho void acpicpu_pstate_callback(void *);
187 1.9 jruoho int acpicpu_pstate_get(struct acpicpu_softc *, uint32_t *);
188 1.9 jruoho int acpicpu_pstate_set(struct acpicpu_softc *, uint32_t);
189 1.9 jruoho
190 1.1 jruoho uint32_t acpicpu_md_cap(void);
191 1.1 jruoho uint32_t acpicpu_md_quirks(void);
192 1.1 jruoho uint32_t acpicpu_md_cpus_running(void);
193 1.1 jruoho int acpicpu_md_idle_init(void);
194 1.1 jruoho int acpicpu_md_idle_start(void);
195 1.1 jruoho int acpicpu_md_idle_stop(void);
196 1.1 jruoho void acpicpu_md_idle_enter(int, int);
197 1.9 jruoho int acpicpu_md_pstate_start(void);
198 1.9 jruoho int acpicpu_md_pstate_stop(void);
199 1.9 jruoho int acpicpu_md_pstate_get(struct acpicpu_softc *, uint32_t *);
200 1.9 jruoho int acpicpu_md_pstate_set(struct acpicpu_pstate *);
201 1.1 jruoho
202 1.1 jruoho #endif /* !_SYS_DEV_ACPI_ACPI_CPU_H */
203