acpi_cpu_cstate.c revision 1.41 1 /* $NetBSD: acpi_cpu_cstate.c,v 1.41 2011/02/22 16:39:05 jmcneill Exp $ */
2
3 /*-
4 * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 */
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_cstate.c,v 1.41 2011/02/22 16:39:05 jmcneill Exp $");
31
32 #include <sys/param.h>
33 #include <sys/cpu.h>
34 #include <sys/device.h>
35 #include <sys/evcnt.h>
36 #include <sys/kernel.h>
37 #include <sys/once.h>
38 #include <sys/mutex.h>
39 #include <sys/timetc.h>
40
41 #include <dev/acpi/acpireg.h>
42 #include <dev/acpi/acpivar.h>
43 #include <dev/acpi/acpi_cpu.h>
44 #include <dev/acpi/acpi_timer.h>
45
46 #include <machine/acpi_machdep.h>
47
48 #define _COMPONENT ACPI_BUS_COMPONENT
49 ACPI_MODULE_NAME ("acpi_cpu_cstate")
50
51 static void acpicpu_cstate_attach_print(struct acpicpu_softc *);
52 static void acpicpu_cstate_attach_evcnt(struct acpicpu_softc *);
53 static void acpicpu_cstate_detach_evcnt(struct acpicpu_softc *);
54 static ACPI_STATUS acpicpu_cstate_cst(struct acpicpu_softc *);
55 static ACPI_STATUS acpicpu_cstate_cst_add(struct acpicpu_softc *,
56 ACPI_OBJECT *);
57 static void acpicpu_cstate_cst_bios(void);
58 static void acpicpu_cstate_memset(struct acpicpu_softc *);
59 static void acpicpu_cstate_fadt(struct acpicpu_softc *);
60 static void acpicpu_cstate_quirks(struct acpicpu_softc *);
61 static int acpicpu_cstate_latency(struct acpicpu_softc *);
62 static bool acpicpu_cstate_bm_check(void);
63 static void acpicpu_cstate_idle_enter(struct acpicpu_softc *,int);
64
65 extern struct acpicpu_softc **acpicpu_sc;
66
67 /*
68 * XXX: The local APIC timer (as well as TSC) is typically stopped in C3.
69 * For now, we cannot but disable C3. But there appears to be timer-
70 * related interrupt issues also in C2. The only entirely safe option
71 * at the moment is to use C1.
72 */
73 #ifdef ACPICPU_ENABLE_C3
74 static int cs_state_max = ACPI_STATE_C3;
75 #else
76 static int cs_state_max = ACPI_STATE_C1;
77 #endif
78
79 void
80 acpicpu_cstate_attach(device_t self)
81 {
82 struct acpicpu_softc *sc = device_private(self);
83 ACPI_STATUS rv;
84
85 /*
86 * Either use the preferred _CST or resort to FADT.
87 */
88 rv = acpicpu_cstate_cst(sc);
89
90 switch (rv) {
91
92 case AE_OK:
93 acpicpu_cstate_cst_bios();
94 break;
95
96 default:
97 sc->sc_flags |= ACPICPU_FLAG_C_FADT;
98 acpicpu_cstate_fadt(sc);
99 break;
100 }
101
102 sc->sc_flags |= ACPICPU_FLAG_C;
103
104 acpicpu_cstate_quirks(sc);
105 acpicpu_cstate_attach_evcnt(sc);
106 acpicpu_cstate_attach_print(sc);
107 }
108
109 void
110 acpicpu_cstate_attach_print(struct acpicpu_softc *sc)
111 {
112 struct acpicpu_cstate *cs;
113 static bool once = false;
114 const char *str;
115 int i;
116
117 if (once != false)
118 return;
119
120 for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
121
122 cs = &sc->sc_cstate[i];
123
124 if (cs->cs_method == 0)
125 continue;
126
127 switch (cs->cs_method) {
128
129 case ACPICPU_C_STATE_HALT:
130 str = "HLT";
131 break;
132
133 case ACPICPU_C_STATE_FFH:
134 str = "FFH";
135 break;
136
137 case ACPICPU_C_STATE_SYSIO:
138 str = "I/O";
139 break;
140
141 default:
142 panic("NOTREACHED");
143 }
144
145 aprint_verbose_dev(sc->sc_dev, "C%d: %3s, "
146 "lat %3u us, pow %5u mW, flags 0x%02x\n", i, str,
147 cs->cs_latency, cs->cs_power, cs->cs_flags);
148 }
149
150 once = true;
151 }
152
153 static void
154 acpicpu_cstate_attach_evcnt(struct acpicpu_softc *sc)
155 {
156 struct acpicpu_cstate *cs;
157 const char *str;
158 int i;
159
160 for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
161
162 cs = &sc->sc_cstate[i];
163
164 if (cs->cs_method == 0)
165 continue;
166
167 str = "HALT";
168
169 if (cs->cs_method == ACPICPU_C_STATE_FFH)
170 str = "MWAIT";
171
172 if (cs->cs_method == ACPICPU_C_STATE_SYSIO)
173 str = "I/O";
174
175 (void)snprintf(cs->cs_name, sizeof(cs->cs_name),
176 "C%d (%s)", i, str);
177
178 evcnt_attach_dynamic(&cs->cs_evcnt, EVCNT_TYPE_MISC,
179 NULL, device_xname(sc->sc_dev), cs->cs_name);
180 }
181 }
182
183 int
184 acpicpu_cstate_detach(device_t self)
185 {
186 struct acpicpu_softc *sc = device_private(self);
187 static ONCE_DECL(once_detach);
188 int rv;
189
190 rv = RUN_ONCE(&once_detach, acpicpu_md_idle_stop);
191
192 if (rv != 0)
193 return rv;
194
195 sc->sc_flags &= ~ACPICPU_FLAG_C;
196 acpicpu_cstate_detach_evcnt(sc);
197
198 return 0;
199 }
200
201 static void
202 acpicpu_cstate_detach_evcnt(struct acpicpu_softc *sc)
203 {
204 struct acpicpu_cstate *cs;
205 int i;
206
207 for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
208
209 cs = &sc->sc_cstate[i];
210
211 if (cs->cs_method != 0)
212 evcnt_detach(&cs->cs_evcnt);
213 }
214 }
215
216 void
217 acpicpu_cstate_start(device_t self)
218 {
219 struct acpicpu_softc *sc = device_private(self);
220
221 (void)acpicpu_md_idle_start(sc);
222 }
223
224 bool
225 acpicpu_cstate_suspend(device_t self)
226 {
227 return true;
228 }
229
230 bool
231 acpicpu_cstate_resume(device_t self)
232 {
233 static const ACPI_OSD_EXEC_CALLBACK func = acpicpu_cstate_callback;
234 struct acpicpu_softc *sc = device_private(self);
235
236 if ((sc->sc_flags & ACPICPU_FLAG_C_FADT) == 0)
237 (void)AcpiOsExecute(OSL_NOTIFY_HANDLER, func, sc->sc_dev);
238
239 return true;
240 }
241
242 void
243 acpicpu_cstate_callback(void *aux)
244 {
245 struct acpicpu_softc *sc;
246 device_t self = aux;
247
248 sc = device_private(self);
249
250 if ((sc->sc_flags & ACPICPU_FLAG_C_FADT) != 0)
251 return;
252
253 mutex_enter(&sc->sc_mtx);
254 (void)acpicpu_cstate_cst(sc);
255 mutex_exit(&sc->sc_mtx);
256 }
257
258 static ACPI_STATUS
259 acpicpu_cstate_cst(struct acpicpu_softc *sc)
260 {
261 ACPI_OBJECT *elm, *obj;
262 ACPI_BUFFER buf;
263 ACPI_STATUS rv;
264 uint32_t i, n;
265 uint8_t count;
266
267 rv = acpi_eval_struct(sc->sc_node->ad_handle, "_CST", &buf);
268
269 if (ACPI_FAILURE(rv))
270 return rv;
271
272 obj = buf.Pointer;
273
274 if (obj->Type != ACPI_TYPE_PACKAGE) {
275 rv = AE_TYPE;
276 goto out;
277 }
278
279 if (obj->Package.Count < 2) {
280 rv = AE_LIMIT;
281 goto out;
282 }
283
284 elm = obj->Package.Elements;
285
286 if (elm[0].Type != ACPI_TYPE_INTEGER) {
287 rv = AE_TYPE;
288 goto out;
289 }
290
291 n = elm[0].Integer.Value;
292
293 if (n != obj->Package.Count - 1) {
294 rv = AE_BAD_VALUE;
295 goto out;
296 }
297
298 if (n > ACPI_C_STATES_MAX) {
299 rv = AE_LIMIT;
300 goto out;
301 }
302
303 acpicpu_cstate_memset(sc);
304
305 CTASSERT(ACPI_STATE_C0 == 0 && ACPI_STATE_C1 == 1);
306 CTASSERT(ACPI_STATE_C2 == 2 && ACPI_STATE_C3 == 3);
307
308 for (count = 0, i = 1; i <= n; i++) {
309
310 elm = &obj->Package.Elements[i];
311 rv = acpicpu_cstate_cst_add(sc, elm);
312
313 if (ACPI_SUCCESS(rv))
314 count++;
315 }
316
317 rv = (count != 0) ? AE_OK : AE_NOT_EXIST;
318
319 out:
320 if (buf.Pointer != NULL)
321 ACPI_FREE(buf.Pointer);
322
323 return rv;
324 }
325
326 static ACPI_STATUS
327 acpicpu_cstate_cst_add(struct acpicpu_softc *sc, ACPI_OBJECT *elm)
328 {
329 struct acpicpu_cstate *cs = sc->sc_cstate;
330 struct acpicpu_cstate state;
331 struct acpicpu_reg *reg;
332 ACPI_STATUS rv = AE_OK;
333 ACPI_OBJECT *obj;
334 uint32_t type;
335
336 (void)memset(&state, 0, sizeof(*cs));
337
338 state.cs_flags = ACPICPU_FLAG_C_BM_STS;
339
340 if (elm->Type != ACPI_TYPE_PACKAGE) {
341 rv = AE_TYPE;
342 goto out;
343 }
344
345 if (elm->Package.Count != 4) {
346 rv = AE_LIMIT;
347 goto out;
348 }
349
350 /*
351 * Type.
352 */
353 obj = &elm->Package.Elements[1];
354
355 if (obj->Type != ACPI_TYPE_INTEGER) {
356 rv = AE_TYPE;
357 goto out;
358 }
359
360 type = obj->Integer.Value;
361
362 if (type < ACPI_STATE_C1 || type > ACPI_STATE_C3) {
363 rv = AE_TYPE;
364 goto out;
365 }
366
367 /*
368 * Latency.
369 */
370 obj = &elm->Package.Elements[2];
371
372 if (obj->Type != ACPI_TYPE_INTEGER) {
373 rv = AE_TYPE;
374 goto out;
375 }
376
377 state.cs_latency = obj->Integer.Value;
378
379 /*
380 * Power.
381 */
382 obj = &elm->Package.Elements[3];
383
384 if (obj->Type != ACPI_TYPE_INTEGER) {
385 rv = AE_TYPE;
386 goto out;
387 }
388
389 state.cs_power = obj->Integer.Value;
390
391 /*
392 * Register.
393 */
394 obj = &elm->Package.Elements[0];
395
396 if (obj->Type != ACPI_TYPE_BUFFER) {
397 rv = AE_TYPE;
398 goto out;
399 }
400
401 CTASSERT(sizeof(struct acpicpu_reg) == 15);
402
403 if (obj->Buffer.Length < sizeof(struct acpicpu_reg)) {
404 rv = AE_LIMIT;
405 goto out;
406 }
407
408 reg = (struct acpicpu_reg *)obj->Buffer.Pointer;
409
410 switch (reg->reg_spaceid) {
411
412 case ACPI_ADR_SPACE_SYSTEM_IO:
413 state.cs_method = ACPICPU_C_STATE_SYSIO;
414
415 if (reg->reg_addr == 0) {
416 rv = AE_AML_ILLEGAL_ADDRESS;
417 goto out;
418 }
419
420 if (reg->reg_bitwidth != 8) {
421 rv = AE_AML_BAD_RESOURCE_LENGTH;
422 goto out;
423 }
424
425 state.cs_addr = reg->reg_addr;
426 break;
427
428 case ACPI_ADR_SPACE_FIXED_HARDWARE:
429 state.cs_method = ACPICPU_C_STATE_FFH;
430
431 switch (type) {
432
433 case ACPI_STATE_C1:
434
435 if ((sc->sc_flags & ACPICPU_FLAG_C_FFH) == 0)
436 state.cs_method = ACPICPU_C_STATE_HALT;
437
438 break;
439
440 default:
441
442 if ((sc->sc_flags & ACPICPU_FLAG_C_FFH) == 0) {
443 rv = AE_SUPPORT;
444 goto out;
445 }
446 }
447
448 if (sc->sc_cap != 0) {
449
450 /*
451 * The _CST FFH GAS encoding may contain
452 * additional hints on Intel processors.
453 * Use these to determine whether we can
454 * avoid the bus master activity check.
455 */
456 if ((reg->reg_accesssize & ACPICPU_PDC_GAS_BM) == 0)
457 state.cs_flags &= ~ACPICPU_FLAG_C_BM_STS;
458 }
459
460 break;
461
462 default:
463 rv = AE_AML_INVALID_SPACE_ID;
464 goto out;
465 }
466
467 if (cs[type].cs_method != 0) {
468 rv = AE_ALREADY_EXISTS;
469 goto out;
470 }
471
472 cs[type].cs_addr = state.cs_addr;
473 cs[type].cs_power = state.cs_power;
474 cs[type].cs_flags = state.cs_flags;
475 cs[type].cs_method = state.cs_method;
476 cs[type].cs_latency = state.cs_latency;
477
478 out:
479 if (ACPI_FAILURE(rv))
480 aprint_error_dev(sc->sc_dev, "failed to add "
481 "C-state: %s\n", AcpiFormatException(rv));
482
483 return rv;
484 }
485
486 static void
487 acpicpu_cstate_cst_bios(void)
488 {
489 const uint8_t val = AcpiGbl_FADT.CstControl;
490 const uint32_t addr = AcpiGbl_FADT.SmiCommand;
491
492 if (addr == 0 || val == 0)
493 return;
494
495 (void)AcpiOsWritePort(addr, val, 8);
496 }
497
498 static void
499 acpicpu_cstate_memset(struct acpicpu_softc *sc)
500 {
501 int i = 0;
502
503 while (i < ACPI_C_STATE_COUNT) {
504
505 sc->sc_cstate[i].cs_addr = 0;
506 sc->sc_cstate[i].cs_power = 0;
507 sc->sc_cstate[i].cs_flags = 0;
508 sc->sc_cstate[i].cs_method = 0;
509 sc->sc_cstate[i].cs_latency = 0;
510
511 i++;
512 }
513 }
514
515 static void
516 acpicpu_cstate_fadt(struct acpicpu_softc *sc)
517 {
518 struct acpicpu_cstate *cs = sc->sc_cstate;
519
520 acpicpu_cstate_memset(sc);
521
522 /*
523 * All x86 processors should support C1 (a.k.a. HALT).
524 */
525 cs[ACPI_STATE_C1].cs_method = ACPICPU_C_STATE_HALT;
526
527 if ((AcpiGbl_FADT.Flags & ACPI_FADT_C1_SUPPORTED) == 0)
528 aprint_debug_dev(sc->sc_dev, "HALT not supported?\n");
529
530 if (sc->sc_object.ao_pblkaddr == 0)
531 return;
532
533 if (acpi_md_ncpus() > 1) {
534
535 if ((AcpiGbl_FADT.Flags & ACPI_FADT_C2_MP_SUPPORTED) == 0)
536 return;
537 }
538
539 cs[ACPI_STATE_C2].cs_method = ACPICPU_C_STATE_SYSIO;
540 cs[ACPI_STATE_C3].cs_method = ACPICPU_C_STATE_SYSIO;
541
542 cs[ACPI_STATE_C2].cs_latency = AcpiGbl_FADT.C2Latency;
543 cs[ACPI_STATE_C3].cs_latency = AcpiGbl_FADT.C3Latency;
544
545 cs[ACPI_STATE_C2].cs_addr = sc->sc_object.ao_pblkaddr + 4;
546 cs[ACPI_STATE_C3].cs_addr = sc->sc_object.ao_pblkaddr + 5;
547
548 /*
549 * The P_BLK length should always be 6. If it
550 * is not, reduce functionality accordingly.
551 */
552 if (sc->sc_object.ao_pblklen < 5)
553 cs[ACPI_STATE_C2].cs_method = 0;
554
555 if (sc->sc_object.ao_pblklen < 6)
556 cs[ACPI_STATE_C3].cs_method = 0;
557
558 /*
559 * Sanity check the latency levels in FADT.
560 * Values above the thresholds are used to
561 * inform that C-states are not supported.
562 */
563 CTASSERT(ACPICPU_C_C2_LATENCY_MAX == 100);
564 CTASSERT(ACPICPU_C_C3_LATENCY_MAX == 1000);
565
566 if (AcpiGbl_FADT.C2Latency > ACPICPU_C_C2_LATENCY_MAX)
567 cs[ACPI_STATE_C2].cs_method = 0;
568
569 if (AcpiGbl_FADT.C3Latency > ACPICPU_C_C3_LATENCY_MAX)
570 cs[ACPI_STATE_C3].cs_method = 0;
571 }
572
573 static void
574 acpicpu_cstate_quirks(struct acpicpu_softc *sc)
575 {
576 const uint32_t reg = AcpiGbl_FADT.Pm2ControlBlock;
577 const uint32_t len = AcpiGbl_FADT.Pm2ControlLength;
578
579 /*
580 * Disable C3 for PIIX4.
581 */
582 if ((sc->sc_flags & ACPICPU_FLAG_PIIX4) != 0) {
583 sc->sc_cstate[ACPI_STATE_C3].cs_method = 0;
584 return;
585 }
586
587 /*
588 * Check bus master arbitration. If ARB_DIS
589 * is not available, processor caches must be
590 * flushed before C3 (ACPI 4.0, section 8.2).
591 */
592 if (reg != 0 && len != 0) {
593 sc->sc_flags |= ACPICPU_FLAG_C_ARB;
594 return;
595 }
596
597 /*
598 * Disable C3 entirely if WBINVD is not present.
599 */
600 if ((AcpiGbl_FADT.Flags & ACPI_FADT_WBINVD) == 0)
601 sc->sc_cstate[ACPI_STATE_C3].cs_method = 0;
602 else {
603 /*
604 * If WBINVD is present and functioning properly,
605 * flush all processor caches before entering C3.
606 */
607 if ((AcpiGbl_FADT.Flags & ACPI_FADT_WBINVD_FLUSH) == 0)
608 sc->sc_flags &= ~ACPICPU_FLAG_C_BM;
609 else
610 sc->sc_cstate[ACPI_STATE_C3].cs_method = 0;
611 }
612 }
613
614 static int
615 acpicpu_cstate_latency(struct acpicpu_softc *sc)
616 {
617 static const uint32_t cs_factor = 3;
618 struct acpicpu_cstate *cs;
619 int i;
620
621 for (i = cs_state_max; i > 0; i--) {
622
623 cs = &sc->sc_cstate[i];
624
625 if (__predict_false(cs->cs_method == 0))
626 continue;
627
628 /*
629 * Choose a state if we have previously slept
630 * longer than the worst case latency of the
631 * state times an arbitrary multiplier.
632 */
633 if (sc->sc_cstate_sleep > cs->cs_latency * cs_factor)
634 return i;
635 }
636
637 return ACPI_STATE_C1;
638 }
639
640 /*
641 * The main idle loop.
642 */
643 void
644 acpicpu_cstate_idle(void)
645 {
646 struct cpu_info *ci = curcpu();
647 struct acpicpu_softc *sc;
648 int state;
649
650 acpi_md_OsDisableInterrupt();
651
652 if (__predict_false(ci->ci_want_resched != 0))
653 goto out;
654
655 KASSERT(acpicpu_sc != NULL);
656 KASSERT(ci->ci_acpiid < maxcpus);
657
658 sc = acpicpu_sc[ci->ci_acpiid];
659
660 if (__predict_false(sc == NULL))
661 goto out;
662
663 KASSERT(ci->ci_ilevel == IPL_NONE);
664 KASSERT((sc->sc_flags & ACPICPU_FLAG_C) != 0);
665
666 if (__predict_false(sc->sc_cold != false))
667 goto out;
668
669 if (__predict_false(mutex_tryenter(&sc->sc_mtx) == 0))
670 goto out;
671
672 mutex_exit(&sc->sc_mtx);
673 state = acpicpu_cstate_latency(sc);
674
675 /*
676 * Apply AMD C1E quirk.
677 */
678 if ((sc->sc_flags & ACPICPU_FLAG_C_C1E) != 0)
679 acpicpu_md_quirks_c1e();
680
681 /*
682 * Check for bus master activity. Note that particularly usb(4)
683 * causes high activity, which may prevent the use of C3 states.
684 */
685 if ((sc->sc_cstate[state].cs_flags & ACPICPU_FLAG_C_BM_STS) != 0) {
686
687 if (acpicpu_cstate_bm_check() != false)
688 state--;
689
690 if (__predict_false(sc->sc_cstate[state].cs_method == 0))
691 state = ACPI_STATE_C1;
692 }
693
694 KASSERT(state != ACPI_STATE_C0);
695
696 if (state != ACPI_STATE_C3) {
697 acpicpu_cstate_idle_enter(sc, state);
698 return;
699 }
700
701 /*
702 * On all recent (Intel) CPUs caches are shared
703 * by CPUs and bus master control is required to
704 * keep these coherent while in C3. Flushing the
705 * CPU caches is only the last resort.
706 */
707 if ((sc->sc_flags & ACPICPU_FLAG_C_BM) == 0)
708 ACPI_FLUSH_CPU_CACHE();
709
710 /*
711 * Allow the bus master to request that any given
712 * CPU should return immediately to C0 from C3.
713 */
714 if ((sc->sc_flags & ACPICPU_FLAG_C_BM) != 0)
715 (void)AcpiWriteBitRegister(ACPI_BITREG_BUS_MASTER_RLD, 1);
716
717 /*
718 * It may be necessary to disable bus master arbitration
719 * to ensure that bus master cycles do not occur while
720 * sleeping in C3 (see ACPI 4.0, section 8.1.4).
721 */
722 if ((sc->sc_flags & ACPICPU_FLAG_C_ARB) != 0)
723 (void)AcpiWriteBitRegister(ACPI_BITREG_ARB_DISABLE, 1);
724
725 acpicpu_cstate_idle_enter(sc, state);
726
727 /*
728 * Disable bus master wake and re-enable the arbiter.
729 */
730 if ((sc->sc_flags & ACPICPU_FLAG_C_BM) != 0)
731 (void)AcpiWriteBitRegister(ACPI_BITREG_BUS_MASTER_RLD, 0);
732
733 if ((sc->sc_flags & ACPICPU_FLAG_C_ARB) != 0)
734 (void)AcpiWriteBitRegister(ACPI_BITREG_ARB_DISABLE, 0);
735
736 return;
737
738 out:
739 acpi_md_OsEnableInterrupt();
740 }
741
742 static void
743 acpicpu_cstate_idle_enter(struct acpicpu_softc *sc, int state)
744 {
745 struct acpicpu_cstate *cs = &sc->sc_cstate[state];
746 uint32_t end, start, val;
747
748 start = acpitimer_read_fast(NULL);
749
750 switch (cs->cs_method) {
751
752 case ACPICPU_C_STATE_FFH:
753 case ACPICPU_C_STATE_HALT:
754 acpicpu_md_idle_enter(cs->cs_method, state);
755 break;
756
757 case ACPICPU_C_STATE_SYSIO:
758 (void)AcpiOsReadPort(cs->cs_addr, &val, 8);
759 break;
760 }
761
762 acpi_md_OsEnableInterrupt();
763
764 cs->cs_evcnt.ev_count++;
765 end = acpitimer_read_fast(NULL);
766 sc->sc_cstate_sleep = hztoms(acpitimer_delta(end, start)) * 1000;
767 }
768
769 static bool
770 acpicpu_cstate_bm_check(void)
771 {
772 uint32_t val = 0;
773 ACPI_STATUS rv;
774
775 rv = AcpiReadBitRegister(ACPI_BITREG_BUS_MASTER_STATUS, &val);
776
777 if (ACPI_FAILURE(rv) || val == 0)
778 return false;
779
780 (void)AcpiWriteBitRegister(ACPI_BITREG_BUS_MASTER_STATUS, 1);
781
782 return true;
783 }
784