ata_wdc.c revision 1.1.2.8 1 1.1.2.8 bouyer /* $NetBSD: ata_wdc.c,v 1.1.2.8 1998/08/13 14:27:47 bouyer Exp $ */
2 1.1.2.1 bouyer
3 1.1.2.1 bouyer /*
4 1.1.2.1 bouyer * Copyright (c) 1998 Manuel Bouyer.
5 1.1.2.1 bouyer *
6 1.1.2.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1.2.1 bouyer * modification, are permitted provided that the following conditions
8 1.1.2.1 bouyer * are met:
9 1.1.2.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1.2.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1.2.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1.2.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1.2.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1.2.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1.2.1 bouyer * must display the following acknowledgement:
16 1.1.2.1 bouyer * This product includes software developed by the University of
17 1.1.2.1 bouyer * California, Berkeley and its contributors.
18 1.1.2.1 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.1.2.1 bouyer * may be used to endorse or promote products derived from this software
20 1.1.2.1 bouyer * without specific prior written permission.
21 1.1.2.1 bouyer *
22 1.1.2.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1.2.1 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1.2.1 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1.2.1 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1.2.1 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1.2.1 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1.2.1 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1.2.1 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1.2.1 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1.2.1 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1.2.1 bouyer * SUCH DAMAGE.
33 1.1.2.1 bouyer *
34 1.1.2.1 bouyer */
35 1.1.2.1 bouyer
36 1.1.2.1 bouyer /*
37 1.1.2.1 bouyer * Copyright (c) 1994, 1995, 1998 Charles M. Hannum. All rights reserved.
38 1.1.2.1 bouyer *
39 1.1.2.1 bouyer * DMA and multi-sector PIO handling are derived from code contributed by
40 1.1.2.1 bouyer * Onno van der Linden.
41 1.1.2.1 bouyer *
42 1.1.2.1 bouyer * Bus_space-ified by Christopher G. Demetriou.
43 1.1.2.1 bouyer *
44 1.1.2.1 bouyer *
45 1.1.2.1 bouyer * Redistribution and use in source and binary forms, with or without
46 1.1.2.1 bouyer * modification, are permitted provided that the following conditions
47 1.1.2.1 bouyer * are met:
48 1.1.2.1 bouyer * 1. Redistributions of source code must retain the above copyright
49 1.1.2.1 bouyer * notice, this list of conditions and the following disclaimer.
50 1.1.2.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
51 1.1.2.1 bouyer * notice, this list of conditions and the following disclaimer in the
52 1.1.2.1 bouyer * documentation and/or other materials provided with the distribution.
53 1.1.2.1 bouyer * 3. All advertising materials mentioning features or use of this software
54 1.1.2.1 bouyer * must display the following acknowledgement:
55 1.1.2.1 bouyer * This product includes software developed by Charles M. Hannum.
56 1.1.2.1 bouyer * 4. The name of the author may not be used to endorse or promote products
57 1.1.2.1 bouyer * derived from this software without specific prior written permission.
58 1.1.2.1 bouyer *
59 1.1.2.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
60 1.1.2.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
61 1.1.2.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
62 1.1.2.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
63 1.1.2.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
64 1.1.2.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
65 1.1.2.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
66 1.1.2.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
67 1.1.2.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
68 1.1.2.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
69 1.1.2.1 bouyer */
70 1.1.2.1 bouyer
71 1.1.2.1 bouyer
72 1.1.2.1 bouyer #define WDCDEBUG
73 1.1.2.1 bouyer
74 1.1.2.1 bouyer #include <sys/param.h>
75 1.1.2.1 bouyer #include <sys/systm.h>
76 1.1.2.1 bouyer #include <sys/kernel.h>
77 1.1.2.1 bouyer #include <sys/file.h>
78 1.1.2.1 bouyer #include <sys/stat.h>
79 1.1.2.1 bouyer #include <sys/buf.h>
80 1.1.2.1 bouyer #include <sys/malloc.h>
81 1.1.2.1 bouyer #include <sys/device.h>
82 1.1.2.1 bouyer #include <sys/disklabel.h>
83 1.1.2.1 bouyer #include <sys/syslog.h>
84 1.1.2.1 bouyer #include <sys/proc.h>
85 1.1.2.1 bouyer
86 1.1.2.1 bouyer #include <machine/intr.h>
87 1.1.2.1 bouyer #include <machine/bus.h>
88 1.1.2.1 bouyer #ifndef __BUS_SPACE_HAS_STREAM_METHODS
89 1.1.2.1 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
90 1.1.2.1 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
91 1.1.2.1 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
92 1.1.2.1 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
93 1.1.2.1 bouyer #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
94 1.1.2.1 bouyer
95 1.1.2.1 bouyer #include <dev/ata/atareg.h>
96 1.1.2.1 bouyer #include <dev/ata/atavar.h>
97 1.1.2.1 bouyer #include <dev/ic/wdcreg.h>
98 1.1.2.1 bouyer #include <dev/ic/wdcvar.h>
99 1.1.2.1 bouyer #include <dev/ata/wdvar.h>
100 1.1.2.1 bouyer
101 1.1.2.1 bouyer #define DEBUG_INTR 0x01
102 1.1.2.1 bouyer #define DEBUG_XFERS 0x02
103 1.1.2.1 bouyer #define DEBUG_STATUS 0x04
104 1.1.2.1 bouyer #define DEBUG_FUNCS 0x08
105 1.1.2.1 bouyer #define DEBUG_PROBE 0x10
106 1.1.2.1 bouyer #ifdef WDCDEBUG
107 1.1.2.1 bouyer int wdcdebug_wd_mask = DEBUG_PROBE;
108 1.1.2.1 bouyer #define WDCDEBUG_PRINT(args, level) \
109 1.1.2.1 bouyer if (wdcdebug_wd_mask & (level)) \
110 1.1.2.1 bouyer printf args
111 1.1.2.1 bouyer #else
112 1.1.2.1 bouyer #define WDCDEBUG_PRINT(args, level)
113 1.1.2.1 bouyer #endif
114 1.1.2.1 bouyer
115 1.1.2.8 bouyer #define ATA_DELAY 10000 /* 10s for a drive I/O */
116 1.1.2.8 bouyer
117 1.1.2.1 bouyer int wdprint __P((void *, const char *));
118 1.1.2.1 bouyer void wdc_ata_bio_start __P((struct channel_softc *,struct wdc_xfer *));
119 1.1.2.1 bouyer int wdc_ata_bio_intr __P((struct channel_softc *, struct wdc_xfer *));
120 1.1.2.1 bouyer void wdc_ata_bio_done __P((struct channel_softc *, struct wdc_xfer *));
121 1.1.2.1 bouyer int wdc_ata_ctrl_intr __P((struct channel_softc *, struct wdc_xfer *));
122 1.1.2.8 bouyer int wdc_ata_err __P((struct channel_softc *, struct ata_bio *));
123 1.1.2.8 bouyer #define WDC_ATA_NOERR 0x00 /* Drive doesn't report an error */
124 1.1.2.8 bouyer #define WDC_ATA_RECOV 0x01 /* There was a recovered error */
125 1.1.2.8 bouyer #define WDC_ATA_ERR 0x02 /* Drive reports an error */
126 1.1.2.1 bouyer
127 1.1.2.1 bouyer int wdprint(aux, pnp)
128 1.1.2.1 bouyer void *aux;
129 1.1.2.1 bouyer const char *pnp;
130 1.1.2.1 bouyer {
131 1.1.2.1 bouyer struct ata_atapi_attach *aa_link = aux;
132 1.1.2.1 bouyer if (pnp)
133 1.1.2.1 bouyer printf("drive at %s", pnp);
134 1.1.2.1 bouyer printf(" channel %d drive %d", aa_link->aa_channel,
135 1.1.2.1 bouyer aa_link->aa_drv_data->drive);
136 1.1.2.1 bouyer return (UNCONF);
137 1.1.2.1 bouyer }
138 1.1.2.1 bouyer
139 1.1.2.1 bouyer void
140 1.1.2.1 bouyer wdc_ata_attach(chp)
141 1.1.2.1 bouyer struct channel_softc *chp;
142 1.1.2.1 bouyer {
143 1.1.2.1 bouyer struct wdc_softc *wdc = chp->wdc;
144 1.1.2.1 bouyer int channel = chp->channel;
145 1.1.2.1 bouyer struct ata_atapi_attach aa_link;
146 1.1.2.1 bouyer int drive;
147 1.1.2.1 bouyer
148 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_attach\n"), DEBUG_FUNCS | DEBUG_PROBE);
149 1.1.2.1 bouyer
150 1.1.2.8 bouyer memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
151 1.1.2.1 bouyer aa_link.aa_type = T_ATA;
152 1.1.2.1 bouyer aa_link.aa_channel = channel;
153 1.1.2.1 bouyer aa_link.aa_openings = 1;
154 1.1.2.1 bouyer for (drive = 0; drive < 2; drive++) {
155 1.1.2.1 bouyer if ((chp->ch_drive[drive].drive_flags & DRIVE_ATA) == 0) {
156 1.1.2.1 bouyer continue;
157 1.1.2.1 bouyer }
158 1.1.2.1 bouyer aa_link.aa_drv_data = &chp->ch_drive[drive];
159 1.1.2.1 bouyer if (config_found(&wdc->sc_dev, (void *)&aa_link, wdprint))
160 1.1.2.1 bouyer wdc_probe_caps(&chp->ch_drive[drive]);
161 1.1.2.1 bouyer }
162 1.1.2.1 bouyer }
163 1.1.2.1 bouyer
164 1.1.2.1 bouyer /*
165 1.1.2.1 bouyer * Handle block I/O operation. Return WDC_COMPLETE, WDC_QUEUED, or
166 1.1.2.1 bouyer * WDC_TRY_AGAIN. Must be called at splio().
167 1.1.2.1 bouyer */
168 1.1.2.1 bouyer int
169 1.1.2.1 bouyer wdc_ata_bio(drvp, ata_bio)
170 1.1.2.1 bouyer struct ata_drive_datas *drvp;
171 1.1.2.1 bouyer struct ata_bio *ata_bio;
172 1.1.2.1 bouyer {
173 1.1.2.1 bouyer struct wdc_xfer *xfer;
174 1.1.2.1 bouyer struct channel_softc *chp = drvp->chnl_softc;
175 1.1.2.1 bouyer
176 1.1.2.8 bouyer xfer = wdc_get_xfer(WDC_NOSLEEP);
177 1.1.2.1 bouyer if (xfer == NULL)
178 1.1.2.1 bouyer return WDC_TRY_AGAIN;
179 1.1.2.8 bouyer if (ata_bio->flags & ATA_POLL)
180 1.1.2.8 bouyer xfer->c_flags |= C_POLL;
181 1.1.2.1 bouyer xfer->drive = drvp->drive;
182 1.1.2.1 bouyer xfer->cmd = ata_bio;
183 1.1.2.1 bouyer xfer->databuf = ata_bio->databuf;
184 1.1.2.1 bouyer xfer->c_bcount = ata_bio->bcount;
185 1.1.2.1 bouyer xfer->c_start = wdc_ata_bio_start;
186 1.1.2.1 bouyer xfer->c_intr = wdc_ata_bio_intr;
187 1.1.2.1 bouyer wdc_exec_xfer(chp, xfer);
188 1.1.2.1 bouyer return (ata_bio->flags & ATA_ITSDONE) ? WDC_COMPLETE : WDC_QUEUED;
189 1.1.2.1 bouyer }
190 1.1.2.1 bouyer
191 1.1.2.1 bouyer void
192 1.1.2.1 bouyer wdc_ata_bio_start(chp, xfer)
193 1.1.2.1 bouyer struct channel_softc *chp;
194 1.1.2.1 bouyer struct wdc_xfer *xfer;
195 1.1.2.1 bouyer {
196 1.1.2.1 bouyer struct ata_bio *ata_bio = xfer->cmd;
197 1.1.2.1 bouyer struct ata_drive_datas *drvp = &chp->ch_drive[xfer->drive];
198 1.1.2.1 bouyer u_int16_t cyl;
199 1.1.2.1 bouyer u_int8_t head, sect, cmd = 0;
200 1.1.2.1 bouyer int nblks;
201 1.1.2.1 bouyer
202 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_bio_start\n"),
203 1.1.2.1 bouyer DEBUG_FUNCS | DEBUG_XFERS);
204 1.1.2.1 bouyer
205 1.1.2.1 bouyer /* Do control operations specially. */
206 1.1.2.1 bouyer if (drvp->state < READY) {
207 1.1.2.1 bouyer /*
208 1.1.2.1 bouyer * Actually, we want to be careful not to mess with the control
209 1.1.2.1 bouyer * state if the device is currently busy, but we can assume
210 1.1.2.1 bouyer * that we never get to this point if that's the case.
211 1.1.2.1 bouyer */
212 1.1.2.1 bouyer /* at this point, we should only be in RECAL state */
213 1.1.2.1 bouyer if (drvp->state != RECAL) {
214 1.1.2.1 bouyer printf("%s:%d:%d: bad state %d in wdc_ata_bio_start\n",
215 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
216 1.1.2.1 bouyer xfer->drive, drvp->state);
217 1.1.2.1 bouyer panic("wdc_ata_bio_start: bad state");
218 1.1.2.1 bouyer }
219 1.1.2.1 bouyer xfer->c_intr = wdc_ata_ctrl_intr;
220 1.1.2.1 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
221 1.1.2.1 bouyer WDSD_IBM | (xfer->drive << 4));
222 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY) != 0)
223 1.1.2.1 bouyer goto timeout;
224 1.1.2.1 bouyer wdccommandshort(chp, xfer->drive, WDCC_RECAL);
225 1.1.2.1 bouyer drvp->state = RECAL_WAIT;
226 1.1.2.1 bouyer if ((ata_bio->flags & ATA_POLL) == 0) {
227 1.1.2.1 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
228 1.1.2.8 bouyer timeout(wdctimeout, chp, ATA_DELAY / 1000 * hz);
229 1.1.2.1 bouyer } else {
230 1.1.2.1 bouyer /* Wait for at last 400ns for status bit to be valid */
231 1.1.2.1 bouyer delay(1);
232 1.1.2.1 bouyer wdc_ata_ctrl_intr(chp, xfer);
233 1.1.2.1 bouyer }
234 1.1.2.1 bouyer return;
235 1.1.2.1 bouyer }
236 1.1.2.1 bouyer
237 1.1.2.1 bouyer again:
238 1.1.2.1 bouyer /*
239 1.1.2.1 bouyer *
240 1.1.2.1 bouyer * When starting a multi-sector transfer, or doing single-sector
241 1.1.2.1 bouyer * transfers...
242 1.1.2.1 bouyer */
243 1.1.2.1 bouyer if (xfer->c_skip == 0 || (ata_bio->flags & ATA_SINGLE) != 0 ||
244 1.1.2.8 bouyer (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) != 0) {
245 1.1.2.1 bouyer if (ata_bio->flags & ATA_SINGLE)
246 1.1.2.1 bouyer nblks = 1;
247 1.1.2.1 bouyer else
248 1.1.2.1 bouyer nblks = xfer->c_bcount / ata_bio->lp->d_secsize;
249 1.1.2.1 bouyer /* Check for bad sectors and adjust transfer, if necessary. */
250 1.1.2.1 bouyer if ((ata_bio->lp->d_flags & D_BADSECT) != 0) {
251 1.1.2.1 bouyer long blkdiff;
252 1.1.2.1 bouyer int i;
253 1.1.2.1 bouyer for (i = 0; (blkdiff = ata_bio->badsect[i]) != -1;
254 1.1.2.1 bouyer i++) {
255 1.1.2.1 bouyer blkdiff -= ata_bio->blkno;
256 1.1.2.1 bouyer if (blkdiff < 0)
257 1.1.2.1 bouyer continue;
258 1.1.2.1 bouyer if (blkdiff == 0) {
259 1.1.2.1 bouyer /* Replace current block of transfer. */
260 1.1.2.1 bouyer ata_bio->blkno =
261 1.1.2.1 bouyer ata_bio->lp->d_secperunit -
262 1.1.2.1 bouyer ata_bio->lp->d_nsectors - i - 1;
263 1.1.2.1 bouyer }
264 1.1.2.1 bouyer if (blkdiff < nblks) {
265 1.1.2.1 bouyer /* Bad block inside transfer. */
266 1.1.2.1 bouyer ata_bio->flags |= ATA_SINGLE;
267 1.1.2.1 bouyer nblks = 1;
268 1.1.2.1 bouyer }
269 1.1.2.1 bouyer break;
270 1.1.2.1 bouyer }
271 1.1.2.1 bouyer /* Transfer is okay now. */
272 1.1.2.1 bouyer }
273 1.1.2.1 bouyer if (ata_bio->flags & ATA_LBA) {
274 1.1.2.1 bouyer sect = (ata_bio->blkno >> 0) & 0xff;
275 1.1.2.1 bouyer cyl = (ata_bio->blkno >> 8) & 0xffff;
276 1.1.2.1 bouyer head = (ata_bio->blkno >> 24) & 0x0f;
277 1.1.2.1 bouyer head |= WDSD_LBA;
278 1.1.2.1 bouyer } else {
279 1.1.2.1 bouyer int blkno = ata_bio->blkno;
280 1.1.2.1 bouyer sect = blkno % ata_bio->lp->d_nsectors;
281 1.1.2.1 bouyer sect++; /* Sectors begin with 1, not 0. */
282 1.1.2.1 bouyer blkno /= ata_bio->lp->d_nsectors;
283 1.1.2.1 bouyer head = blkno % ata_bio->lp->d_ntracks;
284 1.1.2.1 bouyer blkno /= ata_bio->lp->d_ntracks;
285 1.1.2.1 bouyer cyl = blkno;
286 1.1.2.1 bouyer head |= WDSD_CHS;
287 1.1.2.1 bouyer }
288 1.1.2.4 bouyer if ((drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) &&
289 1.1.2.3 bouyer (ata_bio->flags & ATA_SINGLE) == 0) {
290 1.1.2.1 bouyer ata_bio->nblks = nblks;
291 1.1.2.1 bouyer ata_bio->nbytes = xfer->c_bcount;
292 1.1.2.1 bouyer cmd = (ata_bio->flags & ATA_READ) ?
293 1.1.2.1 bouyer WDCC_READDMA : WDCC_WRITEDMA;
294 1.1.2.1 bouyer nblks = ata_bio->nblks;
295 1.1.2.1 bouyer /* Init the DMA channel. */
296 1.1.2.1 bouyer if ((*chp->wdc->dma_init)(chp->wdc->dma_arg,
297 1.1.2.1 bouyer chp->channel, xfer->drive,
298 1.1.2.1 bouyer xfer->databuf + xfer->c_skip, ata_bio->nbytes,
299 1.1.2.1 bouyer ata_bio->flags & ATA_READ) != 0) {
300 1.1.2.8 bouyer ata_bio->error = ERR_DMA;
301 1.1.2.1 bouyer ata_bio->r_error = 0;
302 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
303 1.1.2.1 bouyer return;
304 1.1.2.1 bouyer }
305 1.1.2.1 bouyer /* Initiate command */
306 1.1.2.1 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
307 1.1.2.1 bouyer WDSD_IBM | (xfer->drive << 4));
308 1.1.2.8 bouyer if (wait_for_ready(chp, ATA_DELAY) < 0)
309 1.1.2.1 bouyer goto timeout;
310 1.1.2.1 bouyer wdccommand(chp, xfer->drive, cmd, cyl,
311 1.1.2.1 bouyer head, sect, nblks, 0);
312 1.1.2.1 bouyer /* start the DMA channel */
313 1.1.2.1 bouyer (*chp->wdc->dma_start)(chp->wdc->dma_arg,
314 1.1.2.1 bouyer chp->channel, xfer->drive,
315 1.1.2.1 bouyer ata_bio->flags & ATA_READ);
316 1.1.2.1 bouyer /* wait for irq */
317 1.1.2.1 bouyer goto intr;
318 1.1.2.1 bouyer } /* else not DMA */
319 1.1.2.1 bouyer ata_bio->nblks = min(nblks, ata_bio->multi);
320 1.1.2.1 bouyer ata_bio->nbytes = ata_bio->nblks * ata_bio->lp->d_secsize;
321 1.1.2.1 bouyer if (ata_bio->nblks > 1 && (ata_bio->flags & ATA_SINGLE) == 0) {
322 1.1.2.1 bouyer cmd = (ata_bio->flags & ATA_READ) ?
323 1.1.2.1 bouyer WDCC_READMULTI : WDCC_WRITEMULTI;
324 1.1.2.1 bouyer } else {
325 1.1.2.1 bouyer cmd = (ata_bio->flags & ATA_READ) ?
326 1.1.2.1 bouyer WDCC_READ : WDCC_WRITE;
327 1.1.2.1 bouyer }
328 1.1.2.1 bouyer /* Initiate command! */
329 1.1.2.1 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
330 1.1.2.1 bouyer WDSD_IBM | (xfer->drive << 4));
331 1.1.2.8 bouyer if (wait_for_ready(chp, ATA_DELAY) < 0)
332 1.1.2.1 bouyer goto timeout;
333 1.1.2.1 bouyer wdccommand(chp, xfer->drive, cmd, cyl,
334 1.1.2.1 bouyer head, sect, nblks,
335 1.1.2.1 bouyer (ata_bio->lp->d_type == DTYPE_ST506) ?
336 1.1.2.1 bouyer ata_bio->lp->d_precompcyl / 4 : 0);
337 1.1.2.1 bouyer } else if (ata_bio->nblks > 1) {
338 1.1.2.1 bouyer /* The number of blocks in the last stretch may be smaller. */
339 1.1.2.1 bouyer nblks = xfer->c_bcount / ata_bio->lp->d_secsize;
340 1.1.2.1 bouyer if (ata_bio->nblks > nblks) {
341 1.1.2.1 bouyer ata_bio->nblks = nblks;
342 1.1.2.1 bouyer ata_bio->nbytes = xfer->c_bcount;
343 1.1.2.1 bouyer }
344 1.1.2.1 bouyer }
345 1.1.2.1 bouyer /* If this was a write and not using DMA, push the data. */
346 1.1.2.1 bouyer if ((ata_bio->flags & ATA_READ) == 0) {
347 1.1.2.1 bouyer /* Wait for at last 400ns for status bit to be valid */
348 1.1.2.1 bouyer delay(1);
349 1.1.2.8 bouyer if (wait_for_drq(chp, ATA_DELAY) != 0) {
350 1.1.2.1 bouyer printf("%s:%d:%d: timeout waiting for DRQ, "
351 1.1.2.1 bouyer "st=0x%02x, err=0x%02x\n",
352 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
353 1.1.2.1 bouyer xfer->drive, chp->ch_status, chp->ch_error);
354 1.1.2.8 bouyer if (wdc_ata_err(chp, ata_bio) != WDC_ATA_ERR)
355 1.1.2.1 bouyer ata_bio->error = TIMEOUT;
356 1.1.2.8 bouyer wdc_ata_bio_done(chp, xfer);
357 1.1.2.8 bouyer return;
358 1.1.2.8 bouyer }
359 1.1.2.8 bouyer if (wdc_ata_err(chp, ata_bio) == WDC_ATA_ERR) {
360 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
361 1.1.2.1 bouyer return;
362 1.1.2.1 bouyer }
363 1.1.2.7 leo if ((chp->wdc->cap & WDC_CAPABILITY_ATA_NOSTREAM)) {
364 1.1.2.7 leo if (drvp->drive_flags & DRIVE_CAP32) {
365 1.1.2.7 leo bus_space_write_multi_4(chp->cmd_iot,
366 1.1.2.7 leo chp->cmd_ioh, wd_data,
367 1.1.2.7 leo xfer->databuf + xfer->c_skip,
368 1.1.2.7 leo ata_bio->nbytes >> 2);
369 1.1.2.7 leo } else {
370 1.1.2.7 leo bus_space_write_multi_2(chp->cmd_iot,
371 1.1.2.7 leo chp->cmd_ioh, wd_data,
372 1.1.2.7 leo xfer->databuf + xfer->c_skip,
373 1.1.2.7 leo ata_bio->nbytes >> 1);
374 1.1.2.7 leo }
375 1.1.2.1 bouyer } else {
376 1.1.2.7 leo if (drvp->drive_flags & DRIVE_CAP32) {
377 1.1.2.7 leo bus_space_write_multi_stream_4(chp->cmd_iot,
378 1.1.2.7 leo chp->cmd_ioh, wd_data,
379 1.1.2.7 leo xfer->databuf + xfer->c_skip,
380 1.1.2.7 leo ata_bio->nbytes >> 2);
381 1.1.2.7 leo } else {
382 1.1.2.7 leo bus_space_write_multi_stream_2(chp->cmd_iot,
383 1.1.2.7 leo chp->cmd_ioh, wd_data,
384 1.1.2.7 leo xfer->databuf + xfer->c_skip,
385 1.1.2.7 leo ata_bio->nbytes >> 1);
386 1.1.2.7 leo }
387 1.1.2.1 bouyer }
388 1.1.2.1 bouyer }
389 1.1.2.1 bouyer
390 1.1.2.8 bouyer intr: /* Wait for IRQ (either real or polled) */
391 1.1.2.1 bouyer if ((ata_bio->flags & ATA_POLL) == 0) {
392 1.1.2.1 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
393 1.1.2.8 bouyer timeout(wdctimeout, chp, ATA_DELAY / 1000 * hz);
394 1.1.2.1 bouyer } else {
395 1.1.2.1 bouyer /* Wait for at last 400ns for status bit to be valid */
396 1.1.2.1 bouyer delay(1);
397 1.1.2.1 bouyer wdc_ata_bio_intr(chp, xfer);
398 1.1.2.1 bouyer if ((ata_bio->flags & ATA_ITSDONE) == 0)
399 1.1.2.1 bouyer goto again;
400 1.1.2.1 bouyer }
401 1.1.2.1 bouyer return;
402 1.1.2.1 bouyer timeout:
403 1.1.2.1 bouyer printf("%s:%d:%d: not ready, st=0x%02x, err=0x%02x\n",
404 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive,
405 1.1.2.1 bouyer chp->ch_status, chp->ch_error);
406 1.1.2.8 bouyer if (wdc_ata_err(chp, ata_bio) != WDC_ATA_ERR)
407 1.1.2.1 bouyer ata_bio->error = TIMEOUT;
408 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
409 1.1.2.1 bouyer return;
410 1.1.2.1 bouyer }
411 1.1.2.1 bouyer
412 1.1.2.1 bouyer int
413 1.1.2.1 bouyer wdc_ata_bio_intr(chp, xfer)
414 1.1.2.1 bouyer struct channel_softc *chp;
415 1.1.2.1 bouyer struct wdc_xfer *xfer;
416 1.1.2.1 bouyer {
417 1.1.2.1 bouyer struct ata_bio *ata_bio = xfer->cmd;
418 1.1.2.1 bouyer struct ata_drive_datas *drvp = &chp->ch_drive[xfer->drive];
419 1.1.2.8 bouyer int drv_err;
420 1.1.2.1 bouyer
421 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_bio_intr\n"), DEBUG_INTR);
422 1.1.2.1 bouyer
423 1.1.2.1 bouyer /* Is it not a transfer, but a control operation? */
424 1.1.2.1 bouyer if (drvp->state < READY) {
425 1.1.2.1 bouyer printf("%s:%d:%d: bad state %d in wdc_ata_bio_intr\n",
426 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive,
427 1.1.2.1 bouyer drvp->state);
428 1.1.2.1 bouyer panic("wdc_ata_bio_intr: bad state\n");
429 1.1.2.1 bouyer }
430 1.1.2.1 bouyer
431 1.1.2.1 bouyer /* Ack interrupt done by wait_for_unbusy */
432 1.1.2.8 bouyer if (wait_for_unbusy(chp, ATA_DELAY) < 0) {
433 1.1.2.1 bouyer printf("%s:%d:%d: device timeout, c_bcount=%d, c_skip%d\n",
434 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive,
435 1.1.2.1 bouyer xfer->c_bcount, xfer->c_skip);
436 1.1.2.1 bouyer /* if we were using DMA, turn off DMA channel */
437 1.1.2.4 bouyer if ((drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) &&
438 1.1.2.3 bouyer (ata_bio->flags & ATA_SINGLE) == 0)
439 1.1.2.1 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
440 1.1.2.1 bouyer chp->channel, xfer->drive,
441 1.1.2.1 bouyer ata_bio->flags & ATA_READ);
442 1.1.2.1 bouyer ata_bio->error = TIMEOUT;
443 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
444 1.1.2.1 bouyer return 1;
445 1.1.2.1 bouyer }
446 1.1.2.1 bouyer
447 1.1.2.8 bouyer drv_err = wdc_ata_err(chp, ata_bio);
448 1.1.2.1 bouyer
449 1.1.2.1 bouyer /* If we were using DMA, Turn off the DMA channel and check for error */
450 1.1.2.4 bouyer if ((drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) &&
451 1.1.2.3 bouyer (ata_bio->flags & ATA_SINGLE) == 0) {
452 1.1.2.8 bouyer if (ata_bio->flags & ATA_POLL) {
453 1.1.2.8 bouyer /*
454 1.1.2.8 bouyer * IDE drives deassert WDCS_BSY before trasfert is
455 1.1.2.8 bouyer * complete when using DMA. Polling for DRQ to deassert
456 1.1.2.8 bouyer * is not enouth because INTR may not be
457 1.1.2.8 bouyer * flagged in the DMA status, so poll for DRDY.
458 1.1.2.8 bouyer */
459 1.1.2.8 bouyer wdcwait(chp, WDCS_DRDY | WDCS_DRQ, WDCS_DRDY,
460 1.1.2.8 bouyer ATA_DELAY);
461 1.1.2.8 bouyer delay(50);
462 1.1.2.8 bouyer }
463 1.1.2.1 bouyer if (chp->ch_status & WDCS_DRQ) {
464 1.1.2.8 bouyer printf("%s:%d:%d: intr with DRQ (st=0x%x)\n",
465 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
466 1.1.2.8 bouyer xfer->drive, chp->ch_status);
467 1.1.2.1 bouyer ata_bio->error = TIMEOUT;
468 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
469 1.1.2.3 bouyer return 1;
470 1.1.2.1 bouyer }
471 1.1.2.8 bouyer if ((*chp->wdc->dma_finish)(chp->wdc->dma_arg,
472 1.1.2.8 bouyer chp->channel, xfer->drive, ata_bio->flags & ATA_READ)) {
473 1.1.2.8 bouyer if (drv_err != WDC_ATA_ERR) {
474 1.1.2.8 bouyer ata_bio->error = ERR_DMA;
475 1.1.2.8 bouyer drv_err = WDC_ATA_ERR;
476 1.1.2.8 bouyer }
477 1.1.2.8 bouyer }
478 1.1.2.8 bouyer if (drv_err != WDC_ATA_ERR)
479 1.1.2.1 bouyer goto end;
480 1.1.2.8 bouyer
481 1.1.2.8 bouyer }
482 1.1.2.8 bouyer
483 1.1.2.8 bouyer /* if we had an error, end */
484 1.1.2.8 bouyer if (drv_err == WDC_ATA_ERR) {
485 1.1.2.8 bouyer wdc_ata_bio_done(chp, xfer);
486 1.1.2.8 bouyer return 1;
487 1.1.2.1 bouyer }
488 1.1.2.1 bouyer
489 1.1.2.1 bouyer /* If this was a read and not using DMA, fetch the data. */
490 1.1.2.1 bouyer if ((ata_bio->flags & ATA_READ) != 0) {
491 1.1.2.1 bouyer if ((chp->ch_status & (WDCS_DRDY | WDCS_DSC | WDCS_DRQ)) !=
492 1.1.2.1 bouyer (WDCS_DRDY | WDCS_DSC | WDCS_DRQ)) {
493 1.1.2.8 bouyer printf("%s:%d:%d: read intr before drq\n",
494 1.1.2.8 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
495 1.1.2.8 bouyer xfer->drive);
496 1.1.2.8 bouyer ata_bio->error = TIMEOUT;
497 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
498 1.1.2.1 bouyer return 1;
499 1.1.2.1 bouyer }
500 1.1.2.7 leo if ((chp->wdc->cap & WDC_CAPABILITY_ATA_NOSTREAM)) {
501 1.1.2.7 leo if (drvp->drive_flags & DRIVE_CAP32) {
502 1.1.2.7 leo bus_space_read_multi_4(chp->cmd_iot,
503 1.1.2.7 leo chp->cmd_ioh, wd_data,
504 1.1.2.7 leo xfer->databuf + xfer->c_skip,
505 1.1.2.7 leo ata_bio->nbytes >> 2);
506 1.1.2.7 leo } else {
507 1.1.2.7 leo bus_space_read_multi_2(chp->cmd_iot,
508 1.1.2.7 leo chp->cmd_ioh, wd_data,
509 1.1.2.7 leo xfer->databuf + xfer->c_skip,
510 1.1.2.7 leo ata_bio->nbytes >> 1);
511 1.1.2.7 leo }
512 1.1.2.1 bouyer } else {
513 1.1.2.7 leo if (drvp->drive_flags & DRIVE_CAP32) {
514 1.1.2.7 leo bus_space_read_multi_stream_4(chp->cmd_iot,
515 1.1.2.7 leo chp->cmd_ioh, wd_data,
516 1.1.2.7 leo xfer->databuf + xfer->c_skip,
517 1.1.2.7 leo ata_bio->nbytes >> 2);
518 1.1.2.7 leo } else {
519 1.1.2.7 leo bus_space_read_multi_stream_2(chp->cmd_iot,
520 1.1.2.7 leo chp->cmd_ioh, wd_data,
521 1.1.2.7 leo xfer->databuf + xfer->c_skip,
522 1.1.2.7 leo ata_bio->nbytes >> 1);
523 1.1.2.7 leo }
524 1.1.2.1 bouyer }
525 1.1.2.1 bouyer }
526 1.1.2.1 bouyer
527 1.1.2.1 bouyer end:
528 1.1.2.1 bouyer ata_bio->blkno += ata_bio->nblks;
529 1.1.2.8 bouyer ata_bio->blkdone += ata_bio->nblks;
530 1.1.2.1 bouyer xfer->c_skip += ata_bio->nbytes;
531 1.1.2.1 bouyer xfer->c_bcount -= ata_bio->nbytes;
532 1.1.2.1 bouyer /* See if this transfer is complete. */
533 1.1.2.1 bouyer if (xfer->c_bcount > 0) {
534 1.1.2.1 bouyer if ((ata_bio->flags & ATA_POLL) == 0) {
535 1.1.2.1 bouyer /* Start the next operation */
536 1.1.2.1 bouyer wdc_ata_bio_start(chp, xfer);
537 1.1.2.1 bouyer } else {
538 1.1.2.1 bouyer /* Let wdc_ata_bio_start do the loop */
539 1.1.2.1 bouyer return 1;
540 1.1.2.1 bouyer }
541 1.1.2.1 bouyer } else { /* Done with this transfer */
542 1.1.2.1 bouyer ata_bio->error = NOERROR;
543 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
544 1.1.2.1 bouyer }
545 1.1.2.1 bouyer return 1;
546 1.1.2.1 bouyer }
547 1.1.2.1 bouyer
548 1.1.2.1 bouyer void
549 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer)
550 1.1.2.1 bouyer struct channel_softc *chp;
551 1.1.2.1 bouyer struct wdc_xfer *xfer;
552 1.1.2.1 bouyer {
553 1.1.2.1 bouyer struct ata_bio *ata_bio = xfer->cmd;
554 1.1.2.1 bouyer int need_done = xfer->c_flags & C_NEEDDONE;
555 1.1.2.1 bouyer int drive = xfer->drive;
556 1.1.2.1 bouyer
557 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_bio_done: flags 0x%x\n", (u_int)xfer->c_flags),
558 1.1.2.1 bouyer DEBUG_FUNCS);
559 1.1.2.1 bouyer
560 1.1.2.8 bouyer /* feed back residual bcount to our caller */
561 1.1.2.8 bouyer ata_bio->bcount = xfer->c_bcount;
562 1.1.2.8 bouyer
563 1.1.2.1 bouyer /* remove this command from xfer queue */
564 1.1.2.1 bouyer wdc_free_xfer(chp, xfer);
565 1.1.2.1 bouyer
566 1.1.2.1 bouyer ata_bio->flags |= ATA_ITSDONE;
567 1.1.2.1 bouyer if (need_done) {
568 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_done: wddone\n"), DEBUG_FUNCS);
569 1.1.2.1 bouyer wddone(chp->ch_drive[drive].drv_softc);
570 1.1.2.1 bouyer }
571 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_ata_done, flags 0x%x\n",
572 1.1.2.1 bouyer chp->ch_flags), DEBUG_FUNCS);
573 1.1.2.1 bouyer wdcstart(chp->wdc, chp->channel);
574 1.1.2.1 bouyer }
575 1.1.2.1 bouyer
576 1.1.2.1 bouyer /*
577 1.1.2.1 bouyer * Implement operations needed before read/write.
578 1.1.2.1 bouyer */
579 1.1.2.1 bouyer int
580 1.1.2.1 bouyer wdc_ata_ctrl_intr(chp, xfer)
581 1.1.2.1 bouyer struct channel_softc *chp;
582 1.1.2.1 bouyer struct wdc_xfer *xfer;
583 1.1.2.1 bouyer {
584 1.1.2.1 bouyer struct ata_bio *ata_bio = xfer->cmd;
585 1.1.2.1 bouyer struct ata_drive_datas *drvp = &chp->ch_drive[xfer->drive];
586 1.1.2.1 bouyer char *errstring = NULL;
587 1.1.2.1 bouyer WDCDEBUG_PRINT(("wdc_ata_ctrl_intr: state %d\n", drvp->state),
588 1.1.2.1 bouyer DEBUG_FUNCS);
589 1.1.2.1 bouyer
590 1.1.2.1 bouyer again:
591 1.1.2.1 bouyer switch (drvp->state) {
592 1.1.2.1 bouyer case RECAL: /* Should not be in this state here */
593 1.1.2.1 bouyer panic("wdc_ata_ctrl_intr: state==RECAL");
594 1.1.2.1 bouyer break;
595 1.1.2.1 bouyer
596 1.1.2.1 bouyer case RECAL_WAIT:
597 1.1.2.1 bouyer errstring = "recal";
598 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY))
599 1.1.2.1 bouyer goto timeout;
600 1.1.2.1 bouyer if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
601 1.1.2.1 bouyer goto error;
602 1.1.2.1 bouyer /* fall through */
603 1.1.2.1 bouyer
604 1.1.2.1 bouyer case PIOMODE:
605 1.1.2.5 bouyer /* Don't try to set mode if controller can't be adjusted */
606 1.1.2.5 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_PIO) == 0)
607 1.1.2.5 bouyer goto dmamode;
608 1.1.2.2 bouyer /*
609 1.1.2.2 bouyer * if mode is < 3, it is unknown. Assume the defaults are
610 1.1.2.2 bouyer * good.
611 1.1.2.2 bouyer */
612 1.1.2.2 bouyer if (drvp->PIO_mode < 3)
613 1.1.2.1 bouyer goto dmamode;
614 1.1.2.1 bouyer wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
615 1.1.2.1 bouyer 0x08 | drvp->PIO_mode, WDSF_SET_MODE);
616 1.1.2.1 bouyer drvp->state = PIOMODE_WAIT;
617 1.1.2.1 bouyer break;
618 1.1.2.1 bouyer
619 1.1.2.1 bouyer case PIOMODE_WAIT:
620 1.1.2.1 bouyer errstring = "piomode";
621 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY))
622 1.1.2.1 bouyer goto timeout;
623 1.1.2.1 bouyer if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
624 1.1.2.1 bouyer goto error;
625 1.1.2.1 bouyer /* fall through */
626 1.1.2.1 bouyer
627 1.1.2.1 bouyer case DMAMODE:
628 1.1.2.1 bouyer dmamode:
629 1.1.2.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
630 1.1.2.1 bouyer wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
631 1.1.2.1 bouyer 0x40 | drvp->UDMA_mode, WDSF_SET_MODE);
632 1.1.2.1 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
633 1.1.2.1 bouyer wdccommand(chp, drvp->drive, SET_FEATURES, 0, 0, 0,
634 1.1.2.1 bouyer 0x20 | drvp->DMA_mode, WDSF_SET_MODE);
635 1.1.2.1 bouyer } else {
636 1.1.2.1 bouyer goto geometry;
637 1.1.2.1 bouyer }
638 1.1.2.1 bouyer drvp->state = DMAMODE_WAIT;
639 1.1.2.1 bouyer break;
640 1.1.2.1 bouyer case DMAMODE_WAIT:
641 1.1.2.1 bouyer errstring = "dmamode";
642 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY))
643 1.1.2.1 bouyer goto timeout;
644 1.1.2.1 bouyer if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
645 1.1.2.1 bouyer goto error;
646 1.1.2.1 bouyer /* fall through */
647 1.1.2.1 bouyer
648 1.1.2.1 bouyer case GEOMETRY:
649 1.1.2.1 bouyer geometry:
650 1.1.2.1 bouyer if (ata_bio->flags & ATA_LBA)
651 1.1.2.1 bouyer goto multimode;
652 1.1.2.1 bouyer wdccommand(chp, xfer->drive, WDCC_IDP,
653 1.1.2.1 bouyer ata_bio->lp->d_ncylinders,
654 1.1.2.1 bouyer ata_bio->lp->d_ntracks - 1, 0, ata_bio->lp->d_nsectors,
655 1.1.2.1 bouyer (ata_bio->lp->d_type == DTYPE_ST506) ?
656 1.1.2.1 bouyer ata_bio->lp->d_precompcyl / 4 : 0);
657 1.1.2.1 bouyer drvp->state = GEOMETRY_WAIT;
658 1.1.2.1 bouyer break;
659 1.1.2.1 bouyer
660 1.1.2.1 bouyer case GEOMETRY_WAIT:
661 1.1.2.1 bouyer errstring = "geometry";
662 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY))
663 1.1.2.1 bouyer goto timeout;
664 1.1.2.1 bouyer if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
665 1.1.2.1 bouyer goto error;
666 1.1.2.1 bouyer /* fall through */
667 1.1.2.1 bouyer
668 1.1.2.1 bouyer case MULTIMODE:
669 1.1.2.1 bouyer multimode:
670 1.1.2.1 bouyer if (ata_bio->multi == 1)
671 1.1.2.1 bouyer goto ready;
672 1.1.2.1 bouyer wdccommand(chp, xfer->drive, WDCC_SETMULTI, 0, 0, 0,
673 1.1.2.1 bouyer ata_bio->multi, 0);
674 1.1.2.1 bouyer drvp->state = MULTIMODE_WAIT;
675 1.1.2.1 bouyer break;
676 1.1.2.1 bouyer
677 1.1.2.1 bouyer case MULTIMODE_WAIT:
678 1.1.2.1 bouyer errstring = "setmulti";
679 1.1.2.8 bouyer if (wdcwait(chp, WDCS_DRDY, WDCS_DRDY, ATA_DELAY))
680 1.1.2.1 bouyer goto timeout;
681 1.1.2.1 bouyer if (chp->ch_status & (WDCS_ERR | WDCS_DWF))
682 1.1.2.1 bouyer goto error;
683 1.1.2.1 bouyer /* fall through */
684 1.1.2.1 bouyer
685 1.1.2.1 bouyer case READY:
686 1.1.2.1 bouyer ready:
687 1.1.2.1 bouyer drvp->state = READY;
688 1.1.2.1 bouyer /*
689 1.1.2.1 bouyer * The drive is usable now
690 1.1.2.1 bouyer */
691 1.1.2.1 bouyer xfer->c_intr = wdc_ata_bio_intr;
692 1.1.2.1 bouyer wdc_ata_bio_start(chp, xfer);
693 1.1.2.1 bouyer return 1;
694 1.1.2.1 bouyer }
695 1.1.2.1 bouyer
696 1.1.2.1 bouyer if ((ata_bio->flags & ATA_POLL) == 0) {
697 1.1.2.1 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
698 1.1.2.8 bouyer timeout(wdctimeout, chp, ATA_DELAY / 1000 * hz);
699 1.1.2.1 bouyer } else {
700 1.1.2.1 bouyer goto again;
701 1.1.2.1 bouyer }
702 1.1.2.1 bouyer return 1;
703 1.1.2.1 bouyer
704 1.1.2.1 bouyer timeout:
705 1.1.2.1 bouyer if ((xfer->c_flags & C_TIMEOU) == 0 ) {
706 1.1.2.1 bouyer return 0; /* IRQ was not for us */
707 1.1.2.1 bouyer }
708 1.1.2.1 bouyer printf("%s:%d:%d: %s timed out\n",
709 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive, errstring);
710 1.1.2.1 bouyer ata_bio->error = TIMEOUT;
711 1.1.2.6 bouyer drvp->state = 0;
712 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
713 1.1.2.1 bouyer return 0;
714 1.1.2.1 bouyer error:
715 1.1.2.1 bouyer printf("%s:%d:%d: %s ",
716 1.1.2.1 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive,
717 1.1.2.1 bouyer errstring);
718 1.1.2.1 bouyer if (chp->ch_status & WDCS_DWF) {
719 1.1.2.1 bouyer printf("drive fault\n");
720 1.1.2.1 bouyer ata_bio->error = ERR_DF;
721 1.1.2.1 bouyer } else {
722 1.1.2.1 bouyer printf("error (%x)\n", chp->ch_error);
723 1.1.2.1 bouyer ata_bio->r_error = chp->ch_error;
724 1.1.2.1 bouyer ata_bio->error = ERROR;
725 1.1.2.1 bouyer }
726 1.1.2.6 bouyer drvp->state = 0;
727 1.1.2.1 bouyer wdc_ata_bio_done(chp, xfer);
728 1.1.2.1 bouyer return 1;
729 1.1.2.8 bouyer }
730 1.1.2.8 bouyer
731 1.1.2.8 bouyer int
732 1.1.2.8 bouyer wdc_ata_err(chp, ata_bio)
733 1.1.2.8 bouyer struct channel_softc *chp;
734 1.1.2.8 bouyer struct ata_bio *ata_bio;
735 1.1.2.8 bouyer {
736 1.1.2.8 bouyer ata_bio->error = 0;
737 1.1.2.8 bouyer if (chp->ch_status & WDCS_BSY) {
738 1.1.2.8 bouyer ata_bio->error = TIMEOUT;
739 1.1.2.8 bouyer return WDC_ATA_ERR;
740 1.1.2.8 bouyer }
741 1.1.2.8 bouyer
742 1.1.2.8 bouyer if (chp->ch_status & WDCS_DWF) {
743 1.1.2.8 bouyer ata_bio->error = ERR_DF;
744 1.1.2.8 bouyer return WDC_ATA_ERR;
745 1.1.2.8 bouyer }
746 1.1.2.8 bouyer
747 1.1.2.8 bouyer if (chp->ch_status & WDCS_ERR) {
748 1.1.2.8 bouyer ata_bio->error = ERROR;
749 1.1.2.8 bouyer ata_bio->r_error = chp->ch_error;
750 1.1.2.8 bouyer if (ata_bio->r_error & (WDCE_BBK | WDCE_UNC | WDCE_IDNF |
751 1.1.2.8 bouyer WDCE_ABRT | WDCE_TK0NF | WDCE_AMNF))
752 1.1.2.8 bouyer return WDC_ATA_ERR;
753 1.1.2.8 bouyer return WDC_ATA_NOERR;
754 1.1.2.8 bouyer }
755 1.1.2.8 bouyer
756 1.1.2.8 bouyer if (chp->ch_status & WDCS_CORR)
757 1.1.2.8 bouyer ata_bio->flags |= ATA_CORR;
758 1.1.2.8 bouyer return WDC_ATA_NOERR;
759 1.1.2.1 bouyer }
760