Home | History | Annotate | Line # | Download | only in ata
atareg.h revision 1.17.2.1
      1  1.17.2.1       jdc /*	$NetBSD: atareg.h,v 1.17.2.1 2004/05/09 08:18:40 jdc Exp $	*/
      2      1.15   thorpej 
      3      1.15   thorpej /*
      4      1.15   thorpej  * Copyright (c) 1998, 2001 Manuel Bouyer.
      5      1.15   thorpej  *
      6      1.15   thorpej  * Redistribution and use in source and binary forms, with or without
      7      1.15   thorpej  * modification, are permitted provided that the following conditions
      8      1.15   thorpej  * are met:
      9      1.15   thorpej  * 1. Redistributions of source code must retain the above copyright
     10      1.15   thorpej  *    notice, this list of conditions and the following disclaimer.
     11      1.15   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.15   thorpej  *    notice, this list of conditions and the following disclaimer in the
     13      1.15   thorpej  *    documentation and/or other materials provided with the distribution.
     14      1.15   thorpej  * 3. All advertising materials mentioning features or use of this software
     15      1.15   thorpej  *    must display the following acknowledgement:
     16      1.15   thorpej  *	This product includes software developed by Manuel Bouyer.
     17      1.15   thorpej  * 4. The name of the author may not be used to endorse or promote products
     18      1.15   thorpej  *    derived from this software without specific prior written permission.
     19      1.15   thorpej  *
     20      1.15   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21      1.15   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22      1.15   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.15   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24      1.15   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25      1.15   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26      1.15   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27      1.15   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28      1.15   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29      1.15   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30      1.15   thorpej  */
     31      1.15   thorpej 
     32      1.16   thorpej /*-
     33      1.16   thorpej  * Copyright (c) 1991 The Regents of the University of California.
     34      1.16   thorpej  * All rights reserved.
     35      1.16   thorpej  *
     36      1.16   thorpej  * This code is derived from software contributed to Berkeley by
     37      1.16   thorpej  * William Jolitz.
     38      1.16   thorpej  *
     39      1.16   thorpej  * Redistribution and use in source and binary forms, with or without
     40      1.16   thorpej  * modification, are permitted provided that the following conditions
     41      1.16   thorpej  * are met:
     42      1.16   thorpej  * 1. Redistributions of source code must retain the above copyright
     43      1.16   thorpej  *    notice, this list of conditions and the following disclaimer.
     44      1.16   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     45      1.16   thorpej  *    notice, this list of conditions and the following disclaimer in the
     46      1.16   thorpej  *    documentation and/or other materials provided with the distribution.
     47      1.16   thorpej  * 3. Neither the name of the University nor the names of its contributors
     48      1.16   thorpej  *    may be used to endorse or promote products derived from this software
     49      1.16   thorpej  *    without specific prior written permission.
     50      1.16   thorpej  *
     51      1.16   thorpej  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     52      1.16   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     53      1.16   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     54      1.16   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     55      1.16   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     56      1.16   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     57      1.16   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     58      1.16   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     59      1.16   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     60      1.16   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     61      1.16   thorpej  * SUCH DAMAGE.
     62      1.16   thorpej  *
     63      1.16   thorpej  *	@(#)wdreg.h	7.1 (Berkeley) 5/9/91
     64      1.16   thorpej  */
     65      1.16   thorpej 
     66      1.15   thorpej #ifndef _DEV_ATA_ATAREG_H_
     67      1.15   thorpej #define	_DEV_ATA_ATAREG_H_
     68       1.2    bouyer 
     69       1.2    bouyer /*
     70      1.16   thorpej  * ATA Task File register definitions.
     71      1.16   thorpej  */
     72      1.16   thorpej 
     73      1.16   thorpej /* Status bits. */
     74      1.16   thorpej #define	WDCS_BSY		0x80    /* busy */
     75      1.16   thorpej #define	WDCS_DRDY		0x40    /* drive ready */
     76      1.16   thorpej #define	WDCS_DWF		0x20    /* drive write fault */
     77      1.16   thorpej #define	WDCS_DSC		0x10    /* drive seek complete */
     78      1.16   thorpej #define	WDCS_DRQ		0x08    /* data request */
     79      1.16   thorpej #define	WDCS_CORR		0x04    /* corrected data */
     80      1.16   thorpej #define	WDCS_IDX		0x02    /* index */
     81      1.16   thorpej #define	WDCS_ERR		0x01    /* error */
     82      1.16   thorpej #define	WDCS_BITS \
     83      1.16   thorpej     "\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
     84      1.16   thorpej 
     85      1.16   thorpej /* Error bits. */
     86      1.16   thorpej #define	WDCE_BBK		0x80	/* bad block detected */
     87      1.16   thorpej #define	WDCE_CRC		0x80	/* CRC error (Ultra-DMA only) */
     88      1.16   thorpej #define	WDCE_UNC		0x40	/* uncorrectable data error */
     89      1.16   thorpej #define	WDCE_MC			0x20	/* media changed */
     90      1.16   thorpej #define	WDCE_IDNF		0x10	/* id not found */
     91      1.16   thorpej #define	WDCE_MCR		0x08	/* media change requested */
     92      1.16   thorpej #define	WDCE_ABRT		0x04	/* aborted command */
     93      1.16   thorpej #define	WDCE_TK0NF		0x02	/* track 0 not found */
     94      1.16   thorpej #define	WDCE_AMNF		0x01	/* address mark not found */
     95      1.16   thorpej 
     96      1.16   thorpej /* Commands for Disk Controller. */
     97      1.16   thorpej #define	WDCC_NOP		0x00	/* Always fail with "aborted command" */
     98      1.16   thorpej #define	WDCC_RECAL		0x10	/* disk restore code -- resets cntlr */
     99      1.16   thorpej 
    100      1.16   thorpej #define	WDCC_READ		0x20	/* disk read code */
    101      1.16   thorpej #define	WDCC_WRITE		0x30	/* disk write code */
    102      1.16   thorpej #define	 WDCC__LONG		 0x02	/* modifier -- access ecc bytes */
    103      1.16   thorpej #define	 WDCC__NORETRY		 0x01	/* modifier -- no retrys */
    104      1.16   thorpej 
    105      1.16   thorpej #define	WDCC_FORMAT		0x50	/* disk format code */
    106      1.16   thorpej #define	WDCC_DIAGNOSE		0x90	/* controller diagnostic */
    107      1.16   thorpej #define	WDCC_IDP		0x91	/* initialize drive parameters */
    108      1.16   thorpej 
    109      1.16   thorpej #define	WDCC_SMART		0xb0	/* Self Mon, Analysis, Reporting Tech */
    110      1.16   thorpej 
    111      1.16   thorpej #define	WDCC_READMULTI		0xc4	/* read multiple */
    112      1.16   thorpej #define	WDCC_WRITEMULTI		0xc5	/* write multiple */
    113      1.16   thorpej #define	WDCC_SETMULTI		0xc6	/* set multiple mode */
    114      1.16   thorpej 
    115      1.16   thorpej #define	WDCC_READDMA		0xc8	/* read with DMA */
    116      1.16   thorpej #define	WDCC_WRITEDMA		0xca	/* write with DMA */
    117      1.16   thorpej 
    118      1.16   thorpej #define	WDCC_ACKMC		0xdb	/* acknowledge media change */
    119      1.16   thorpej #define	WDCC_LOCK		0xde	/* lock drawer */
    120      1.16   thorpej #define	WDCC_UNLOCK		0xdf	/* unlock drawer */
    121      1.16   thorpej 
    122      1.16   thorpej #define	WDCC_FLUSHCACHE		0xe7	/* Flush cache */
    123  1.17.2.1       jdc #define	WDCC_FLUSHCACHE_EXT	0xea	/* Flush cache ext */
    124      1.16   thorpej #define	WDCC_IDENTIFY		0xec	/* read parameters from controller */
    125      1.16   thorpej #define	SET_FEATURES		0xef	/* set features */
    126      1.16   thorpej 
    127      1.16   thorpej #define	WDCC_IDLE		0xe3	/* set idle timer & enter idle mode */
    128      1.16   thorpej #define	WDCC_IDLE_IMMED		0xe1	/* enter idle mode */
    129      1.16   thorpej #define	WDCC_SLEEP		0xe6	/* enter sleep mode */
    130      1.16   thorpej #define	WDCC_STANDBY		0xe2	/* set standby timer & enter standby */
    131      1.16   thorpej #define	WDCC_STANDBY_IMMED	0xe0	/* enter standby mode */
    132      1.16   thorpej #define	WDCC_CHECK_PWR		0xe5	/* check power mode */
    133      1.16   thorpej 
    134      1.16   thorpej /* Big Drive support */
    135      1.16   thorpej #define	WDCC_READ_EXT		0x24	/* read 48-bit addressing */
    136      1.16   thorpej #define	WDCC_WRITE_EXT		0x34	/* write 48-bit addressing */
    137      1.16   thorpej 
    138      1.16   thorpej #define	WDCC_READMULTI_EXT	0x29	/* read multiple 48-bit addressing */
    139      1.16   thorpej #define	WDCC_WRITEMULTI_EXT	0x39	/* write multiple 48-bit addressing */
    140      1.16   thorpej 
    141      1.16   thorpej #define	WDCC_READDMA_EXT	0x25	/* read 48-bit addressing with DMA */
    142      1.16   thorpej #define	WDCC_WRITEDMA_EXT	0x35	/* write 48-bit addressing with DMA */
    143      1.16   thorpej 
    144      1.16   thorpej /* Subcommands for SET_FEATURES (features register) */
    145      1.16   thorpej #define	WDSF_WRITE_CACHE_EN	0x02
    146      1.16   thorpej #define	WDSF_SET_MODE		0x03
    147      1.16   thorpej #define	WDSF_REASSIGN_EN	0x04
    148      1.16   thorpej #define	WDSF_RETRY_DS		0x33
    149      1.16   thorpej #define	WDSF_SET_CACHE_SGMT	0x54
    150      1.16   thorpej #define	WDSF_READAHEAD_DS	0x55
    151      1.16   thorpej #define	WDSF_POD_DS		0x66
    152      1.16   thorpej #define	WDSF_ECC_DS		0x77
    153      1.16   thorpej #define	WDSF_WRITE_CACHE_DS	0x82
    154      1.16   thorpej #define	WDSF_REASSIGN_DS	0x84
    155      1.16   thorpej #define	WDSF_ECC_EN		0x88
    156      1.16   thorpej #define	WDSF_RETRY_EN		0x99
    157      1.16   thorpej #define	WDSF_SET_CURRENT	0x9a
    158      1.16   thorpej #define	WDSF_READAHEAD_EN	0xaa
    159      1.16   thorpej #define	WDSF_PREFETCH_SET	0xab
    160      1.16   thorpej #define	WDSF_POD_EN		0xcc
    161      1.16   thorpej 
    162      1.16   thorpej /* Subcommands for SMART (features register) */
    163      1.16   thorpej #define	WDSM_RD_DATA		0xd0
    164      1.16   thorpej #define	WDSM_RD_THRESHOLDS	0xd1
    165      1.16   thorpej #define	WDSM_ATTR_AUTOSAVE_EN	0xd2
    166      1.16   thorpej #define	WDSM_SAVE_ATTR		0xd3
    167      1.16   thorpej #define	WDSM_EXEC_OFFL_IMM	0xd4
    168      1.16   thorpej #define	WDSM_RD_LOG		0xd5
    169      1.16   thorpej #define	WDSM_ENABLE_OPS		0xd8
    170      1.16   thorpej #define	WDSM_DISABLE_OPS	0xd9
    171      1.16   thorpej #define	WDSM_STATUS		0xda
    172      1.16   thorpej 
    173      1.16   thorpej #define WDSMART_CYL		0xc24f
    174      1.16   thorpej 
    175      1.16   thorpej /* parameters uploaded to device/heads register */
    176      1.16   thorpej #define	WDSD_IBM		0xa0	/* forced to 512 byte sector, ecc */
    177      1.16   thorpej #define	WDSD_CHS		0x00	/* cylinder/head/sector addressing */
    178      1.16   thorpej #define	WDSD_LBA		0x40	/* logical block addressing */
    179      1.16   thorpej 
    180      1.16   thorpej /* Commands for ATAPI devices */
    181      1.16   thorpej #define	ATAPI_CHECK_POWER_MODE	0xe5
    182      1.16   thorpej #define	ATAPI_EXEC_DRIVE_DIAGS	0x90
    183      1.16   thorpej #define	ATAPI_IDLE_IMMEDIATE	0xe1
    184      1.16   thorpej #define	ATAPI_NOP		0x00
    185      1.16   thorpej #define	ATAPI_PKT_CMD		0xa0
    186      1.16   thorpej #define	ATAPI_IDENTIFY_DEVICE	0xa1
    187      1.16   thorpej #define	ATAPI_SOFT_RESET	0x08
    188      1.16   thorpej #define	ATAPI_SLEEP		0xe6
    189      1.16   thorpej #define	ATAPI_STANDBY_IMMEDIATE	0xe0
    190      1.16   thorpej 
    191      1.16   thorpej /* Bytes used by ATAPI_PACKET_COMMAND (feature register) */
    192      1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_DMA	0x01
    193      1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_OVL	0x02
    194      1.16   thorpej 
    195      1.16   thorpej /* ireason */
    196      1.16   thorpej #define	WDCI_CMD		0x01	/* command(1) or data(0) */
    197      1.16   thorpej #define	WDCI_IN			0x02	/* transfer to(1) or from(0) the host */
    198      1.16   thorpej #define	WDCI_RELEASE		0x04	/* bus released until completion */
    199      1.16   thorpej 
    200      1.16   thorpej #define	PHASE_CMDOUT		(WDCS_DRQ | WDCI_CMD)
    201      1.16   thorpej #define	PHASE_DATAIN		(WDCS_DRQ | WDCI_IN)
    202      1.16   thorpej #define	PHASE_DATAOUT		(WDCS_DRQ)
    203      1.16   thorpej #define	PHASE_COMPLETED		(WDCI_IN | WDCI_CMD)
    204      1.16   thorpej #define	PHASE_ABORTED		(0)
    205      1.16   thorpej 
    206      1.16   thorpej /*
    207       1.2    bouyer  * Drive parameter structure for ATA/ATAPI.
    208       1.2    bouyer  * Bit fields: WDC_* : common to ATA/ATAPI
    209       1.2    bouyer  *             ATA_* : ATA only
    210       1.2    bouyer  *             ATAPI_* : ATAPI only.
    211       1.2    bouyer  */
    212       1.2    bouyer struct ataparams {
    213       1.2    bouyer     /* drive info */
    214       1.2    bouyer     u_int16_t	atap_config;		/* 0: general configuration */
    215       1.2    bouyer #define WDC_CFG_ATAPI_MASK    	0xc000
    216       1.2    bouyer #define WDC_CFG_ATAPI    	0x8000
    217       1.2    bouyer #define	ATA_CFG_REMOVABLE	0x0080
    218       1.2    bouyer #define	ATA_CFG_FIXED		0x0040
    219       1.2    bouyer #define ATAPI_CFG_TYPE_MASK	0x1f00
    220       1.2    bouyer #define ATAPI_CFG_TYPE(x) (((x) & ATAPI_CFG_TYPE_MASK) >> 8)
    221       1.2    bouyer #define	ATAPI_CFG_REMOV		0x0080
    222       1.2    bouyer #define ATAPI_CFG_DRQ_MASK	0x0060
    223       1.2    bouyer #define ATAPI_CFG_STD_DRQ	0x0000
    224       1.2    bouyer #define ATAPI_CFG_IRQ_DRQ	0x0020
    225       1.2    bouyer #define ATAPI_CFG_ACCEL_DRQ	0x0040
    226       1.2    bouyer #define ATAPI_CFG_CMD_MASK	0x0003
    227       1.2    bouyer #define ATAPI_CFG_CMD_12	0x0000
    228       1.2    bouyer #define ATAPI_CFG_CMD_16	0x0001
    229       1.2    bouyer /* words 1-9 are ATA only */
    230       1.2    bouyer     u_int16_t	atap_cylinders;		/* 1: # of non-removable cylinders */
    231       1.2    bouyer     u_int16_t	__reserved1;
    232       1.2    bouyer     u_int16_t	atap_heads;		/* 3: # of heads */
    233       1.2    bouyer     u_int16_t	__retired1[2];		/* 4-5: # of unform. bytes/track */
    234       1.2    bouyer     u_int16_t	atap_sectors;		/* 6: # of sectors */
    235       1.2    bouyer     u_int16_t	__retired2[3];
    236       1.2    bouyer 
    237       1.2    bouyer     u_int8_t	atap_serial[20];	/* 10-19: serial number */
    238       1.2    bouyer     u_int16_t	__retired3[2];
    239       1.2    bouyer     u_int16_t	__obsolete1;
    240       1.2    bouyer     u_int8_t	atap_revision[8];	/* 23-26: firmware revision */
    241       1.2    bouyer     u_int8_t	atap_model[40];		/* 27-46: model number */
    242       1.2    bouyer     u_int16_t	atap_multi;		/* 47: maximum sectors per irq (ATA) */
    243       1.2    bouyer     u_int16_t	__reserved2;
    244       1.2    bouyer     u_int16_t	atap_capabilities1;	/* 49: capability flags */
    245       1.2    bouyer #define WDC_CAP_IORDY	0x0800
    246       1.2    bouyer #define WDC_CAP_IORDY_DSBL 0x0400
    247       1.2    bouyer #define	WDC_CAP_LBA	0x0200
    248       1.2    bouyer #define	WDC_CAP_DMA	0x0100
    249       1.2    bouyer #define ATA_CAP_STBY	0x2000
    250       1.2    bouyer #define ATAPI_CAP_INTERL_DMA	0x8000
    251       1.2    bouyer #define ATAPI_CAP_CMD_QUEUE	0x4000
    252       1.2    bouyer #define	ATAPI_CAP_OVERLP	0X2000
    253       1.2    bouyer #define ATAPI_CAP_ATA_RST	0x1000
    254       1.2    bouyer     u_int16_t	atap_capabilities2;	/* 50: capability flags (ATA) */
    255       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    256       1.2    bouyer     u_int8_t	__junk2;
    257       1.2    bouyer     u_int8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    258       1.2    bouyer     u_int8_t	__junk3;
    259       1.2    bouyer     u_int8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    260       1.4    tsubai #else
    261       1.4    tsubai     u_int8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    262       1.4    tsubai     u_int8_t	__junk2;
    263       1.4    tsubai     u_int8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    264       1.4    tsubai     u_int8_t	__junk3;
    265       1.4    tsubai #endif
    266       1.7    toshii     u_int16_t	atap_extensions;	/* 53: extensions supported */
    267       1.2    bouyer #define WDC_EXT_UDMA_MODES	0x0004
    268       1.2    bouyer #define WDC_EXT_MODES		0x0002
    269       1.2    bouyer #define WDC_EXT_GEOM		0x0001
    270       1.2    bouyer /* words 54-62 are ATA only */
    271      1.11       wiz     u_int16_t	atap_curcylinders;	/* 54: current logical cylinders */
    272       1.2    bouyer     u_int16_t	atap_curheads;		/* 55: current logical heads */
    273       1.2    bouyer     u_int16_t	atap_cursectors;	/* 56: current logical sectors/tracks */
    274       1.2    bouyer     u_int16_t	atap_curcapacity[2];	/* 57-58: current capacity */
    275       1.2    bouyer     u_int16_t	atap_curmulti;		/* 59: current multi-sector setting */
    276       1.2    bouyer #define WDC_MULTI_VALID 0x0100
    277       1.2    bouyer #define WDC_MULTI_MASK  0x00ff
    278       1.2    bouyer     u_int16_t	atap_capacity[2];  	/* 60-61: total capacity (LBA only) */
    279       1.2    bouyer     u_int16_t	__retired4;
    280       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    281       1.2    bouyer     u_int8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    282       1.2    bouyer     u_int8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    283       1.2    bouyer     u_int8_t	atap_piomode_supp;       /* 64: PIO mode supported */
    284       1.2    bouyer     u_int8_t	__junk4;
    285       1.4    tsubai #else
    286       1.4    tsubai     u_int8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    287       1.4    tsubai     u_int8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    288       1.4    tsubai     u_int8_t	__junk4;
    289       1.4    tsubai     u_int8_t	atap_piomode_supp;       /* 64: PIO mode supported */
    290       1.4    tsubai #endif
    291       1.2    bouyer     u_int16_t	atap_dmatiming_mimi;	/* 65: minimum DMA cycle time */
    292      1.11       wiz     u_int16_t	atap_dmatiming_recom;	/* 66: recommended DMA cycle time */
    293       1.2    bouyer     u_int16_t	atap_piotiming;    	/* 67: mini PIO cycle time without FC */
    294       1.2    bouyer     u_int16_t	atap_piotiming_iordy;	/* 68: mini PIO cycle time with IORDY FC */
    295       1.2    bouyer     u_int16_t	__reserved3[2];
    296       1.2    bouyer /* words 71-72 are ATAPI only */
    297       1.2    bouyer     u_int16_t	atap_pkt_br;		/* 71: time (ns) to bus release */
    298       1.2    bouyer     u_int16_t	atap_pkt_bsyclr;	/* 72: tme to clear BSY after service */
    299       1.2    bouyer     u_int16_t	__reserved4[2];
    300       1.2    bouyer     u_int16_t	atap_queuedepth;   	/* 75: */
    301       1.2    bouyer #define WDC_QUEUE_DEPTH_MASK 0x0F
    302      1.10       skd     u_int16_t   atap_sata_caps;/* 76: */
    303      1.10       skd #define SATA_SIGNAL_GEN1	0x02
    304      1.10       skd #define SATA_SIGNAL_GEN2	0x04
    305      1.10       skd #define SATA_NATIVE_CMDQ	0x0100
    306      1.10       skd #define SATA_HOST_PWR_MGMT	0x0200
    307      1.10       skd     u_int16_t   atap_sata_reserved;    /* 77: */
    308      1.10       skd     u_int16_t   atap_sata_features_supp;    /* 78: */
    309      1.10       skd #define SATA_NONZERO_OFFSETS	0x02
    310      1.10       skd #define SATA_DMA_SETUP_AUTO	0x04
    311      1.10       skd #define SATA_DRIVE_PWR_MGMT	0x08
    312      1.10       skd     u_int16_t   atap_sata_features_en;    /* 79: */
    313       1.2    bouyer     u_int16_t	atap_ata_major;  	/* 80: Major version number */
    314       1.2    bouyer #define	WDC_VER_ATA1	0x0002
    315       1.2    bouyer #define	WDC_VER_ATA2	0x0004
    316       1.2    bouyer #define	WDC_VER_ATA3	0x0008
    317       1.2    bouyer #define	WDC_VER_ATA4	0x0010
    318       1.5    bouyer #define	WDC_VER_ATA5	0x0020
    319      1.10       skd #define	WDC_VER_ATA6	0x0040
    320      1.14      yamt #define	WDC_VER_ATA7	0x0080
    321       1.2    bouyer     u_int16_t   atap_ata_minor;  	/* 81: Minor version number */
    322       1.6  augustss     u_int16_t	atap_cmd_set1;    	/* 82: command set supported */
    323      1.14      yamt #define	WDC_CMD1_NOP	0x4000		/*	NOP */
    324      1.14      yamt #define	WDC_CMD1_RB	0x2000		/*	READ BUFFER */
    325      1.14      yamt #define	WDC_CMD1_WB	0x1000		/*	WRITE BUFFER */
    326      1.14      yamt /*			0x0800			Obsolete */
    327      1.14      yamt #define	WDC_CMD1_HPA	0x0400		/*	Host Protected Area */
    328      1.14      yamt #define	WDC_CMD1_DVRST	0x0200		/*	DEVICE RESET */
    329      1.14      yamt #define	WDC_CMD1_SRV	0x0100		/*	SERVICE */
    330      1.14      yamt #define	WDC_CMD1_RLSE	0x0080		/*	release interrupt */
    331      1.14      yamt #define	WDC_CMD1_AHEAD	0x0040		/*	look-ahead */
    332      1.14      yamt #define	WDC_CMD1_CACHE	0x0020		/*	write cache */
    333      1.14      yamt #define	WDC_CMD1_PKT	0x0010		/*	PACKET */
    334      1.14      yamt #define	WDC_CMD1_PM	0x0008		/*	Power Management */
    335      1.14      yamt #define	WDC_CMD1_REMOV	0x0004		/*	Removable Media */
    336      1.14      yamt #define	WDC_CMD1_SEC	0x0002		/*	Security Mode */
    337      1.14      yamt #define	WDC_CMD1_SMART	0x0001		/*	SMART */
    338       1.6  augustss     u_int16_t	atap_cmd_set2;    	/* 83: command set supported */
    339      1.14      yamt #define	ATA_CMD2_FCE	0x2000		/*	FLUSH CACHE EXT */
    340      1.14      yamt #define	WDC_CMD2_FC	0x1000		/*	FLUSH CACHE */
    341      1.14      yamt #define	WDC_CMD2_DCO	0x0800		/*	Device Configuration Overlay */
    342      1.14      yamt #define	ATA_CMD2_LBA48	0x0400		/*	48-bit Address */
    343      1.14      yamt #define	WDC_CMD2_AAM	0x0200		/*	Automatic Acoustic Management */
    344      1.17       wiz #define	WDC_CMD2_SM	0x0100		/*	SET MAX security extension */
    345      1.14      yamt #define	WDC_CMD2_SFREQ	0x0040		/*	SET FEATURE is required
    346      1.14      yamt 						to spin-up after power-up */
    347      1.14      yamt #define	WDC_CMD2_PUIS	0x0020		/*	Power-Up In Standby */
    348      1.14      yamt #define	WDC_CMD2_RMSN	0x0010		/*	Removable Media Status Notify */
    349      1.14      yamt #define	ATA_CMD2_APM	0x0008		/*	Advanced Power Management */
    350      1.14      yamt #define	ATA_CMD2_CFA	0x0004		/*	CFA */
    351      1.14      yamt #define	ATA_CMD2_RWQ	0x0002		/*	READ/WRITE DMA QUEUED */
    352      1.14      yamt #define	WDC_CMD2_DM	0x0001		/*	DOWNLOAD MICROCODE */
    353       1.2    bouyer     u_int16_t	atap_cmd_ext;		/* 84: command/features supp. ext. */
    354      1.14      yamt #define	ATA_CMDE_TLCONT	0x1000		/*	Time-limited R/W Continuous */
    355      1.14      yamt #define	ATA_CMDE_TL	0x0800		/*	Time-limited R/W */
    356      1.14      yamt #define	ATA_CMDE_URGW	0x0400		/*	URG for WRITE STREAM DMA/PIO */
    357      1.14      yamt #define	ATA_CMDE_URGR	0x0200		/*	URG for READ STREAM DMA/PIO */
    358      1.14      yamt #define	ATA_CMDE_WWN	0x0100		/*	World Wide name */
    359      1.14      yamt #define	ATA_CMDE_WQFE	0x0080		/*	WRITE DMA QUEUED FUA EXT */
    360      1.14      yamt #define	ATA_CMDE_WFE	0x0040		/*	WRITE DMA/MULTIPLE FUA EXT */
    361      1.14      yamt #define	ATA_CMDE_GPL	0x0020		/*	General Purpose Logging */
    362      1.14      yamt #define	ATA_CMDE_STREAM	0x0010		/*	Streaming */
    363      1.14      yamt #define	ATA_CMDE_MCPTC	0x0008		/*	Media Card Pass Through Cmd */
    364      1.14      yamt #define	ATA_CMDE_MS	0x0004		/*	Media serial number */
    365      1.14      yamt #define	ATA_CMDE_SST	0x0002		/*	SMART self-test */
    366      1.14      yamt #define	ATA_CMDE_SEL	0x0001		/*	SMART error logging */
    367       1.2    bouyer     u_int16_t	atap_cmd1_en;		/* 85: cmd/features enabled */
    368       1.2    bouyer /* bits are the same as atap_cmd_set1 */
    369       1.2    bouyer     u_int16_t	atap_cmd2_en;		/* 86: cmd/features enabled */
    370       1.2    bouyer /* bits are the same as atap_cmd_set2 */
    371       1.2    bouyer     u_int16_t	atap_cmd_def;		/* 87: cmd/features default */
    372       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    373       1.2    bouyer     u_int8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    374       1.2    bouyer     u_int8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    375       1.4    tsubai #else
    376       1.4    tsubai     u_int8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    377       1.4    tsubai     u_int8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    378       1.4    tsubai #endif
    379       1.2    bouyer /* 89-92 are ATA-only */
    380       1.2    bouyer     u_int16_t	atap_seu_time;		/* 89: Sec. Erase Unit compl. time */
    381       1.2    bouyer     u_int16_t	atap_eseu_time;		/* 90: Enhanced SEU compl. time */
    382       1.2    bouyer     u_int16_t	atap_apm_val;		/* 91: current APM value */
    383       1.2    bouyer     u_int16_t	__reserved6[35];	/* 92-126: reserved */
    384       1.2    bouyer     u_int16_t	atap_rmsn_supp;		/* 127: remov. media status notif. */
    385       1.2    bouyer #define WDC_RMSN_SUPP_MASK 0x0003
    386       1.2    bouyer #define WDC_RMSN_SUPP 0x0001
    387       1.2    bouyer     u_int16_t	atap_sec_st;		/* 128: security status */
    388       1.2    bouyer #define WDC_SEC_LEV_MAX	0x0100
    389       1.2    bouyer #define WDC_SEC_ESE_SUPP 0x0020
    390       1.2    bouyer #define WDC_SEC_EXP	0x0010
    391       1.2    bouyer #define WDC_SEC_FROZEN	0x0008
    392       1.2    bouyer #define WDC_SEC_LOCKED	0x0004
    393       1.2    bouyer #define WDC_SEC_EN	0x0002
    394       1.2    bouyer #define WDC_SEC_SUPP	0x0001
    395       1.2    bouyer };
    396      1.15   thorpej 
    397      1.15   thorpej /*
    398      1.15   thorpej  * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
    399      1.15   thorpej  * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
    400      1.15   thorpej  */
    401      1.15   thorpej #define WDSM_ATTR_ADVISORY	1
    402      1.15   thorpej 
    403      1.15   thorpej /*
    404      1.15   thorpej  * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
    405      1.15   thorpej  * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
    406      1.15   thorpej  */
    407      1.15   thorpej #define WDSM_ATTR_COLLECTIVE	2
    408      1.15   thorpej 
    409      1.16   thorpej /*
    410      1.16   thorpej  * ATA SMART attributes
    411      1.16   thorpej  */
    412      1.16   thorpej 
    413      1.15   thorpej struct ata_smart_attr {
    414      1.15   thorpej 	u_int8_t		id;		/* attribute id number */
    415      1.15   thorpej 	u_int16_t		flags;
    416      1.15   thorpej 	u_int8_t		value;		/* attribute value */
    417      1.15   thorpej 	u_int8_t		worst;
    418      1.15   thorpej 	u_int8_t		raw[6];
    419      1.15   thorpej 	u_int8_t		reserved;
    420      1.15   thorpej } __attribute__((packed));
    421      1.15   thorpej 
    422      1.15   thorpej struct ata_smart_attributes {
    423      1.15   thorpej 	u_int16_t		data_structure_revision;
    424      1.15   thorpej 	struct ata_smart_attr	attributes[30];
    425      1.15   thorpej 	u_int8_t		offline_data_collection_status;
    426      1.15   thorpej 	u_int8_t		self_test_exec_status;
    427      1.15   thorpej 	u_int16_t		total_time_to_complete_off_line;
    428      1.15   thorpej 	u_int8_t		vendor_specific_366;
    429      1.15   thorpej 	u_int8_t		offline_data_collection_capability;
    430      1.15   thorpej 	u_int16_t		smart_capability;
    431      1.15   thorpej 	u_int8_t		errorlog_capability;
    432      1.15   thorpej 	u_int8_t		vendor_specific_371;
    433      1.15   thorpej 	u_int8_t		short_test_completion_time;
    434      1.15   thorpej 	u_int8_t		extend_test_completion_time;
    435      1.15   thorpej 	u_int8_t		reserved_374_385[12];
    436      1.15   thorpej 	u_int8_t		vendor_specific_386_509[125];
    437      1.15   thorpej 	int8_t			checksum;
    438      1.15   thorpej } __attribute__((packed));
    439      1.15   thorpej 
    440      1.15   thorpej struct ata_smart_thresh {
    441      1.15   thorpej 	u_int8_t		id;
    442      1.15   thorpej 	u_int8_t		value;
    443      1.15   thorpej 	u_int8_t		reserved[10];
    444      1.15   thorpej } __attribute__((packed));
    445      1.15   thorpej 
    446      1.15   thorpej struct ata_smart_thresholds {
    447      1.15   thorpej 	u_int16_t		data_structure_revision;
    448      1.15   thorpej 	struct ata_smart_thresh	thresholds[30];
    449      1.15   thorpej 	u_int8_t		reserved[18];
    450      1.15   thorpej 	u_int8_t		vendor_specific[131];
    451      1.15   thorpej 	int8_t			checksum;
    452      1.15   thorpej } __attribute__((packed));
    453      1.15   thorpej 
    454      1.15   thorpej struct ata_smart_selftest {
    455      1.15   thorpej 	u_int8_t		number;
    456      1.15   thorpej 	u_int8_t		status;
    457      1.15   thorpej 	uint16_t		time_stamp;
    458      1.15   thorpej 	u_int8_t		failure_check_point;
    459      1.15   thorpej 	u_int32_t		lba_first_error;
    460      1.15   thorpej 	u_int8_t		vendor_specific[15];
    461      1.15   thorpej } __attribute__((packed));
    462      1.15   thorpej 
    463      1.15   thorpej struct ata_smart_selftestlog {
    464      1.15   thorpej 	u_int16_t		data_structure_revision;
    465      1.15   thorpej 	struct ata_smart_selftest log_entries[21];
    466      1.15   thorpej 	u_int8_t		vendorspecific[2];
    467      1.15   thorpej 	u_int8_t		mostrecenttest;
    468      1.15   thorpej 	u_int8_t		reserved[2];
    469      1.15   thorpej 	u_int8_t		checksum;
    470      1.15   thorpej } __attribute__((packed));
    471      1.15   thorpej 
    472      1.15   thorpej #endif /* _DEV_ATA_ATAREG_H_ */
    473