Home | History | Annotate | Line # | Download | only in ata
atareg.h revision 1.26.16.1
      1  1.26.16.1      yamt /*	$NetBSD: atareg.h,v 1.26.16.1 2006/10/22 06:05:32 yamt Exp $	*/
      2       1.15   thorpej 
      3       1.15   thorpej /*
      4       1.15   thorpej  * Copyright (c) 1998, 2001 Manuel Bouyer.
      5       1.15   thorpej  *
      6       1.15   thorpej  * Redistribution and use in source and binary forms, with or without
      7       1.15   thorpej  * modification, are permitted provided that the following conditions
      8       1.15   thorpej  * are met:
      9       1.15   thorpej  * 1. Redistributions of source code must retain the above copyright
     10       1.15   thorpej  *    notice, this list of conditions and the following disclaimer.
     11       1.15   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.15   thorpej  *    notice, this list of conditions and the following disclaimer in the
     13       1.15   thorpej  *    documentation and/or other materials provided with the distribution.
     14       1.15   thorpej  * 3. All advertising materials mentioning features or use of this software
     15       1.15   thorpej  *    must display the following acknowledgement:
     16       1.15   thorpej  *	This product includes software developed by Manuel Bouyer.
     17       1.15   thorpej  * 4. The name of the author may not be used to endorse or promote products
     18       1.15   thorpej  *    derived from this software without specific prior written permission.
     19       1.15   thorpej  *
     20       1.15   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.15   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.15   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.22     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.15   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.15   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.15   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.15   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.15   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.15   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.15   thorpej  */
     31       1.15   thorpej 
     32       1.16   thorpej /*-
     33       1.16   thorpej  * Copyright (c) 1991 The Regents of the University of California.
     34       1.16   thorpej  * All rights reserved.
     35       1.16   thorpej  *
     36       1.16   thorpej  * This code is derived from software contributed to Berkeley by
     37       1.16   thorpej  * William Jolitz.
     38       1.16   thorpej  *
     39       1.16   thorpej  * Redistribution and use in source and binary forms, with or without
     40       1.16   thorpej  * modification, are permitted provided that the following conditions
     41       1.16   thorpej  * are met:
     42       1.16   thorpej  * 1. Redistributions of source code must retain the above copyright
     43       1.16   thorpej  *    notice, this list of conditions and the following disclaimer.
     44       1.16   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     45       1.16   thorpej  *    notice, this list of conditions and the following disclaimer in the
     46       1.16   thorpej  *    documentation and/or other materials provided with the distribution.
     47       1.16   thorpej  * 3. Neither the name of the University nor the names of its contributors
     48       1.16   thorpej  *    may be used to endorse or promote products derived from this software
     49       1.16   thorpej  *    without specific prior written permission.
     50       1.16   thorpej  *
     51       1.16   thorpej  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     52       1.16   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     53       1.16   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     54       1.16   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     55       1.16   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     56       1.16   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     57       1.16   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     58       1.16   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     59       1.16   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     60       1.16   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     61       1.16   thorpej  * SUCH DAMAGE.
     62       1.16   thorpej  *
     63       1.16   thorpej  *	@(#)wdreg.h	7.1 (Berkeley) 5/9/91
     64       1.16   thorpej  */
     65       1.16   thorpej 
     66       1.15   thorpej #ifndef _DEV_ATA_ATAREG_H_
     67       1.15   thorpej #define	_DEV_ATA_ATAREG_H_
     68        1.2    bouyer 
     69        1.2    bouyer /*
     70       1.16   thorpej  * ATA Task File register definitions.
     71       1.16   thorpej  */
     72       1.16   thorpej 
     73       1.16   thorpej /* Status bits. */
     74       1.16   thorpej #define	WDCS_BSY		0x80    /* busy */
     75       1.16   thorpej #define	WDCS_DRDY		0x40    /* drive ready */
     76       1.16   thorpej #define	WDCS_DWF		0x20    /* drive write fault */
     77       1.16   thorpej #define	WDCS_DSC		0x10    /* drive seek complete */
     78       1.16   thorpej #define	WDCS_DRQ		0x08    /* data request */
     79       1.16   thorpej #define	WDCS_CORR		0x04    /* corrected data */
     80       1.16   thorpej #define	WDCS_IDX		0x02    /* index */
     81       1.16   thorpej #define	WDCS_ERR		0x01    /* error */
     82       1.16   thorpej #define	WDCS_BITS \
     83       1.16   thorpej     "\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
     84       1.16   thorpej 
     85       1.16   thorpej /* Error bits. */
     86       1.16   thorpej #define	WDCE_BBK		0x80	/* bad block detected */
     87       1.16   thorpej #define	WDCE_CRC		0x80	/* CRC error (Ultra-DMA only) */
     88       1.16   thorpej #define	WDCE_UNC		0x40	/* uncorrectable data error */
     89       1.16   thorpej #define	WDCE_MC			0x20	/* media changed */
     90       1.16   thorpej #define	WDCE_IDNF		0x10	/* id not found */
     91       1.16   thorpej #define	WDCE_MCR		0x08	/* media change requested */
     92       1.16   thorpej #define	WDCE_ABRT		0x04	/* aborted command */
     93       1.16   thorpej #define	WDCE_TK0NF		0x02	/* track 0 not found */
     94       1.16   thorpej #define	WDCE_AMNF		0x01	/* address mark not found */
     95       1.16   thorpej 
     96       1.16   thorpej /* Commands for Disk Controller. */
     97       1.16   thorpej #define	WDCC_NOP		0x00	/* Always fail with "aborted command" */
     98       1.16   thorpej #define	WDCC_RECAL		0x10	/* disk restore code -- resets cntlr */
     99       1.16   thorpej 
    100       1.16   thorpej #define	WDCC_READ		0x20	/* disk read code */
    101       1.16   thorpej #define	WDCC_WRITE		0x30	/* disk write code */
    102       1.16   thorpej #define	 WDCC__LONG		 0x02	/* modifier -- access ecc bytes */
    103       1.16   thorpej #define	 WDCC__NORETRY		 0x01	/* modifier -- no retrys */
    104       1.16   thorpej 
    105       1.16   thorpej #define	WDCC_FORMAT		0x50	/* disk format code */
    106       1.16   thorpej #define	WDCC_DIAGNOSE		0x90	/* controller diagnostic */
    107       1.16   thorpej #define	WDCC_IDP		0x91	/* initialize drive parameters */
    108       1.16   thorpej 
    109       1.16   thorpej #define	WDCC_SMART		0xb0	/* Self Mon, Analysis, Reporting Tech */
    110       1.16   thorpej 
    111       1.16   thorpej #define	WDCC_READMULTI		0xc4	/* read multiple */
    112       1.16   thorpej #define	WDCC_WRITEMULTI		0xc5	/* write multiple */
    113       1.16   thorpej #define	WDCC_SETMULTI		0xc6	/* set multiple mode */
    114       1.16   thorpej 
    115       1.16   thorpej #define	WDCC_READDMA		0xc8	/* read with DMA */
    116       1.16   thorpej #define	WDCC_WRITEDMA		0xca	/* write with DMA */
    117       1.16   thorpej 
    118       1.16   thorpej #define	WDCC_ACKMC		0xdb	/* acknowledge media change */
    119       1.16   thorpej #define	WDCC_LOCK		0xde	/* lock drawer */
    120       1.16   thorpej #define	WDCC_UNLOCK		0xdf	/* unlock drawer */
    121       1.16   thorpej 
    122       1.16   thorpej #define	WDCC_FLUSHCACHE		0xe7	/* Flush cache */
    123       1.18    bouyer #define	WDCC_FLUSHCACHE_EXT	0xea	/* Flush cache ext */
    124       1.16   thorpej #define	WDCC_IDENTIFY		0xec	/* read parameters from controller */
    125       1.16   thorpej #define	SET_FEATURES		0xef	/* set features */
    126       1.16   thorpej 
    127       1.16   thorpej #define	WDCC_IDLE		0xe3	/* set idle timer & enter idle mode */
    128       1.16   thorpej #define	WDCC_IDLE_IMMED		0xe1	/* enter idle mode */
    129       1.16   thorpej #define	WDCC_SLEEP		0xe6	/* enter sleep mode */
    130       1.16   thorpej #define	WDCC_STANDBY		0xe2	/* set standby timer & enter standby */
    131       1.16   thorpej #define	WDCC_STANDBY_IMMED	0xe0	/* enter standby mode */
    132       1.16   thorpej #define	WDCC_CHECK_PWR		0xe5	/* check power mode */
    133       1.16   thorpej 
    134  1.26.16.1      yamt #define WDCC_SECURITY_FREEZE	0xf5	/* freeze locking state */
    135       1.23  drochner 
    136       1.16   thorpej /* Big Drive support */
    137       1.16   thorpej #define	WDCC_READ_EXT		0x24	/* read 48-bit addressing */
    138       1.16   thorpej #define	WDCC_WRITE_EXT		0x34	/* write 48-bit addressing */
    139       1.16   thorpej 
    140       1.16   thorpej #define	WDCC_READMULTI_EXT	0x29	/* read multiple 48-bit addressing */
    141       1.16   thorpej #define	WDCC_WRITEMULTI_EXT	0x39	/* write multiple 48-bit addressing */
    142       1.16   thorpej 
    143       1.16   thorpej #define	WDCC_READDMA_EXT	0x25	/* read 48-bit addressing with DMA */
    144       1.16   thorpej #define	WDCC_WRITEDMA_EXT	0x35	/* write 48-bit addressing with DMA */
    145       1.16   thorpej 
    146       1.21        he #ifdef _KERNEL
    147  1.26.16.1      yamt #include <dev/ata/ataconf.h>
    148  1.26.16.1      yamt 
    149       1.20   thorpej /* Convert a 32-bit command to a 48-bit command. */
    150       1.26     perry static __inline int __unused
    151       1.20   thorpej atacmd_to48(int cmd32)
    152       1.20   thorpej {
    153       1.20   thorpej 	switch (cmd32) {
    154       1.20   thorpej 	case WDCC_READ:
    155       1.20   thorpej 		return WDCC_READ_EXT;
    156       1.20   thorpej 	case WDCC_WRITE:
    157       1.20   thorpej 		return WDCC_WRITE_EXT;
    158       1.20   thorpej 	case WDCC_READMULTI:
    159       1.20   thorpej 		return WDCC_READMULTI_EXT;
    160       1.20   thorpej 	case WDCC_WRITEMULTI:
    161       1.20   thorpej 		return WDCC_WRITEMULTI_EXT;
    162  1.26.16.1      yamt #if NATA_DMA
    163       1.20   thorpej 	case WDCC_READDMA:
    164       1.20   thorpej 		return WDCC_READDMA_EXT;
    165       1.20   thorpej 	case WDCC_WRITEDMA:
    166       1.20   thorpej 		return WDCC_WRITEDMA_EXT;
    167  1.26.16.1      yamt #endif
    168       1.20   thorpej 	default:
    169       1.20   thorpej 		panic("atacmd_to48: illegal 32-bit command: %d", cmd32);
    170       1.20   thorpej 		/* NOTREACHED */
    171       1.20   thorpej 	}
    172       1.20   thorpej }
    173       1.21        he #endif /* _KERNEL */
    174       1.20   thorpej 
    175       1.19   thorpej /* Native SATA command queueing */
    176       1.19   thorpej #define	WDCC_READ_FPDMA_QUEUED	0x60	/* SATA native queued read (48bit) */
    177       1.19   thorpej #define	WDCC_WRITE_FPDMA_QUEUED	0x61	/* SATA native queued write (48bit) */
    178       1.19   thorpej 
    179       1.21        he #ifdef _KERNEL
    180       1.20   thorpej /* Convert a 32-bit command to a Native SATA Queued command. */
    181       1.26     perry static __inline int __unused
    182       1.20   thorpej atacmd_tostatq(int cmd32)
    183       1.20   thorpej {
    184       1.20   thorpej 	switch (cmd32) {
    185       1.20   thorpej 	case WDCC_READDMA:
    186       1.20   thorpej 		return WDCC_READ_FPDMA_QUEUED;
    187       1.20   thorpej 	case WDCC_WRITEDMA:
    188       1.20   thorpej 		return WDCC_WRITE_FPDMA_QUEUED;
    189       1.20   thorpej 	default:
    190       1.20   thorpej 		panic("atacmd_tosataq: illegal 32-bit command: %d", cmd32);
    191       1.20   thorpej 		/* NOTREACHED */
    192       1.20   thorpej 	}
    193       1.20   thorpej }
    194       1.21        he #endif /* _KERNEL */
    195       1.20   thorpej 
    196       1.16   thorpej /* Subcommands for SET_FEATURES (features register) */
    197       1.16   thorpej #define	WDSF_WRITE_CACHE_EN	0x02
    198       1.16   thorpej #define	WDSF_SET_MODE		0x03
    199       1.16   thorpej #define	WDSF_REASSIGN_EN	0x04
    200       1.16   thorpej #define	WDSF_RETRY_DS		0x33
    201       1.16   thorpej #define	WDSF_SET_CACHE_SGMT	0x54
    202       1.16   thorpej #define	WDSF_READAHEAD_DS	0x55
    203       1.16   thorpej #define	WDSF_POD_DS		0x66
    204       1.16   thorpej #define	WDSF_ECC_DS		0x77
    205       1.16   thorpej #define	WDSF_WRITE_CACHE_DS	0x82
    206       1.16   thorpej #define	WDSF_REASSIGN_DS	0x84
    207       1.16   thorpej #define	WDSF_ECC_EN		0x88
    208       1.16   thorpej #define	WDSF_RETRY_EN		0x99
    209       1.16   thorpej #define	WDSF_SET_CURRENT	0x9a
    210       1.16   thorpej #define	WDSF_READAHEAD_EN	0xaa
    211       1.16   thorpej #define	WDSF_PREFETCH_SET	0xab
    212       1.16   thorpej #define	WDSF_POD_EN		0xcc
    213       1.16   thorpej 
    214       1.16   thorpej /* Subcommands for SMART (features register) */
    215       1.16   thorpej #define	WDSM_RD_DATA		0xd0
    216       1.16   thorpej #define	WDSM_RD_THRESHOLDS	0xd1
    217       1.16   thorpej #define	WDSM_ATTR_AUTOSAVE_EN	0xd2
    218       1.16   thorpej #define	WDSM_SAVE_ATTR		0xd3
    219       1.16   thorpej #define	WDSM_EXEC_OFFL_IMM	0xd4
    220       1.16   thorpej #define	WDSM_RD_LOG		0xd5
    221       1.16   thorpej #define	WDSM_ENABLE_OPS		0xd8
    222       1.16   thorpej #define	WDSM_DISABLE_OPS	0xd9
    223       1.16   thorpej #define	WDSM_STATUS		0xda
    224       1.16   thorpej 
    225       1.16   thorpej #define WDSMART_CYL		0xc24f
    226       1.16   thorpej 
    227       1.16   thorpej /* parameters uploaded to device/heads register */
    228       1.16   thorpej #define	WDSD_IBM		0xa0	/* forced to 512 byte sector, ecc */
    229       1.16   thorpej #define	WDSD_CHS		0x00	/* cylinder/head/sector addressing */
    230       1.16   thorpej #define	WDSD_LBA		0x40	/* logical block addressing */
    231       1.16   thorpej 
    232       1.16   thorpej /* Commands for ATAPI devices */
    233       1.16   thorpej #define	ATAPI_CHECK_POWER_MODE	0xe5
    234       1.16   thorpej #define	ATAPI_EXEC_DRIVE_DIAGS	0x90
    235       1.16   thorpej #define	ATAPI_IDLE_IMMEDIATE	0xe1
    236       1.16   thorpej #define	ATAPI_NOP		0x00
    237       1.16   thorpej #define	ATAPI_PKT_CMD		0xa0
    238       1.16   thorpej #define	ATAPI_IDENTIFY_DEVICE	0xa1
    239       1.16   thorpej #define	ATAPI_SOFT_RESET	0x08
    240       1.16   thorpej #define	ATAPI_SLEEP		0xe6
    241       1.16   thorpej #define	ATAPI_STANDBY_IMMEDIATE	0xe0
    242       1.16   thorpej 
    243       1.16   thorpej /* Bytes used by ATAPI_PACKET_COMMAND (feature register) */
    244       1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_DMA	0x01
    245       1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_OVL	0x02
    246       1.16   thorpej 
    247       1.16   thorpej /* ireason */
    248       1.16   thorpej #define	WDCI_CMD		0x01	/* command(1) or data(0) */
    249       1.16   thorpej #define	WDCI_IN			0x02	/* transfer to(1) or from(0) the host */
    250       1.16   thorpej #define	WDCI_RELEASE		0x04	/* bus released until completion */
    251       1.16   thorpej 
    252       1.16   thorpej #define	PHASE_CMDOUT		(WDCS_DRQ | WDCI_CMD)
    253       1.16   thorpej #define	PHASE_DATAIN		(WDCS_DRQ | WDCI_IN)
    254       1.16   thorpej #define	PHASE_DATAOUT		(WDCS_DRQ)
    255       1.16   thorpej #define	PHASE_COMPLETED		(WDCI_IN | WDCI_CMD)
    256       1.16   thorpej #define	PHASE_ABORTED		(0)
    257       1.16   thorpej 
    258       1.16   thorpej /*
    259        1.2    bouyer  * Drive parameter structure for ATA/ATAPI.
    260        1.2    bouyer  * Bit fields: WDC_* : common to ATA/ATAPI
    261        1.2    bouyer  *             ATA_* : ATA only
    262        1.2    bouyer  *             ATAPI_* : ATAPI only.
    263        1.2    bouyer  */
    264        1.2    bouyer struct ataparams {
    265        1.2    bouyer     /* drive info */
    266        1.2    bouyer     u_int16_t	atap_config;		/* 0: general configuration */
    267        1.2    bouyer #define WDC_CFG_ATAPI_MASK    	0xc000
    268        1.2    bouyer #define WDC_CFG_ATAPI    	0x8000
    269        1.2    bouyer #define	ATA_CFG_REMOVABLE	0x0080
    270        1.2    bouyer #define	ATA_CFG_FIXED		0x0040
    271        1.2    bouyer #define ATAPI_CFG_TYPE_MASK	0x1f00
    272        1.2    bouyer #define ATAPI_CFG_TYPE(x) (((x) & ATAPI_CFG_TYPE_MASK) >> 8)
    273        1.2    bouyer #define	ATAPI_CFG_REMOV		0x0080
    274        1.2    bouyer #define ATAPI_CFG_DRQ_MASK	0x0060
    275        1.2    bouyer #define ATAPI_CFG_STD_DRQ	0x0000
    276        1.2    bouyer #define ATAPI_CFG_IRQ_DRQ	0x0020
    277        1.2    bouyer #define ATAPI_CFG_ACCEL_DRQ	0x0040
    278        1.2    bouyer #define ATAPI_CFG_CMD_MASK	0x0003
    279        1.2    bouyer #define ATAPI_CFG_CMD_12	0x0000
    280        1.2    bouyer #define ATAPI_CFG_CMD_16	0x0001
    281        1.2    bouyer /* words 1-9 are ATA only */
    282        1.2    bouyer     u_int16_t	atap_cylinders;		/* 1: # of non-removable cylinders */
    283        1.2    bouyer     u_int16_t	__reserved1;
    284        1.2    bouyer     u_int16_t	atap_heads;		/* 3: # of heads */
    285        1.2    bouyer     u_int16_t	__retired1[2];		/* 4-5: # of unform. bytes/track */
    286        1.2    bouyer     u_int16_t	atap_sectors;		/* 6: # of sectors */
    287        1.2    bouyer     u_int16_t	__retired2[3];
    288        1.2    bouyer 
    289        1.2    bouyer     u_int8_t	atap_serial[20];	/* 10-19: serial number */
    290        1.2    bouyer     u_int16_t	__retired3[2];
    291        1.2    bouyer     u_int16_t	__obsolete1;
    292        1.2    bouyer     u_int8_t	atap_revision[8];	/* 23-26: firmware revision */
    293        1.2    bouyer     u_int8_t	atap_model[40];		/* 27-46: model number */
    294        1.2    bouyer     u_int16_t	atap_multi;		/* 47: maximum sectors per irq (ATA) */
    295        1.2    bouyer     u_int16_t	__reserved2;
    296        1.2    bouyer     u_int16_t	atap_capabilities1;	/* 49: capability flags */
    297        1.2    bouyer #define WDC_CAP_IORDY	0x0800
    298        1.2    bouyer #define WDC_CAP_IORDY_DSBL 0x0400
    299        1.2    bouyer #define	WDC_CAP_LBA	0x0200
    300        1.2    bouyer #define	WDC_CAP_DMA	0x0100
    301        1.2    bouyer #define ATA_CAP_STBY	0x2000
    302        1.2    bouyer #define ATAPI_CAP_INTERL_DMA	0x8000
    303        1.2    bouyer #define ATAPI_CAP_CMD_QUEUE	0x4000
    304        1.2    bouyer #define	ATAPI_CAP_OVERLP	0X2000
    305        1.2    bouyer #define ATAPI_CAP_ATA_RST	0x1000
    306        1.2    bouyer     u_int16_t	atap_capabilities2;	/* 50: capability flags (ATA) */
    307        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    308        1.2    bouyer     u_int8_t	__junk2;
    309        1.2    bouyer     u_int8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    310        1.2    bouyer     u_int8_t	__junk3;
    311        1.2    bouyer     u_int8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    312        1.4    tsubai #else
    313        1.4    tsubai     u_int8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    314        1.4    tsubai     u_int8_t	__junk2;
    315        1.4    tsubai     u_int8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    316        1.4    tsubai     u_int8_t	__junk3;
    317        1.4    tsubai #endif
    318        1.7    toshii     u_int16_t	atap_extensions;	/* 53: extensions supported */
    319        1.2    bouyer #define WDC_EXT_UDMA_MODES	0x0004
    320        1.2    bouyer #define WDC_EXT_MODES		0x0002
    321        1.2    bouyer #define WDC_EXT_GEOM		0x0001
    322        1.2    bouyer /* words 54-62 are ATA only */
    323       1.11       wiz     u_int16_t	atap_curcylinders;	/* 54: current logical cylinders */
    324        1.2    bouyer     u_int16_t	atap_curheads;		/* 55: current logical heads */
    325        1.2    bouyer     u_int16_t	atap_cursectors;	/* 56: current logical sectors/tracks */
    326        1.2    bouyer     u_int16_t	atap_curcapacity[2];	/* 57-58: current capacity */
    327        1.2    bouyer     u_int16_t	atap_curmulti;		/* 59: current multi-sector setting */
    328        1.2    bouyer #define WDC_MULTI_VALID 0x0100
    329        1.2    bouyer #define WDC_MULTI_MASK  0x00ff
    330        1.2    bouyer     u_int16_t	atap_capacity[2];  	/* 60-61: total capacity (LBA only) */
    331        1.2    bouyer     u_int16_t	__retired4;
    332        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    333        1.2    bouyer     u_int8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    334        1.2    bouyer     u_int8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    335        1.2    bouyer     u_int8_t	atap_piomode_supp;       /* 64: PIO mode supported */
    336        1.2    bouyer     u_int8_t	__junk4;
    337        1.4    tsubai #else
    338        1.4    tsubai     u_int8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    339        1.4    tsubai     u_int8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    340        1.4    tsubai     u_int8_t	__junk4;
    341        1.4    tsubai     u_int8_t	atap_piomode_supp;       /* 64: PIO mode supported */
    342        1.4    tsubai #endif
    343        1.2    bouyer     u_int16_t	atap_dmatiming_mimi;	/* 65: minimum DMA cycle time */
    344       1.11       wiz     u_int16_t	atap_dmatiming_recom;	/* 66: recommended DMA cycle time */
    345        1.2    bouyer     u_int16_t	atap_piotiming;    	/* 67: mini PIO cycle time without FC */
    346        1.2    bouyer     u_int16_t	atap_piotiming_iordy;	/* 68: mini PIO cycle time with IORDY FC */
    347        1.2    bouyer     u_int16_t	__reserved3[2];
    348        1.2    bouyer /* words 71-72 are ATAPI only */
    349        1.2    bouyer     u_int16_t	atap_pkt_br;		/* 71: time (ns) to bus release */
    350        1.2    bouyer     u_int16_t	atap_pkt_bsyclr;	/* 72: tme to clear BSY after service */
    351       1.22     perry     u_int16_t	__reserved4[2];
    352        1.2    bouyer     u_int16_t	atap_queuedepth;   	/* 75: */
    353        1.2    bouyer #define WDC_QUEUE_DEPTH_MASK 0x0F
    354       1.10       skd     u_int16_t   atap_sata_caps;/* 76: */
    355       1.10       skd #define SATA_SIGNAL_GEN1	0x02
    356       1.10       skd #define SATA_SIGNAL_GEN2	0x04
    357       1.10       skd #define SATA_NATIVE_CMDQ	0x0100
    358       1.10       skd #define SATA_HOST_PWR_MGMT	0x0200
    359       1.10       skd     u_int16_t   atap_sata_reserved;    /* 77: */
    360       1.10       skd     u_int16_t   atap_sata_features_supp;    /* 78: */
    361       1.10       skd #define SATA_NONZERO_OFFSETS	0x02
    362       1.10       skd #define SATA_DMA_SETUP_AUTO	0x04
    363       1.10       skd #define SATA_DRIVE_PWR_MGMT	0x08
    364       1.10       skd     u_int16_t   atap_sata_features_en;    /* 79: */
    365        1.2    bouyer     u_int16_t	atap_ata_major;  	/* 80: Major version number */
    366        1.2    bouyer #define	WDC_VER_ATA1	0x0002
    367        1.2    bouyer #define	WDC_VER_ATA2	0x0004
    368        1.2    bouyer #define	WDC_VER_ATA3	0x0008
    369        1.2    bouyer #define	WDC_VER_ATA4	0x0010
    370        1.5    bouyer #define	WDC_VER_ATA5	0x0020
    371       1.10       skd #define	WDC_VER_ATA6	0x0040
    372       1.14      yamt #define	WDC_VER_ATA7	0x0080
    373        1.2    bouyer     u_int16_t   atap_ata_minor;  	/* 81: Minor version number */
    374        1.6  augustss     u_int16_t	atap_cmd_set1;    	/* 82: command set supported */
    375       1.14      yamt #define	WDC_CMD1_NOP	0x4000		/*	NOP */
    376       1.14      yamt #define	WDC_CMD1_RB	0x2000		/*	READ BUFFER */
    377       1.14      yamt #define	WDC_CMD1_WB	0x1000		/*	WRITE BUFFER */
    378       1.14      yamt /*			0x0800			Obsolete */
    379       1.14      yamt #define	WDC_CMD1_HPA	0x0400		/*	Host Protected Area */
    380       1.14      yamt #define	WDC_CMD1_DVRST	0x0200		/*	DEVICE RESET */
    381       1.14      yamt #define	WDC_CMD1_SRV	0x0100		/*	SERVICE */
    382       1.14      yamt #define	WDC_CMD1_RLSE	0x0080		/*	release interrupt */
    383       1.14      yamt #define	WDC_CMD1_AHEAD	0x0040		/*	look-ahead */
    384       1.14      yamt #define	WDC_CMD1_CACHE	0x0020		/*	write cache */
    385       1.14      yamt #define	WDC_CMD1_PKT	0x0010		/*	PACKET */
    386       1.14      yamt #define	WDC_CMD1_PM	0x0008		/*	Power Management */
    387       1.14      yamt #define	WDC_CMD1_REMOV	0x0004		/*	Removable Media */
    388       1.14      yamt #define	WDC_CMD1_SEC	0x0002		/*	Security Mode */
    389       1.14      yamt #define	WDC_CMD1_SMART	0x0001		/*	SMART */
    390        1.6  augustss     u_int16_t	atap_cmd_set2;    	/* 83: command set supported */
    391       1.14      yamt #define	ATA_CMD2_FCE	0x2000		/*	FLUSH CACHE EXT */
    392       1.14      yamt #define	WDC_CMD2_FC	0x1000		/*	FLUSH CACHE */
    393       1.14      yamt #define	WDC_CMD2_DCO	0x0800		/*	Device Configuration Overlay */
    394       1.14      yamt #define	ATA_CMD2_LBA48	0x0400		/*	48-bit Address */
    395       1.14      yamt #define	WDC_CMD2_AAM	0x0200		/*	Automatic Acoustic Management */
    396       1.17       wiz #define	WDC_CMD2_SM	0x0100		/*	SET MAX security extension */
    397       1.14      yamt #define	WDC_CMD2_SFREQ	0x0040		/*	SET FEATURE is required
    398       1.14      yamt 						to spin-up after power-up */
    399       1.14      yamt #define	WDC_CMD2_PUIS	0x0020		/*	Power-Up In Standby */
    400       1.14      yamt #define	WDC_CMD2_RMSN	0x0010		/*	Removable Media Status Notify */
    401       1.14      yamt #define	ATA_CMD2_APM	0x0008		/*	Advanced Power Management */
    402       1.14      yamt #define	ATA_CMD2_CFA	0x0004		/*	CFA */
    403       1.14      yamt #define	ATA_CMD2_RWQ	0x0002		/*	READ/WRITE DMA QUEUED */
    404       1.14      yamt #define	WDC_CMD2_DM	0x0001		/*	DOWNLOAD MICROCODE */
    405        1.2    bouyer     u_int16_t	atap_cmd_ext;		/* 84: command/features supp. ext. */
    406       1.14      yamt #define	ATA_CMDE_TLCONT	0x1000		/*	Time-limited R/W Continuous */
    407       1.14      yamt #define	ATA_CMDE_TL	0x0800		/*	Time-limited R/W */
    408       1.14      yamt #define	ATA_CMDE_URGW	0x0400		/*	URG for WRITE STREAM DMA/PIO */
    409       1.14      yamt #define	ATA_CMDE_URGR	0x0200		/*	URG for READ STREAM DMA/PIO */
    410       1.14      yamt #define	ATA_CMDE_WWN	0x0100		/*	World Wide name */
    411       1.14      yamt #define	ATA_CMDE_WQFE	0x0080		/*	WRITE DMA QUEUED FUA EXT */
    412       1.14      yamt #define	ATA_CMDE_WFE	0x0040		/*	WRITE DMA/MULTIPLE FUA EXT */
    413       1.14      yamt #define	ATA_CMDE_GPL	0x0020		/*	General Purpose Logging */
    414       1.14      yamt #define	ATA_CMDE_STREAM	0x0010		/*	Streaming */
    415       1.14      yamt #define	ATA_CMDE_MCPTC	0x0008		/*	Media Card Pass Through Cmd */
    416       1.14      yamt #define	ATA_CMDE_MS	0x0004		/*	Media serial number */
    417       1.14      yamt #define	ATA_CMDE_SST	0x0002		/*	SMART self-test */
    418       1.14      yamt #define	ATA_CMDE_SEL	0x0001		/*	SMART error logging */
    419        1.2    bouyer     u_int16_t	atap_cmd1_en;		/* 85: cmd/features enabled */
    420        1.2    bouyer /* bits are the same as atap_cmd_set1 */
    421        1.2    bouyer     u_int16_t	atap_cmd2_en;		/* 86: cmd/features enabled */
    422        1.2    bouyer /* bits are the same as atap_cmd_set2 */
    423        1.2    bouyer     u_int16_t	atap_cmd_def;		/* 87: cmd/features default */
    424        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    425        1.2    bouyer     u_int8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    426        1.2    bouyer     u_int8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    427        1.4    tsubai #else
    428        1.4    tsubai     u_int8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    429        1.4    tsubai     u_int8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    430        1.4    tsubai #endif
    431        1.2    bouyer /* 89-92 are ATA-only */
    432        1.2    bouyer     u_int16_t	atap_seu_time;		/* 89: Sec. Erase Unit compl. time */
    433        1.2    bouyer     u_int16_t	atap_eseu_time;		/* 90: Enhanced SEU compl. time */
    434        1.2    bouyer     u_int16_t	atap_apm_val;		/* 91: current APM value */
    435        1.2    bouyer     u_int16_t	__reserved6[35];	/* 92-126: reserved */
    436        1.2    bouyer     u_int16_t	atap_rmsn_supp;		/* 127: remov. media status notif. */
    437        1.2    bouyer #define WDC_RMSN_SUPP_MASK 0x0003
    438        1.2    bouyer #define WDC_RMSN_SUPP 0x0001
    439        1.2    bouyer     u_int16_t	atap_sec_st;		/* 128: security status */
    440        1.2    bouyer #define WDC_SEC_LEV_MAX	0x0100
    441        1.2    bouyer #define WDC_SEC_ESE_SUPP 0x0020
    442        1.2    bouyer #define WDC_SEC_EXP	0x0010
    443        1.2    bouyer #define WDC_SEC_FROZEN	0x0008
    444        1.2    bouyer #define WDC_SEC_LOCKED	0x0004
    445        1.2    bouyer #define WDC_SEC_EN	0x0002
    446        1.2    bouyer #define WDC_SEC_SUPP	0x0001
    447        1.2    bouyer };
    448       1.15   thorpej 
    449       1.15   thorpej /*
    450       1.15   thorpej  * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
    451       1.15   thorpej  * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
    452       1.15   thorpej  */
    453       1.15   thorpej #define WDSM_ATTR_ADVISORY	1
    454       1.15   thorpej 
    455       1.15   thorpej /*
    456       1.15   thorpej  * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
    457       1.15   thorpej  * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
    458       1.15   thorpej  */
    459       1.15   thorpej #define WDSM_ATTR_COLLECTIVE	2
    460       1.15   thorpej 
    461       1.16   thorpej /*
    462       1.16   thorpej  * ATA SMART attributes
    463       1.16   thorpej  */
    464       1.16   thorpej 
    465       1.15   thorpej struct ata_smart_attr {
    466       1.15   thorpej 	u_int8_t		id;		/* attribute id number */
    467       1.15   thorpej 	u_int16_t		flags;
    468       1.15   thorpej 	u_int8_t		value;		/* attribute value */
    469       1.15   thorpej 	u_int8_t		worst;
    470       1.15   thorpej 	u_int8_t		raw[6];
    471       1.15   thorpej 	u_int8_t		reserved;
    472       1.15   thorpej } __attribute__((packed));
    473       1.15   thorpej 
    474       1.15   thorpej struct ata_smart_attributes {
    475       1.15   thorpej 	u_int16_t		data_structure_revision;
    476       1.15   thorpej 	struct ata_smart_attr	attributes[30];
    477       1.15   thorpej 	u_int8_t		offline_data_collection_status;
    478       1.15   thorpej 	u_int8_t		self_test_exec_status;
    479       1.15   thorpej 	u_int16_t		total_time_to_complete_off_line;
    480       1.15   thorpej 	u_int8_t		vendor_specific_366;
    481       1.15   thorpej 	u_int8_t		offline_data_collection_capability;
    482       1.15   thorpej 	u_int16_t		smart_capability;
    483       1.15   thorpej 	u_int8_t		errorlog_capability;
    484       1.15   thorpej 	u_int8_t		vendor_specific_371;
    485       1.15   thorpej 	u_int8_t		short_test_completion_time;
    486       1.15   thorpej 	u_int8_t		extend_test_completion_time;
    487       1.15   thorpej 	u_int8_t		reserved_374_385[12];
    488       1.15   thorpej 	u_int8_t		vendor_specific_386_509[125];
    489       1.15   thorpej 	int8_t			checksum;
    490       1.15   thorpej } __attribute__((packed));
    491       1.15   thorpej 
    492       1.15   thorpej struct ata_smart_thresh {
    493       1.15   thorpej 	u_int8_t		id;
    494       1.15   thorpej 	u_int8_t		value;
    495       1.15   thorpej 	u_int8_t		reserved[10];
    496       1.15   thorpej } __attribute__((packed));
    497       1.15   thorpej 
    498       1.15   thorpej struct ata_smart_thresholds {
    499       1.15   thorpej 	u_int16_t		data_structure_revision;
    500       1.15   thorpej 	struct ata_smart_thresh	thresholds[30];
    501       1.15   thorpej 	u_int8_t		reserved[18];
    502       1.15   thorpej 	u_int8_t		vendor_specific[131];
    503       1.15   thorpej 	int8_t			checksum;
    504       1.15   thorpej } __attribute__((packed));
    505       1.15   thorpej 
    506       1.15   thorpej struct ata_smart_selftest {
    507       1.15   thorpej 	u_int8_t		number;
    508       1.15   thorpej 	u_int8_t		status;
    509       1.15   thorpej 	uint16_t		time_stamp;
    510       1.15   thorpej 	u_int8_t		failure_check_point;
    511       1.15   thorpej 	u_int32_t		lba_first_error;
    512       1.15   thorpej 	u_int8_t		vendor_specific[15];
    513       1.15   thorpej } __attribute__((packed));
    514       1.15   thorpej 
    515       1.15   thorpej struct ata_smart_selftestlog {
    516       1.15   thorpej 	u_int16_t		data_structure_revision;
    517       1.15   thorpej 	struct ata_smart_selftest log_entries[21];
    518       1.15   thorpej 	u_int8_t		vendorspecific[2];
    519       1.15   thorpej 	u_int8_t		mostrecenttest;
    520       1.15   thorpej 	u_int8_t		reserved[2];
    521       1.15   thorpej 	u_int8_t		checksum;
    522       1.15   thorpej } __attribute__((packed));
    523       1.15   thorpej 
    524       1.15   thorpej #endif /* _DEV_ATA_ATAREG_H_ */
    525