Home | History | Annotate | Line # | Download | only in ata
atareg.h revision 1.32.10.2
      1  1.32.10.2      yamt /*	$NetBSD: atareg.h,v 1.32.10.2 2010/03/11 15:03:24 yamt Exp $	*/
      2       1.15   thorpej 
      3       1.15   thorpej /*
      4       1.15   thorpej  * Copyright (c) 1998, 2001 Manuel Bouyer.
      5       1.15   thorpej  *
      6       1.15   thorpej  * Redistribution and use in source and binary forms, with or without
      7       1.15   thorpej  * modification, are permitted provided that the following conditions
      8       1.15   thorpej  * are met:
      9       1.15   thorpej  * 1. Redistributions of source code must retain the above copyright
     10       1.15   thorpej  *    notice, this list of conditions and the following disclaimer.
     11       1.15   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.15   thorpej  *    notice, this list of conditions and the following disclaimer in the
     13       1.15   thorpej  *    documentation and/or other materials provided with the distribution.
     14       1.15   thorpej  *
     15       1.15   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.15   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.15   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18       1.22     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.15   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.15   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.15   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.15   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.15   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.15   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.15   thorpej  */
     26       1.15   thorpej 
     27       1.16   thorpej /*-
     28       1.16   thorpej  * Copyright (c) 1991 The Regents of the University of California.
     29       1.16   thorpej  * All rights reserved.
     30       1.16   thorpej  *
     31       1.16   thorpej  * This code is derived from software contributed to Berkeley by
     32       1.16   thorpej  * William Jolitz.
     33       1.16   thorpej  *
     34       1.16   thorpej  * Redistribution and use in source and binary forms, with or without
     35       1.16   thorpej  * modification, are permitted provided that the following conditions
     36       1.16   thorpej  * are met:
     37       1.16   thorpej  * 1. Redistributions of source code must retain the above copyright
     38       1.16   thorpej  *    notice, this list of conditions and the following disclaimer.
     39       1.16   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     40       1.16   thorpej  *    notice, this list of conditions and the following disclaimer in the
     41       1.16   thorpej  *    documentation and/or other materials provided with the distribution.
     42       1.16   thorpej  * 3. Neither the name of the University nor the names of its contributors
     43       1.16   thorpej  *    may be used to endorse or promote products derived from this software
     44       1.16   thorpej  *    without specific prior written permission.
     45       1.16   thorpej  *
     46       1.16   thorpej  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     47       1.16   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     48       1.16   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     49       1.16   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     50       1.16   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     51       1.16   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     52       1.16   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     53       1.16   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     54       1.16   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     55       1.16   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     56       1.16   thorpej  * SUCH DAMAGE.
     57       1.16   thorpej  *
     58       1.16   thorpej  *	@(#)wdreg.h	7.1 (Berkeley) 5/9/91
     59       1.16   thorpej  */
     60       1.16   thorpej 
     61       1.15   thorpej #ifndef _DEV_ATA_ATAREG_H_
     62       1.15   thorpej #define	_DEV_ATA_ATAREG_H_
     63        1.2    bouyer 
     64        1.2    bouyer /*
     65       1.16   thorpej  * ATA Task File register definitions.
     66       1.16   thorpej  */
     67       1.16   thorpej 
     68       1.16   thorpej /* Status bits. */
     69       1.16   thorpej #define	WDCS_BSY		0x80    /* busy */
     70       1.16   thorpej #define	WDCS_DRDY		0x40    /* drive ready */
     71       1.16   thorpej #define	WDCS_DWF		0x20    /* drive write fault */
     72       1.16   thorpej #define	WDCS_DSC		0x10    /* drive seek complete */
     73       1.16   thorpej #define	WDCS_DRQ		0x08    /* data request */
     74       1.16   thorpej #define	WDCS_CORR		0x04    /* corrected data */
     75       1.16   thorpej #define	WDCS_IDX		0x02    /* index */
     76       1.16   thorpej #define	WDCS_ERR		0x01    /* error */
     77       1.16   thorpej #define	WDCS_BITS \
     78       1.16   thorpej     "\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
     79       1.16   thorpej 
     80       1.16   thorpej /* Error bits. */
     81       1.16   thorpej #define	WDCE_BBK		0x80	/* bad block detected */
     82       1.16   thorpej #define	WDCE_CRC		0x80	/* CRC error (Ultra-DMA only) */
     83       1.16   thorpej #define	WDCE_UNC		0x40	/* uncorrectable data error */
     84       1.16   thorpej #define	WDCE_MC			0x20	/* media changed */
     85       1.16   thorpej #define	WDCE_IDNF		0x10	/* id not found */
     86       1.16   thorpej #define	WDCE_MCR		0x08	/* media change requested */
     87       1.16   thorpej #define	WDCE_ABRT		0x04	/* aborted command */
     88       1.16   thorpej #define	WDCE_TK0NF		0x02	/* track 0 not found */
     89       1.16   thorpej #define	WDCE_AMNF		0x01	/* address mark not found */
     90       1.16   thorpej 
     91       1.16   thorpej /* Commands for Disk Controller. */
     92       1.16   thorpej #define	WDCC_NOP		0x00	/* Always fail with "aborted command" */
     93       1.16   thorpej #define	WDCC_RECAL		0x10	/* disk restore code -- resets cntlr */
     94       1.16   thorpej 
     95       1.16   thorpej #define	WDCC_READ		0x20	/* disk read code */
     96       1.16   thorpej #define	WDCC_WRITE		0x30	/* disk write code */
     97       1.16   thorpej #define	 WDCC__LONG		 0x02	/* modifier -- access ecc bytes */
     98       1.16   thorpej #define	 WDCC__NORETRY		 0x01	/* modifier -- no retrys */
     99       1.16   thorpej 
    100       1.16   thorpej #define	WDCC_FORMAT		0x50	/* disk format code */
    101       1.16   thorpej #define	WDCC_DIAGNOSE		0x90	/* controller diagnostic */
    102       1.16   thorpej #define	WDCC_IDP		0x91	/* initialize drive parameters */
    103       1.16   thorpej 
    104       1.16   thorpej #define	WDCC_SMART		0xb0	/* Self Mon, Analysis, Reporting Tech */
    105       1.16   thorpej 
    106       1.16   thorpej #define	WDCC_READMULTI		0xc4	/* read multiple */
    107       1.16   thorpej #define	WDCC_WRITEMULTI		0xc5	/* write multiple */
    108       1.16   thorpej #define	WDCC_SETMULTI		0xc6	/* set multiple mode */
    109       1.16   thorpej 
    110       1.16   thorpej #define	WDCC_READDMA		0xc8	/* read with DMA */
    111       1.16   thorpej #define	WDCC_WRITEDMA		0xca	/* write with DMA */
    112       1.16   thorpej 
    113       1.16   thorpej #define	WDCC_ACKMC		0xdb	/* acknowledge media change */
    114       1.16   thorpej #define	WDCC_LOCK		0xde	/* lock drawer */
    115       1.16   thorpej #define	WDCC_UNLOCK		0xdf	/* unlock drawer */
    116       1.16   thorpej 
    117       1.16   thorpej #define	WDCC_FLUSHCACHE		0xe7	/* Flush cache */
    118       1.18    bouyer #define	WDCC_FLUSHCACHE_EXT	0xea	/* Flush cache ext */
    119       1.16   thorpej #define	WDCC_IDENTIFY		0xec	/* read parameters from controller */
    120       1.16   thorpej #define	SET_FEATURES		0xef	/* set features */
    121       1.16   thorpej 
    122       1.16   thorpej #define	WDCC_IDLE		0xe3	/* set idle timer & enter idle mode */
    123       1.16   thorpej #define	WDCC_IDLE_IMMED		0xe1	/* enter idle mode */
    124       1.16   thorpej #define	WDCC_SLEEP		0xe6	/* enter sleep mode */
    125       1.16   thorpej #define	WDCC_STANDBY		0xe2	/* set standby timer & enter standby */
    126       1.16   thorpej #define	WDCC_STANDBY_IMMED	0xe0	/* enter standby mode */
    127       1.16   thorpej #define	WDCC_CHECK_PWR		0xe5	/* check power mode */
    128       1.16   thorpej 
    129       1.27   xtraeme #define WDCC_SECURITY_FREEZE	0xf5	/* freeze locking state */
    130       1.23  drochner 
    131       1.16   thorpej /* Big Drive support */
    132       1.16   thorpej #define	WDCC_READ_EXT		0x24	/* read 48-bit addressing */
    133       1.16   thorpej #define	WDCC_WRITE_EXT		0x34	/* write 48-bit addressing */
    134       1.16   thorpej 
    135       1.16   thorpej #define	WDCC_READMULTI_EXT	0x29	/* read multiple 48-bit addressing */
    136       1.16   thorpej #define	WDCC_WRITEMULTI_EXT	0x39	/* write multiple 48-bit addressing */
    137       1.16   thorpej 
    138       1.16   thorpej #define	WDCC_READDMA_EXT	0x25	/* read 48-bit addressing with DMA */
    139       1.16   thorpej #define	WDCC_WRITEDMA_EXT	0x35	/* write 48-bit addressing with DMA */
    140       1.16   thorpej 
    141  1.32.10.2      yamt #if defined(_KERNEL) || defined(_STANDALONE)
    142       1.28     itohy #include <dev/ata/ataconf.h>
    143       1.28     itohy 
    144       1.20   thorpej /* Convert a 32-bit command to a 48-bit command. */
    145       1.29  christos static __inline int
    146       1.20   thorpej atacmd_to48(int cmd32)
    147       1.20   thorpej {
    148       1.20   thorpej 	switch (cmd32) {
    149       1.20   thorpej 	case WDCC_READ:
    150       1.20   thorpej 		return WDCC_READ_EXT;
    151       1.20   thorpej 	case WDCC_WRITE:
    152       1.20   thorpej 		return WDCC_WRITE_EXT;
    153       1.20   thorpej 	case WDCC_READMULTI:
    154       1.20   thorpej 		return WDCC_READMULTI_EXT;
    155       1.20   thorpej 	case WDCC_WRITEMULTI:
    156       1.20   thorpej 		return WDCC_WRITEMULTI_EXT;
    157       1.28     itohy #if NATA_DMA
    158       1.20   thorpej 	case WDCC_READDMA:
    159       1.20   thorpej 		return WDCC_READDMA_EXT;
    160       1.20   thorpej 	case WDCC_WRITEDMA:
    161       1.20   thorpej 		return WDCC_WRITEDMA_EXT;
    162       1.28     itohy #endif
    163       1.20   thorpej 	default:
    164       1.20   thorpej 		panic("atacmd_to48: illegal 32-bit command: %d", cmd32);
    165       1.20   thorpej 		/* NOTREACHED */
    166       1.20   thorpej 	}
    167       1.20   thorpej }
    168  1.32.10.2      yamt #endif /* _KERNEL || _STANDALONE */
    169       1.20   thorpej 
    170       1.19   thorpej /* Native SATA command queueing */
    171       1.19   thorpej #define	WDCC_READ_FPDMA_QUEUED	0x60	/* SATA native queued read (48bit) */
    172       1.19   thorpej #define	WDCC_WRITE_FPDMA_QUEUED	0x61	/* SATA native queued write (48bit) */
    173       1.19   thorpej 
    174       1.21        he #ifdef _KERNEL
    175       1.20   thorpej /* Convert a 32-bit command to a Native SATA Queued command. */
    176       1.29  christos static __inline int
    177       1.20   thorpej atacmd_tostatq(int cmd32)
    178       1.20   thorpej {
    179       1.20   thorpej 	switch (cmd32) {
    180       1.20   thorpej 	case WDCC_READDMA:
    181       1.20   thorpej 		return WDCC_READ_FPDMA_QUEUED;
    182       1.20   thorpej 	case WDCC_WRITEDMA:
    183       1.20   thorpej 		return WDCC_WRITE_FPDMA_QUEUED;
    184       1.20   thorpej 	default:
    185       1.20   thorpej 		panic("atacmd_tosataq: illegal 32-bit command: %d", cmd32);
    186       1.20   thorpej 		/* NOTREACHED */
    187       1.20   thorpej 	}
    188       1.20   thorpej }
    189       1.21        he #endif /* _KERNEL */
    190       1.20   thorpej 
    191       1.16   thorpej /* Subcommands for SET_FEATURES (features register) */
    192       1.31  christos #define	WDSF_8BIT_PIO_EN	0x01
    193       1.16   thorpej #define	WDSF_WRITE_CACHE_EN	0x02
    194       1.16   thorpej #define	WDSF_SET_MODE		0x03
    195       1.16   thorpej #define	WDSF_REASSIGN_EN	0x04
    196       1.31  christos #define	WDSF_APM_EN		0x05
    197       1.16   thorpej #define	WDSF_RETRY_DS		0x33
    198       1.16   thorpej #define	WDSF_SET_CACHE_SGMT	0x54
    199       1.16   thorpej #define	WDSF_READAHEAD_DS	0x55
    200       1.16   thorpej #define	WDSF_POD_DS		0x66
    201       1.16   thorpej #define	WDSF_ECC_DS		0x77
    202       1.16   thorpej #define	WDSF_WRITE_CACHE_DS	0x82
    203       1.16   thorpej #define	WDSF_REASSIGN_DS	0x84
    204       1.31  christos #define	WDSF_APM_DS		0x85
    205       1.16   thorpej #define	WDSF_ECC_EN		0x88
    206       1.16   thorpej #define	WDSF_RETRY_EN		0x99
    207       1.16   thorpej #define	WDSF_SET_CURRENT	0x9a
    208       1.16   thorpej #define	WDSF_READAHEAD_EN	0xaa
    209       1.16   thorpej #define	WDSF_PREFETCH_SET	0xab
    210       1.16   thorpej #define	WDSF_POD_EN		0xcc
    211       1.16   thorpej 
    212       1.16   thorpej /* Subcommands for SMART (features register) */
    213       1.16   thorpej #define	WDSM_RD_DATA		0xd0
    214       1.16   thorpej #define	WDSM_RD_THRESHOLDS	0xd1
    215       1.16   thorpej #define	WDSM_ATTR_AUTOSAVE_EN	0xd2
    216       1.16   thorpej #define	WDSM_SAVE_ATTR		0xd3
    217       1.16   thorpej #define	WDSM_EXEC_OFFL_IMM	0xd4
    218       1.16   thorpej #define	WDSM_RD_LOG		0xd5
    219       1.16   thorpej #define	WDSM_ENABLE_OPS		0xd8
    220       1.16   thorpej #define	WDSM_DISABLE_OPS	0xd9
    221       1.16   thorpej #define	WDSM_STATUS		0xda
    222       1.16   thorpej 
    223       1.16   thorpej #define WDSMART_CYL		0xc24f
    224       1.16   thorpej 
    225       1.16   thorpej /* parameters uploaded to device/heads register */
    226       1.16   thorpej #define	WDSD_IBM		0xa0	/* forced to 512 byte sector, ecc */
    227       1.16   thorpej #define	WDSD_CHS		0x00	/* cylinder/head/sector addressing */
    228       1.16   thorpej #define	WDSD_LBA		0x40	/* logical block addressing */
    229       1.16   thorpej 
    230       1.16   thorpej /* Commands for ATAPI devices */
    231       1.16   thorpej #define	ATAPI_CHECK_POWER_MODE	0xe5
    232       1.16   thorpej #define	ATAPI_EXEC_DRIVE_DIAGS	0x90
    233       1.16   thorpej #define	ATAPI_IDLE_IMMEDIATE	0xe1
    234       1.16   thorpej #define	ATAPI_NOP		0x00
    235       1.16   thorpej #define	ATAPI_PKT_CMD		0xa0
    236       1.16   thorpej #define	ATAPI_IDENTIFY_DEVICE	0xa1
    237       1.16   thorpej #define	ATAPI_SOFT_RESET	0x08
    238       1.16   thorpej #define	ATAPI_SLEEP		0xe6
    239       1.16   thorpej #define	ATAPI_STANDBY_IMMEDIATE	0xe0
    240       1.16   thorpej 
    241       1.16   thorpej /* Bytes used by ATAPI_PACKET_COMMAND (feature register) */
    242       1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_DMA	0x01
    243       1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_OVL	0x02
    244       1.16   thorpej 
    245       1.16   thorpej /* ireason */
    246       1.16   thorpej #define	WDCI_CMD		0x01	/* command(1) or data(0) */
    247       1.16   thorpej #define	WDCI_IN			0x02	/* transfer to(1) or from(0) the host */
    248       1.16   thorpej #define	WDCI_RELEASE		0x04	/* bus released until completion */
    249       1.16   thorpej 
    250       1.16   thorpej #define	PHASE_CMDOUT		(WDCS_DRQ | WDCI_CMD)
    251       1.16   thorpej #define	PHASE_DATAIN		(WDCS_DRQ | WDCI_IN)
    252       1.16   thorpej #define	PHASE_DATAOUT		(WDCS_DRQ)
    253       1.16   thorpej #define	PHASE_COMPLETED		(WDCI_IN | WDCI_CMD)
    254       1.16   thorpej #define	PHASE_ABORTED		(0)
    255       1.16   thorpej 
    256       1.16   thorpej /*
    257        1.2    bouyer  * Drive parameter structure for ATA/ATAPI.
    258        1.2    bouyer  * Bit fields: WDC_* : common to ATA/ATAPI
    259        1.2    bouyer  *             ATA_* : ATA only
    260        1.2    bouyer  *             ATAPI_* : ATAPI only.
    261        1.2    bouyer  */
    262        1.2    bouyer struct ataparams {
    263        1.2    bouyer     /* drive info */
    264  1.32.10.2      yamt     uint16_t	atap_config;		/* 0: general configuration */
    265        1.2    bouyer #define WDC_CFG_ATAPI_MASK    	0xc000
    266        1.2    bouyer #define WDC_CFG_ATAPI    	0x8000
    267        1.2    bouyer #define	ATA_CFG_REMOVABLE	0x0080
    268        1.2    bouyer #define	ATA_CFG_FIXED		0x0040
    269        1.2    bouyer #define ATAPI_CFG_TYPE_MASK	0x1f00
    270        1.2    bouyer #define ATAPI_CFG_TYPE(x) (((x) & ATAPI_CFG_TYPE_MASK) >> 8)
    271        1.2    bouyer #define	ATAPI_CFG_REMOV		0x0080
    272        1.2    bouyer #define ATAPI_CFG_DRQ_MASK	0x0060
    273        1.2    bouyer #define ATAPI_CFG_STD_DRQ	0x0000
    274        1.2    bouyer #define ATAPI_CFG_IRQ_DRQ	0x0020
    275        1.2    bouyer #define ATAPI_CFG_ACCEL_DRQ	0x0040
    276        1.2    bouyer #define ATAPI_CFG_CMD_MASK	0x0003
    277        1.2    bouyer #define ATAPI_CFG_CMD_12	0x0000
    278        1.2    bouyer #define ATAPI_CFG_CMD_16	0x0001
    279        1.2    bouyer /* words 1-9 are ATA only */
    280  1.32.10.2      yamt     uint16_t	atap_cylinders;		/* 1: # of non-removable cylinders */
    281  1.32.10.2      yamt     uint16_t	__reserved1;
    282  1.32.10.2      yamt     uint16_t	atap_heads;		/* 3: # of heads */
    283  1.32.10.2      yamt     uint16_t	__retired1[2];		/* 4-5: # of unform. bytes/track */
    284  1.32.10.2      yamt     uint16_t	atap_sectors;		/* 6: # of sectors */
    285  1.32.10.2      yamt     uint16_t	__retired2[3];
    286  1.32.10.2      yamt 
    287  1.32.10.2      yamt     uint8_t	atap_serial[20];	/* 10-19: serial number */
    288  1.32.10.2      yamt     uint16_t	__retired3[2];
    289  1.32.10.2      yamt     uint16_t	__obsolete1;
    290  1.32.10.2      yamt     uint8_t	atap_revision[8];	/* 23-26: firmware revision */
    291  1.32.10.2      yamt     uint8_t	atap_model[40];		/* 27-46: model number */
    292  1.32.10.2      yamt     uint16_t	atap_multi;		/* 47: maximum sectors per irq (ATA) */
    293  1.32.10.2      yamt     uint16_t	__reserved2;
    294  1.32.10.2      yamt     uint16_t	atap_capabilities1;	/* 49: capability flags */
    295        1.2    bouyer #define WDC_CAP_IORDY	0x0800
    296        1.2    bouyer #define WDC_CAP_IORDY_DSBL 0x0400
    297        1.2    bouyer #define	WDC_CAP_LBA	0x0200
    298        1.2    bouyer #define	WDC_CAP_DMA	0x0100
    299        1.2    bouyer #define ATA_CAP_STBY	0x2000
    300        1.2    bouyer #define ATAPI_CAP_INTERL_DMA	0x8000
    301        1.2    bouyer #define ATAPI_CAP_CMD_QUEUE	0x4000
    302        1.2    bouyer #define	ATAPI_CAP_OVERLP	0X2000
    303        1.2    bouyer #define ATAPI_CAP_ATA_RST	0x1000
    304  1.32.10.2      yamt     uint16_t	atap_capabilities2;	/* 50: capability flags (ATA) */
    305        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    306  1.32.10.2      yamt     uint8_t	__junk2;
    307  1.32.10.2      yamt     uint8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    308  1.32.10.2      yamt     uint8_t	__junk3;
    309  1.32.10.2      yamt     uint8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    310        1.4    tsubai #else
    311  1.32.10.2      yamt     uint8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    312  1.32.10.2      yamt     uint8_t	__junk2;
    313  1.32.10.2      yamt     uint8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    314  1.32.10.2      yamt     uint8_t	__junk3;
    315        1.4    tsubai #endif
    316  1.32.10.2      yamt     uint16_t	atap_extensions;	/* 53: extensions supported */
    317        1.2    bouyer #define WDC_EXT_UDMA_MODES	0x0004
    318        1.2    bouyer #define WDC_EXT_MODES		0x0002
    319        1.2    bouyer #define WDC_EXT_GEOM		0x0001
    320        1.2    bouyer /* words 54-62 are ATA only */
    321  1.32.10.2      yamt     uint16_t	atap_curcylinders;	/* 54: current logical cylinders */
    322  1.32.10.2      yamt     uint16_t	atap_curheads;		/* 55: current logical heads */
    323  1.32.10.2      yamt     uint16_t	atap_cursectors;	/* 56: current logical sectors/tracks */
    324  1.32.10.2      yamt     uint16_t	atap_curcapacity[2];	/* 57-58: current capacity */
    325  1.32.10.2      yamt     uint16_t	atap_curmulti;		/* 59: current multi-sector setting */
    326        1.2    bouyer #define WDC_MULTI_VALID 0x0100
    327        1.2    bouyer #define WDC_MULTI_MASK  0x00ff
    328  1.32.10.2      yamt     uint16_t	atap_capacity[2];  	/* 60-61: total capacity (LBA only) */
    329  1.32.10.2      yamt     uint16_t	__retired4;
    330        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    331  1.32.10.2      yamt     uint8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    332  1.32.10.2      yamt     uint8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    333  1.32.10.2      yamt     uint8_t	atap_piomode_supp;	/* 64: PIO mode supported */
    334  1.32.10.2      yamt     uint8_t	__junk4;
    335        1.4    tsubai #else
    336  1.32.10.2      yamt     uint8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    337  1.32.10.2      yamt     uint8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    338  1.32.10.2      yamt     uint8_t	__junk4;
    339  1.32.10.2      yamt     uint8_t	atap_piomode_supp;	/* 64: PIO mode supported */
    340        1.4    tsubai #endif
    341  1.32.10.2      yamt     uint16_t	atap_dmatiming_mimi;	/* 65: minimum DMA cycle time */
    342  1.32.10.2      yamt     uint16_t	atap_dmatiming_recom;	/* 66: recommended DMA cycle time */
    343  1.32.10.2      yamt     uint16_t	atap_piotiming;		/* 67: mini PIO cycle time without FC */
    344  1.32.10.2      yamt     uint16_t	atap_piotiming_iordy;	/* 68: mini PIO cycle time with IORDY FC */
    345  1.32.10.2      yamt     uint16_t	__reserved3[2];
    346        1.2    bouyer /* words 71-72 are ATAPI only */
    347  1.32.10.2      yamt     uint16_t	atap_pkt_br;		/* 71: time (ns) to bus release */
    348  1.32.10.2      yamt     uint16_t	atap_pkt_bsyclr;	/* 72: tme to clear BSY after service */
    349  1.32.10.2      yamt     uint16_t	__reserved4[2];
    350  1.32.10.2      yamt     uint16_t	atap_queuedepth;	/* 75: */
    351       1.30    bouyer #define WDC_QUEUE_DEPTH_MASK 0x1F
    352  1.32.10.2      yamt     uint16_t	atap_sata_caps;		/* 76: */
    353       1.10       skd #define SATA_SIGNAL_GEN1	0x02
    354       1.10       skd #define SATA_SIGNAL_GEN2	0x04
    355       1.10       skd #define SATA_NATIVE_CMDQ	0x0100
    356       1.10       skd #define SATA_HOST_PWR_MGMT	0x0200
    357       1.30    bouyer #define SATA_PHY_EVNT_CNT	0x0400
    358  1.32.10.2      yamt     uint16_t	atap_sata_reserved;	/* 77: */
    359  1.32.10.2      yamt     uint16_t	atap_sata_features_supp; /* 78: */
    360       1.10       skd #define SATA_NONZERO_OFFSETS	0x02
    361       1.10       skd #define SATA_DMA_SETUP_AUTO	0x04
    362       1.10       skd #define SATA_DRIVE_PWR_MGMT	0x08
    363       1.30    bouyer #define SATA_IN_ORDER_DATA	0x10
    364       1.30    bouyer #define SATA_SW_STTNGS_PRS	0x40
    365  1.32.10.2      yamt     uint16_t	atap_sata_features_en;	/* 79: */
    366  1.32.10.2      yamt     uint16_t	atap_ata_major;  	/* 80: Major version number */
    367        1.2    bouyer #define	WDC_VER_ATA1	0x0002
    368        1.2    bouyer #define	WDC_VER_ATA2	0x0004
    369        1.2    bouyer #define	WDC_VER_ATA3	0x0008
    370        1.2    bouyer #define	WDC_VER_ATA4	0x0010
    371        1.5    bouyer #define	WDC_VER_ATA5	0x0020
    372       1.10       skd #define	WDC_VER_ATA6	0x0040
    373       1.14      yamt #define	WDC_VER_ATA7	0x0080
    374  1.32.10.2      yamt     uint16_t	atap_ata_minor;		/* 81: Minor version number */
    375  1.32.10.2      yamt     uint16_t	atap_cmd_set1;		/* 82: command set supported */
    376       1.14      yamt #define	WDC_CMD1_NOP	0x4000		/*	NOP */
    377       1.14      yamt #define	WDC_CMD1_RB	0x2000		/*	READ BUFFER */
    378       1.14      yamt #define	WDC_CMD1_WB	0x1000		/*	WRITE BUFFER */
    379       1.14      yamt /*			0x0800			Obsolete */
    380       1.14      yamt #define	WDC_CMD1_HPA	0x0400		/*	Host Protected Area */
    381       1.14      yamt #define	WDC_CMD1_DVRST	0x0200		/*	DEVICE RESET */
    382       1.14      yamt #define	WDC_CMD1_SRV	0x0100		/*	SERVICE */
    383       1.14      yamt #define	WDC_CMD1_RLSE	0x0080		/*	release interrupt */
    384       1.14      yamt #define	WDC_CMD1_AHEAD	0x0040		/*	look-ahead */
    385       1.14      yamt #define	WDC_CMD1_CACHE	0x0020		/*	write cache */
    386       1.14      yamt #define	WDC_CMD1_PKT	0x0010		/*	PACKET */
    387       1.14      yamt #define	WDC_CMD1_PM	0x0008		/*	Power Management */
    388       1.14      yamt #define	WDC_CMD1_REMOV	0x0004		/*	Removable Media */
    389       1.14      yamt #define	WDC_CMD1_SEC	0x0002		/*	Security Mode */
    390       1.14      yamt #define	WDC_CMD1_SMART	0x0001		/*	SMART */
    391  1.32.10.2      yamt     uint16_t	atap_cmd_set2;		/* 83: command set supported */
    392       1.14      yamt #define	ATA_CMD2_FCE	0x2000		/*	FLUSH CACHE EXT */
    393       1.14      yamt #define	WDC_CMD2_FC	0x1000		/*	FLUSH CACHE */
    394       1.14      yamt #define	WDC_CMD2_DCO	0x0800		/*	Device Configuration Overlay */
    395       1.14      yamt #define	ATA_CMD2_LBA48	0x0400		/*	48-bit Address */
    396       1.14      yamt #define	WDC_CMD2_AAM	0x0200		/*	Automatic Acoustic Management */
    397       1.17       wiz #define	WDC_CMD2_SM	0x0100		/*	SET MAX security extension */
    398       1.14      yamt #define	WDC_CMD2_SFREQ	0x0040		/*	SET FEATURE is required
    399       1.14      yamt 						to spin-up after power-up */
    400       1.14      yamt #define	WDC_CMD2_PUIS	0x0020		/*	Power-Up In Standby */
    401       1.14      yamt #define	WDC_CMD2_RMSN	0x0010		/*	Removable Media Status Notify */
    402       1.14      yamt #define	ATA_CMD2_APM	0x0008		/*	Advanced Power Management */
    403       1.14      yamt #define	ATA_CMD2_CFA	0x0004		/*	CFA */
    404       1.14      yamt #define	ATA_CMD2_RWQ	0x0002		/*	READ/WRITE DMA QUEUED */
    405       1.14      yamt #define	WDC_CMD2_DM	0x0001		/*	DOWNLOAD MICROCODE */
    406  1.32.10.2      yamt     uint16_t	atap_cmd_ext;		/* 84: command/features supp. ext. */
    407       1.14      yamt #define	ATA_CMDE_TLCONT	0x1000		/*	Time-limited R/W Continuous */
    408       1.14      yamt #define	ATA_CMDE_TL	0x0800		/*	Time-limited R/W */
    409       1.14      yamt #define	ATA_CMDE_URGW	0x0400		/*	URG for WRITE STREAM DMA/PIO */
    410       1.14      yamt #define	ATA_CMDE_URGR	0x0200		/*	URG for READ STREAM DMA/PIO */
    411       1.14      yamt #define	ATA_CMDE_WWN	0x0100		/*	World Wide name */
    412       1.14      yamt #define	ATA_CMDE_WQFE	0x0080		/*	WRITE DMA QUEUED FUA EXT */
    413       1.14      yamt #define	ATA_CMDE_WFE	0x0040		/*	WRITE DMA/MULTIPLE FUA EXT */
    414       1.14      yamt #define	ATA_CMDE_GPL	0x0020		/*	General Purpose Logging */
    415       1.14      yamt #define	ATA_CMDE_STREAM	0x0010		/*	Streaming */
    416       1.14      yamt #define	ATA_CMDE_MCPTC	0x0008		/*	Media Card Pass Through Cmd */
    417       1.14      yamt #define	ATA_CMDE_MS	0x0004		/*	Media serial number */
    418       1.14      yamt #define	ATA_CMDE_SST	0x0002		/*	SMART self-test */
    419       1.14      yamt #define	ATA_CMDE_SEL	0x0001		/*	SMART error logging */
    420  1.32.10.2      yamt     uint16_t	atap_cmd1_en;		/* 85: cmd/features enabled */
    421        1.2    bouyer /* bits are the same as atap_cmd_set1 */
    422  1.32.10.2      yamt     uint16_t	atap_cmd2_en;		/* 86: cmd/features enabled */
    423        1.2    bouyer /* bits are the same as atap_cmd_set2 */
    424  1.32.10.2      yamt     uint16_t	atap_cmd_def;		/* 87: cmd/features default */
    425        1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    426  1.32.10.2      yamt     uint8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    427  1.32.10.2      yamt     uint8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    428        1.4    tsubai #else
    429  1.32.10.2      yamt     uint8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    430  1.32.10.2      yamt     uint8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    431        1.4    tsubai #endif
    432        1.2    bouyer /* 89-92 are ATA-only */
    433  1.32.10.2      yamt     uint16_t	atap_seu_time;		/* 89: Sec. Erase Unit compl. time */
    434  1.32.10.2      yamt     uint16_t	atap_eseu_time;		/* 90: Enhanced SEU compl. time */
    435  1.32.10.2      yamt     uint16_t	atap_apm_val;		/* 91: current APM value */
    436  1.32.10.2      yamt     uint16_t	__reserved5[8];		/* 92-99: reserved */
    437  1.32.10.2      yamt     uint16_t	atap_max_lba[4];	/* 100-103: Max. user LBA addr */
    438  1.32.10.2      yamt     uint16_t	__reserved6[2];		/* 104-105: reserved */
    439  1.32.10.2      yamt     uint16_t	atap_secsz;		/* 106: physical/logical sector size */
    440  1.32.10.2      yamt #define ATA_SECSZ_VALID_MASK 0xc000
    441  1.32.10.2      yamt #define ATA_SECSZ_VALID      0x4000
    442  1.32.10.2      yamt #define ATA_SECSZ_LPS        0x2000	/* long physical sectors */
    443  1.32.10.2      yamt #define ATA_SECSZ_LLS        0x1000	/* long logical sectors */
    444  1.32.10.2      yamt #define ATA_SECSZ_LPS_SZMSK  0x000f	/* 2**N logical per physical */
    445  1.32.10.2      yamt     uint16_t	atap_iso7779_isd;	/* 107: ISO 7779 inter-seek delay */
    446  1.32.10.2      yamt     uint16_t 	atap_wwn[4];		/* 108-111: World Wide Name */
    447  1.32.10.2      yamt     uint16_t	__reserved7[5];		/* 112-116 */
    448  1.32.10.2      yamt     uint16_t	atap_lls_secsz[2];	/* 117-118: long logical sector size */
    449  1.32.10.2      yamt     uint16_t	__reserved8[8];		/* 119-126 */
    450  1.32.10.2      yamt     uint16_t	atap_rmsn_supp;		/* 127: remov. media status notif. */
    451        1.2    bouyer #define WDC_RMSN_SUPP_MASK 0x0003
    452        1.2    bouyer #define WDC_RMSN_SUPP 0x0001
    453  1.32.10.2      yamt     uint16_t	atap_sec_st;		/* 128: security status */
    454        1.2    bouyer #define WDC_SEC_LEV_MAX	0x0100
    455        1.2    bouyer #define WDC_SEC_ESE_SUPP 0x0020
    456        1.2    bouyer #define WDC_SEC_EXP	0x0010
    457        1.2    bouyer #define WDC_SEC_FROZEN	0x0008
    458        1.2    bouyer #define WDC_SEC_LOCKED	0x0004
    459        1.2    bouyer #define WDC_SEC_EN	0x0002
    460        1.2    bouyer #define WDC_SEC_SUPP	0x0001
    461  1.32.10.2      yamt     uint16_t	__reserved9[31];	/* 129-159: vendor specific */
    462  1.32.10.2      yamt     uint16_t	atap_cfa_power;		/* 160: CFA powermode */
    463  1.32.10.2      yamt #define ATA_CFA_MAX_MASK  0x0fff
    464  1.32.10.2      yamt #define ATA_CFA_MODE1_DIS 0x1000	/* CFA Mode 1 Disabled */
    465  1.32.10.2      yamt #define ATA_CFA_MODE1_REQ 0x2000	/* CFA Mode 1 Required */
    466  1.32.10.2      yamt #define ATA_CFA_WORD160   0x8000	/* Word 160 supported */
    467  1.32.10.2      yamt     uint16_t	__reserved10[15];	/* 161-175: reserved for CFA */
    468  1.32.10.2      yamt     uint8_t	atap_media_serial[60];	/* 176-205: media serial number */
    469  1.32.10.2      yamt     uint16_t	__reserved11[3];	/* 206-208: */
    470  1.32.10.2      yamt     uint16_t	atap_logical_align;	/* 209: logical/physical alignment */
    471  1.32.10.2      yamt #define ATA_LA_VALID_MASK 0xc000
    472  1.32.10.2      yamt #define ATA_LA_VALID      0x4000
    473  1.32.10.2      yamt #define ATA_LA_MASK       0x3fff	/* offset of sector LBA 0 in PBA 0 */
    474  1.32.10.2      yamt     uint16_t	__reserved12[45];	/* 210-254: */
    475  1.32.10.2      yamt     uint16_t	atap_integrity;		/* 255: Integrity word */
    476  1.32.10.2      yamt #define WDC_INTEGRITY_MAGIC_MASK 0x00ff
    477  1.32.10.2      yamt #define WDC_INTEGRITY_MAGIC      0x00a5
    478        1.2    bouyer };
    479       1.15   thorpej 
    480       1.15   thorpej /*
    481       1.15   thorpej  * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
    482       1.15   thorpej  * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
    483       1.15   thorpej  */
    484       1.15   thorpej #define WDSM_ATTR_ADVISORY	1
    485       1.15   thorpej 
    486       1.15   thorpej /*
    487       1.15   thorpej  * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
    488       1.15   thorpej  * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
    489       1.15   thorpej  */
    490       1.15   thorpej #define WDSM_ATTR_COLLECTIVE	2
    491       1.15   thorpej 
    492       1.16   thorpej /*
    493       1.16   thorpej  * ATA SMART attributes
    494       1.16   thorpej  */
    495       1.16   thorpej 
    496       1.15   thorpej struct ata_smart_attr {
    497  1.32.10.2      yamt 	uint8_t		id;		/* attribute id number */
    498  1.32.10.2      yamt 	uint16_t	flags;
    499  1.32.10.2      yamt 	uint8_t		value;		/* attribute value */
    500  1.32.10.2      yamt 	uint8_t		worst;
    501  1.32.10.2      yamt 	uint8_t		raw[6];
    502  1.32.10.2      yamt 	uint8_t		reserved;
    503       1.32     perry } __packed;
    504       1.15   thorpej 
    505       1.15   thorpej struct ata_smart_attributes {
    506  1.32.10.2      yamt 	uint16_t	data_structure_revision;
    507  1.32.10.2      yamt 	struct ata_smart_attr attributes[30];
    508  1.32.10.2      yamt 	uint8_t		offline_data_collection_status;
    509  1.32.10.2      yamt 	uint8_t		self_test_exec_status;
    510  1.32.10.2      yamt 	uint16_t	total_time_to_complete_off_line;
    511  1.32.10.2      yamt 	uint8_t		vendor_specific_366;
    512  1.32.10.2      yamt 	uint8_t		offline_data_collection_capability;
    513  1.32.10.2      yamt 	uint16_t	smart_capability;
    514  1.32.10.2      yamt 	uint8_t		errorlog_capability;
    515  1.32.10.2      yamt 	uint8_t		vendor_specific_371;
    516  1.32.10.2      yamt 	uint8_t		short_test_completion_time;
    517  1.32.10.2      yamt 	uint8_t		extend_test_completion_time;
    518  1.32.10.2      yamt 	uint8_t		reserved_374_385[12];
    519  1.32.10.2      yamt 	uint8_t		vendor_specific_386_509[125];
    520  1.32.10.2      yamt 	int8_t		checksum;
    521       1.32     perry } __packed;
    522       1.15   thorpej 
    523       1.15   thorpej struct ata_smart_thresh {
    524  1.32.10.2      yamt 	uint8_t		id;
    525  1.32.10.2      yamt 	uint8_t		value;
    526  1.32.10.2      yamt 	uint8_t		reserved[10];
    527       1.32     perry } __packed;
    528       1.15   thorpej 
    529       1.15   thorpej struct ata_smart_thresholds {
    530  1.32.10.2      yamt 	uint16_t	data_structure_revision;
    531       1.15   thorpej 	struct ata_smart_thresh	thresholds[30];
    532  1.32.10.2      yamt 	uint8_t		reserved[18];
    533  1.32.10.2      yamt 	uint8_t		vendor_specific[131];
    534  1.32.10.2      yamt 	int8_t		checksum;
    535       1.32     perry } __packed;
    536       1.15   thorpej 
    537       1.15   thorpej struct ata_smart_selftest {
    538  1.32.10.2      yamt 	uint8_t		number;
    539  1.32.10.2      yamt 	uint8_t		status;
    540  1.32.10.2      yamt 	uint16_t	time_stamp;
    541  1.32.10.2      yamt 	uint8_t		failure_check_point;
    542  1.32.10.2      yamt 	uint32_t	lba_first_error;
    543  1.32.10.2      yamt 	uint8_t		vendor_specific[15];
    544       1.32     perry } __packed;
    545       1.15   thorpej 
    546       1.15   thorpej struct ata_smart_selftestlog {
    547  1.32.10.2      yamt 	uint16_t	data_structure_revision;
    548       1.15   thorpej 	struct ata_smart_selftest log_entries[21];
    549  1.32.10.2      yamt 	uint8_t		vendorspecific[2];
    550  1.32.10.2      yamt 	uint8_t		mostrecenttest;
    551  1.32.10.2      yamt 	uint8_t		reserved[2];
    552  1.32.10.2      yamt 	uint8_t		checksum;
    553       1.32     perry } __packed;
    554       1.15   thorpej 
    555       1.15   thorpej #endif /* _DEV_ATA_ATAREG_H_ */
    556