Home | History | Annotate | Line # | Download | only in ata
atareg.h revision 1.40.2.3
      1  1.40.2.3      yamt /*	$NetBSD: atareg.h,v 1.40.2.3 2014/05/22 11:40:20 yamt Exp $	*/
      2      1.15   thorpej 
      3      1.15   thorpej /*
      4      1.15   thorpej  * Copyright (c) 1998, 2001 Manuel Bouyer.
      5      1.15   thorpej  *
      6      1.15   thorpej  * Redistribution and use in source and binary forms, with or without
      7      1.15   thorpej  * modification, are permitted provided that the following conditions
      8      1.15   thorpej  * are met:
      9      1.15   thorpej  * 1. Redistributions of source code must retain the above copyright
     10      1.15   thorpej  *    notice, this list of conditions and the following disclaimer.
     11      1.15   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.15   thorpej  *    notice, this list of conditions and the following disclaimer in the
     13      1.15   thorpej  *    documentation and/or other materials provided with the distribution.
     14      1.15   thorpej  *
     15      1.15   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16      1.15   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17      1.15   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.22     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19      1.15   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20      1.15   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21      1.15   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22      1.15   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23      1.15   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24      1.15   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25      1.15   thorpej  */
     26      1.15   thorpej 
     27      1.16   thorpej /*-
     28      1.16   thorpej  * Copyright (c) 1991 The Regents of the University of California.
     29      1.16   thorpej  * All rights reserved.
     30      1.16   thorpej  *
     31      1.16   thorpej  * This code is derived from software contributed to Berkeley by
     32      1.16   thorpej  * William Jolitz.
     33      1.16   thorpej  *
     34      1.16   thorpej  * Redistribution and use in source and binary forms, with or without
     35      1.16   thorpej  * modification, are permitted provided that the following conditions
     36      1.16   thorpej  * are met:
     37      1.16   thorpej  * 1. Redistributions of source code must retain the above copyright
     38      1.16   thorpej  *    notice, this list of conditions and the following disclaimer.
     39      1.16   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     40      1.16   thorpej  *    notice, this list of conditions and the following disclaimer in the
     41      1.16   thorpej  *    documentation and/or other materials provided with the distribution.
     42      1.16   thorpej  * 3. Neither the name of the University nor the names of its contributors
     43      1.16   thorpej  *    may be used to endorse or promote products derived from this software
     44      1.16   thorpej  *    without specific prior written permission.
     45      1.16   thorpej  *
     46      1.16   thorpej  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     47      1.16   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     48      1.16   thorpej  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     49      1.16   thorpej  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     50      1.16   thorpej  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     51      1.16   thorpej  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     52      1.16   thorpej  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     53      1.16   thorpej  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     54      1.16   thorpej  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     55      1.16   thorpej  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     56      1.16   thorpej  * SUCH DAMAGE.
     57      1.16   thorpej  *
     58      1.16   thorpej  *	@(#)wdreg.h	7.1 (Berkeley) 5/9/91
     59      1.16   thorpej  */
     60      1.16   thorpej 
     61      1.15   thorpej #ifndef _DEV_ATA_ATAREG_H_
     62      1.15   thorpej #define	_DEV_ATA_ATAREG_H_
     63       1.2    bouyer 
     64       1.2    bouyer /*
     65      1.16   thorpej  * ATA Task File register definitions.
     66      1.16   thorpej  */
     67      1.16   thorpej 
     68      1.16   thorpej /* Status bits. */
     69      1.16   thorpej #define	WDCS_BSY		0x80    /* busy */
     70      1.16   thorpej #define	WDCS_DRDY		0x40    /* drive ready */
     71      1.16   thorpej #define	WDCS_DWF		0x20    /* drive write fault */
     72      1.16   thorpej #define	WDCS_DSC		0x10    /* drive seek complete */
     73      1.16   thorpej #define	WDCS_DRQ		0x08    /* data request */
     74      1.16   thorpej #define	WDCS_CORR		0x04    /* corrected data */
     75      1.16   thorpej #define	WDCS_IDX		0x02    /* index */
     76      1.16   thorpej #define	WDCS_ERR		0x01    /* error */
     77      1.16   thorpej #define	WDCS_BITS \
     78      1.16   thorpej     "\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
     79      1.16   thorpej 
     80      1.16   thorpej /* Error bits. */
     81      1.16   thorpej #define	WDCE_BBK		0x80	/* bad block detected */
     82      1.16   thorpej #define	WDCE_CRC		0x80	/* CRC error (Ultra-DMA only) */
     83      1.16   thorpej #define	WDCE_UNC		0x40	/* uncorrectable data error */
     84      1.16   thorpej #define	WDCE_MC			0x20	/* media changed */
     85      1.16   thorpej #define	WDCE_IDNF		0x10	/* id not found */
     86      1.16   thorpej #define	WDCE_MCR		0x08	/* media change requested */
     87      1.16   thorpej #define	WDCE_ABRT		0x04	/* aborted command */
     88      1.16   thorpej #define	WDCE_TK0NF		0x02	/* track 0 not found */
     89      1.16   thorpej #define	WDCE_AMNF		0x01	/* address mark not found */
     90      1.16   thorpej 
     91      1.16   thorpej /* Commands for Disk Controller. */
     92      1.16   thorpej #define	WDCC_NOP		0x00	/* Always fail with "aborted command" */
     93  1.40.2.1      yamt #define ATA_DATA_SET_MANAGEMENT	0x06
     94      1.16   thorpej #define	WDCC_RECAL		0x10	/* disk restore code -- resets cntlr */
     95      1.16   thorpej 
     96      1.16   thorpej #define	WDCC_READ		0x20	/* disk read code */
     97      1.16   thorpej #define	WDCC_WRITE		0x30	/* disk write code */
     98      1.16   thorpej #define	 WDCC__LONG		 0x02	/* modifier -- access ecc bytes */
     99      1.16   thorpej #define	 WDCC__NORETRY		 0x01	/* modifier -- no retrys */
    100      1.16   thorpej 
    101      1.16   thorpej #define	WDCC_FORMAT		0x50	/* disk format code */
    102      1.16   thorpej #define	WDCC_DIAGNOSE		0x90	/* controller diagnostic */
    103      1.16   thorpej #define	WDCC_IDP		0x91	/* initialize drive parameters */
    104      1.16   thorpej 
    105      1.16   thorpej #define	WDCC_SMART		0xb0	/* Self Mon, Analysis, Reporting Tech */
    106      1.16   thorpej 
    107      1.16   thorpej #define	WDCC_READMULTI		0xc4	/* read multiple */
    108      1.16   thorpej #define	WDCC_WRITEMULTI		0xc5	/* write multiple */
    109      1.16   thorpej #define	WDCC_SETMULTI		0xc6	/* set multiple mode */
    110      1.16   thorpej 
    111      1.16   thorpej #define	WDCC_READDMA		0xc8	/* read with DMA */
    112      1.16   thorpej #define	WDCC_WRITEDMA		0xca	/* write with DMA */
    113      1.16   thorpej 
    114      1.16   thorpej #define	WDCC_ACKMC		0xdb	/* acknowledge media change */
    115      1.16   thorpej #define	WDCC_LOCK		0xde	/* lock drawer */
    116      1.16   thorpej #define	WDCC_UNLOCK		0xdf	/* unlock drawer */
    117      1.16   thorpej 
    118      1.16   thorpej #define	WDCC_FLUSHCACHE		0xe7	/* Flush cache */
    119      1.18    bouyer #define	WDCC_FLUSHCACHE_EXT	0xea	/* Flush cache ext */
    120      1.16   thorpej #define	WDCC_IDENTIFY		0xec	/* read parameters from controller */
    121      1.16   thorpej #define	SET_FEATURES		0xef	/* set features */
    122      1.16   thorpej 
    123      1.16   thorpej #define	WDCC_IDLE		0xe3	/* set idle timer & enter idle mode */
    124      1.16   thorpej #define	WDCC_IDLE_IMMED		0xe1	/* enter idle mode */
    125      1.16   thorpej #define	WDCC_SLEEP		0xe6	/* enter sleep mode */
    126      1.16   thorpej #define	WDCC_STANDBY		0xe2	/* set standby timer & enter standby */
    127      1.16   thorpej #define	WDCC_STANDBY_IMMED	0xe0	/* enter standby mode */
    128      1.16   thorpej #define	WDCC_CHECK_PWR		0xe5	/* check power mode */
    129      1.16   thorpej 
    130  1.40.2.2      yamt /* Security feature set */
    131  1.40.2.2      yamt #define	WDCC_SECURITY_SET_PASSWORD	0xf1
    132  1.40.2.2      yamt #define	WDCC_SECURITY_UNLOCK		0xf2
    133  1.40.2.2      yamt #define	WDCC_SECURITY_ERASE_PREPARE	0xf3
    134  1.40.2.2      yamt #define	WDCC_SECURITY_ERASE_UNIT	0xf4
    135  1.40.2.2      yamt #define	WDCC_SECURITY_FREEZE		0xf5
    136  1.40.2.2      yamt #define	WDCC_SECURITY_DISABLE_PASSWORD	0xf6
    137      1.23  drochner 
    138      1.16   thorpej /* Big Drive support */
    139      1.16   thorpej #define	WDCC_READ_EXT		0x24	/* read 48-bit addressing */
    140      1.16   thorpej #define	WDCC_WRITE_EXT		0x34	/* write 48-bit addressing */
    141      1.16   thorpej 
    142      1.16   thorpej #define	WDCC_READMULTI_EXT	0x29	/* read multiple 48-bit addressing */
    143      1.16   thorpej #define	WDCC_WRITEMULTI_EXT	0x39	/* write multiple 48-bit addressing */
    144      1.16   thorpej 
    145      1.16   thorpej #define	WDCC_READDMA_EXT	0x25	/* read 48-bit addressing with DMA */
    146      1.16   thorpej #define	WDCC_WRITEDMA_EXT	0x35	/* write 48-bit addressing with DMA */
    147      1.16   thorpej 
    148      1.35   tsutsui #if defined(_KERNEL) || defined(_STANDALONE)
    149      1.28     itohy #include <dev/ata/ataconf.h>
    150      1.28     itohy 
    151      1.20   thorpej /* Convert a 32-bit command to a 48-bit command. */
    152      1.29  christos static __inline int
    153      1.20   thorpej atacmd_to48(int cmd32)
    154      1.20   thorpej {
    155      1.20   thorpej 	switch (cmd32) {
    156      1.20   thorpej 	case WDCC_READ:
    157      1.20   thorpej 		return WDCC_READ_EXT;
    158      1.20   thorpej 	case WDCC_WRITE:
    159      1.20   thorpej 		return WDCC_WRITE_EXT;
    160      1.20   thorpej 	case WDCC_READMULTI:
    161      1.20   thorpej 		return WDCC_READMULTI_EXT;
    162      1.20   thorpej 	case WDCC_WRITEMULTI:
    163      1.20   thorpej 		return WDCC_WRITEMULTI_EXT;
    164      1.28     itohy #if NATA_DMA
    165      1.20   thorpej 	case WDCC_READDMA:
    166      1.20   thorpej 		return WDCC_READDMA_EXT;
    167      1.20   thorpej 	case WDCC_WRITEDMA:
    168      1.20   thorpej 		return WDCC_WRITEDMA_EXT;
    169      1.28     itohy #endif
    170      1.20   thorpej 	default:
    171      1.20   thorpej 		panic("atacmd_to48: illegal 32-bit command: %d", cmd32);
    172      1.20   thorpej 		/* NOTREACHED */
    173      1.20   thorpej 	}
    174      1.20   thorpej }
    175      1.35   tsutsui #endif /* _KERNEL || _STANDALONE */
    176      1.20   thorpej 
    177      1.19   thorpej /* Native SATA command queueing */
    178      1.19   thorpej #define	WDCC_READ_FPDMA_QUEUED	0x60	/* SATA native queued read (48bit) */
    179      1.19   thorpej #define	WDCC_WRITE_FPDMA_QUEUED	0x61	/* SATA native queued write (48bit) */
    180      1.19   thorpej 
    181      1.21        he #ifdef _KERNEL
    182      1.20   thorpej /* Convert a 32-bit command to a Native SATA Queued command. */
    183      1.29  christos static __inline int
    184      1.20   thorpej atacmd_tostatq(int cmd32)
    185      1.20   thorpej {
    186      1.20   thorpej 	switch (cmd32) {
    187      1.20   thorpej 	case WDCC_READDMA:
    188      1.20   thorpej 		return WDCC_READ_FPDMA_QUEUED;
    189      1.20   thorpej 	case WDCC_WRITEDMA:
    190      1.20   thorpej 		return WDCC_WRITE_FPDMA_QUEUED;
    191      1.20   thorpej 	default:
    192      1.20   thorpej 		panic("atacmd_tosataq: illegal 32-bit command: %d", cmd32);
    193      1.20   thorpej 		/* NOTREACHED */
    194      1.20   thorpej 	}
    195      1.20   thorpej }
    196      1.21        he #endif /* _KERNEL */
    197      1.20   thorpej 
    198      1.16   thorpej /* Subcommands for SET_FEATURES (features register) */
    199      1.31  christos #define	WDSF_8BIT_PIO_EN	0x01
    200      1.16   thorpej #define	WDSF_WRITE_CACHE_EN	0x02
    201      1.16   thorpej #define	WDSF_SET_MODE		0x03
    202      1.16   thorpej #define	WDSF_REASSIGN_EN	0x04
    203      1.31  christos #define	WDSF_APM_EN		0x05
    204      1.39  jakllsch #define	WDSF_PUIS_EN		0x06
    205      1.39  jakllsch #define	WDSF_PUIS_SPIN_UP	0x07
    206      1.39  jakllsch #define	WDSF_SATA_EN		0x10
    207      1.16   thorpej #define	WDSF_RETRY_DS		0x33
    208      1.39  jakllsch #define	WDSF_AAM_EN		0x42
    209      1.16   thorpej #define	WDSF_SET_CACHE_SGMT	0x54
    210      1.16   thorpej #define	WDSF_READAHEAD_DS	0x55
    211      1.16   thorpej #define	WDSF_POD_DS		0x66
    212      1.16   thorpej #define	WDSF_ECC_DS		0x77
    213      1.16   thorpej #define	WDSF_WRITE_CACHE_DS	0x82
    214      1.16   thorpej #define	WDSF_REASSIGN_DS	0x84
    215      1.31  christos #define	WDSF_APM_DS		0x85
    216      1.39  jakllsch #define	WDSF_PUIS_DS		0x86
    217      1.16   thorpej #define	WDSF_ECC_EN		0x88
    218      1.39  jakllsch #define	WDSF_SATA_DS		0x90
    219      1.16   thorpej #define	WDSF_RETRY_EN		0x99
    220      1.16   thorpej #define	WDSF_SET_CURRENT	0x9a
    221      1.16   thorpej #define	WDSF_READAHEAD_EN	0xaa
    222      1.16   thorpej #define	WDSF_PREFETCH_SET	0xab
    223      1.39  jakllsch #define	WDSF_AAM_DS		0xc2
    224      1.16   thorpej #define	WDSF_POD_EN		0xcc
    225      1.16   thorpej 
    226      1.39  jakllsch /* Subcommands for WDSF_SATA (count register) */
    227      1.39  jakllsch #define	WDSF_SATA_NONZERO_OFFSETS	0x01
    228      1.39  jakllsch #define	WDSF_SATA_DMA_SETUP_AUTO	0x02
    229      1.39  jakllsch #define	WDSF_SATA_DRIVE_PWR_MGMT	0x03
    230      1.39  jakllsch #define	WDSF_SATA_IN_ORDER_DATA		0x04
    231      1.39  jakllsch #define	WDSF_SATA_ASYNC_NOTIFY		0x05
    232      1.39  jakllsch #define	WDSF_SATA_SW_STTNGS_PRS		0x06
    233      1.39  jakllsch 
    234      1.16   thorpej /* Subcommands for SMART (features register) */
    235      1.16   thorpej #define	WDSM_RD_DATA		0xd0
    236      1.16   thorpej #define	WDSM_RD_THRESHOLDS	0xd1
    237      1.16   thorpej #define	WDSM_ATTR_AUTOSAVE_EN	0xd2
    238      1.16   thorpej #define	WDSM_SAVE_ATTR		0xd3
    239      1.16   thorpej #define	WDSM_EXEC_OFFL_IMM	0xd4
    240      1.16   thorpej #define	WDSM_RD_LOG		0xd5
    241      1.16   thorpej #define	WDSM_ENABLE_OPS		0xd8
    242      1.16   thorpej #define	WDSM_DISABLE_OPS	0xd9
    243      1.16   thorpej #define	WDSM_STATUS		0xda
    244      1.16   thorpej 
    245      1.16   thorpej #define WDSMART_CYL		0xc24f
    246      1.16   thorpej 
    247      1.16   thorpej /* parameters uploaded to device/heads register */
    248      1.16   thorpej #define	WDSD_IBM		0xa0	/* forced to 512 byte sector, ecc */
    249      1.16   thorpej #define	WDSD_CHS		0x00	/* cylinder/head/sector addressing */
    250      1.16   thorpej #define	WDSD_LBA		0x40	/* logical block addressing */
    251      1.16   thorpej 
    252      1.16   thorpej /* Commands for ATAPI devices */
    253      1.16   thorpej #define	ATAPI_CHECK_POWER_MODE	0xe5
    254      1.16   thorpej #define	ATAPI_EXEC_DRIVE_DIAGS	0x90
    255      1.16   thorpej #define	ATAPI_IDLE_IMMEDIATE	0xe1
    256      1.16   thorpej #define	ATAPI_NOP		0x00
    257      1.16   thorpej #define	ATAPI_PKT_CMD		0xa0
    258      1.16   thorpej #define	ATAPI_IDENTIFY_DEVICE	0xa1
    259      1.16   thorpej #define	ATAPI_SOFT_RESET	0x08
    260      1.16   thorpej #define	ATAPI_SLEEP		0xe6
    261      1.16   thorpej #define	ATAPI_STANDBY_IMMEDIATE	0xe0
    262      1.16   thorpej 
    263      1.16   thorpej /* Bytes used by ATAPI_PACKET_COMMAND (feature register) */
    264      1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_DMA	0x01
    265      1.16   thorpej #define	ATAPI_PKT_CMD_FTRE_OVL	0x02
    266      1.16   thorpej 
    267      1.16   thorpej /* ireason */
    268      1.16   thorpej #define	WDCI_CMD		0x01	/* command(1) or data(0) */
    269      1.16   thorpej #define	WDCI_IN			0x02	/* transfer to(1) or from(0) the host */
    270      1.16   thorpej #define	WDCI_RELEASE		0x04	/* bus released until completion */
    271      1.16   thorpej 
    272      1.16   thorpej #define	PHASE_CMDOUT		(WDCS_DRQ | WDCI_CMD)
    273      1.16   thorpej #define	PHASE_DATAIN		(WDCS_DRQ | WDCI_IN)
    274      1.16   thorpej #define	PHASE_DATAOUT		(WDCS_DRQ)
    275      1.16   thorpej #define	PHASE_COMPLETED		(WDCI_IN | WDCI_CMD)
    276      1.16   thorpej #define	PHASE_ABORTED		(0)
    277      1.16   thorpej 
    278      1.16   thorpej /*
    279       1.2    bouyer  * Drive parameter structure for ATA/ATAPI.
    280       1.2    bouyer  * Bit fields: WDC_* : common to ATA/ATAPI
    281       1.2    bouyer  *             ATA_* : ATA only
    282       1.2    bouyer  *             ATAPI_* : ATAPI only.
    283       1.2    bouyer  */
    284       1.2    bouyer struct ataparams {
    285       1.2    bouyer     /* drive info */
    286      1.36  jakllsch     uint16_t	atap_config;		/* 0: general configuration */
    287  1.40.2.3      yamt #define WDC_CFG_CFA_MAGIC	0x848a
    288       1.2    bouyer #define WDC_CFG_ATAPI    	0x8000
    289       1.2    bouyer #define	ATA_CFG_REMOVABLE	0x0080
    290       1.2    bouyer #define	ATA_CFG_FIXED		0x0040
    291       1.2    bouyer #define ATAPI_CFG_TYPE_MASK	0x1f00
    292       1.2    bouyer #define ATAPI_CFG_TYPE(x) (((x) & ATAPI_CFG_TYPE_MASK) >> 8)
    293       1.2    bouyer #define	ATAPI_CFG_REMOV		0x0080
    294       1.2    bouyer #define ATAPI_CFG_DRQ_MASK	0x0060
    295       1.2    bouyer #define ATAPI_CFG_STD_DRQ	0x0000
    296       1.2    bouyer #define ATAPI_CFG_IRQ_DRQ	0x0020
    297       1.2    bouyer #define ATAPI_CFG_ACCEL_DRQ	0x0040
    298       1.2    bouyer #define ATAPI_CFG_CMD_MASK	0x0003
    299       1.2    bouyer #define ATAPI_CFG_CMD_12	0x0000
    300       1.2    bouyer #define ATAPI_CFG_CMD_16	0x0001
    301       1.2    bouyer /* words 1-9 are ATA only */
    302      1.36  jakllsch     uint16_t	atap_cylinders;		/* 1: # of non-removable cylinders */
    303      1.36  jakllsch     uint16_t	__reserved1;
    304      1.36  jakllsch     uint16_t	atap_heads;		/* 3: # of heads */
    305      1.36  jakllsch     uint16_t	__retired1[2];		/* 4-5: # of unform. bytes/track */
    306      1.36  jakllsch     uint16_t	atap_sectors;		/* 6: # of sectors */
    307      1.36  jakllsch     uint16_t	__retired2[3];
    308      1.36  jakllsch 
    309      1.36  jakllsch     uint8_t	atap_serial[20];	/* 10-19: serial number */
    310      1.36  jakllsch     uint16_t	__retired3[2];
    311      1.36  jakllsch     uint16_t	__obsolete1;
    312      1.36  jakllsch     uint8_t	atap_revision[8];	/* 23-26: firmware revision */
    313      1.36  jakllsch     uint8_t	atap_model[40];		/* 27-46: model number */
    314      1.36  jakllsch     uint16_t	atap_multi;		/* 47: maximum sectors per irq (ATA) */
    315      1.36  jakllsch     uint16_t	__reserved2;
    316      1.36  jakllsch     uint16_t	atap_capabilities1;	/* 49: capability flags */
    317       1.2    bouyer #define WDC_CAP_IORDY	0x0800
    318       1.2    bouyer #define WDC_CAP_IORDY_DSBL 0x0400
    319       1.2    bouyer #define	WDC_CAP_LBA	0x0200
    320       1.2    bouyer #define	WDC_CAP_DMA	0x0100
    321       1.2    bouyer #define ATA_CAP_STBY	0x2000
    322       1.2    bouyer #define ATAPI_CAP_INTERL_DMA	0x8000
    323       1.2    bouyer #define ATAPI_CAP_CMD_QUEUE	0x4000
    324       1.2    bouyer #define	ATAPI_CAP_OVERLP	0X2000
    325       1.2    bouyer #define ATAPI_CAP_ATA_RST	0x1000
    326      1.36  jakllsch     uint16_t	atap_capabilities2;	/* 50: capability flags (ATA) */
    327       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    328      1.36  jakllsch     uint8_t	__junk2;
    329      1.36  jakllsch     uint8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    330      1.36  jakllsch     uint8_t	__junk3;
    331      1.36  jakllsch     uint8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    332       1.4    tsubai #else
    333      1.36  jakllsch     uint8_t	atap_oldpiotiming;	/* 51: old PIO timing mode */
    334      1.36  jakllsch     uint8_t	__junk2;
    335      1.36  jakllsch     uint8_t	atap_olddmatiming;	/* 52: old DMA timing mode (ATA) */
    336      1.36  jakllsch     uint8_t	__junk3;
    337       1.4    tsubai #endif
    338      1.36  jakllsch     uint16_t	atap_extensions;	/* 53: extensions supported */
    339       1.2    bouyer #define WDC_EXT_UDMA_MODES	0x0004
    340       1.2    bouyer #define WDC_EXT_MODES		0x0002
    341       1.2    bouyer #define WDC_EXT_GEOM		0x0001
    342       1.2    bouyer /* words 54-62 are ATA only */
    343      1.36  jakllsch     uint16_t	atap_curcylinders;	/* 54: current logical cylinders */
    344      1.36  jakllsch     uint16_t	atap_curheads;		/* 55: current logical heads */
    345      1.36  jakllsch     uint16_t	atap_cursectors;	/* 56: current logical sectors/tracks */
    346      1.36  jakllsch     uint16_t	atap_curcapacity[2];	/* 57-58: current capacity */
    347      1.36  jakllsch     uint16_t	atap_curmulti;		/* 59: current multi-sector setting */
    348       1.2    bouyer #define WDC_MULTI_VALID 0x0100
    349       1.2    bouyer #define WDC_MULTI_MASK  0x00ff
    350      1.36  jakllsch     uint16_t	atap_capacity[2];  	/* 60-61: total capacity (LBA only) */
    351      1.36  jakllsch     uint16_t	__retired4;
    352       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    353      1.36  jakllsch     uint8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    354      1.36  jakllsch     uint8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    355      1.36  jakllsch     uint8_t	atap_piomode_supp;	/* 64: PIO mode supported */
    356      1.36  jakllsch     uint8_t	__junk4;
    357       1.4    tsubai #else
    358      1.36  jakllsch     uint8_t	atap_dmamode_act; 	/*     multiword DMA mode active */
    359      1.36  jakllsch     uint8_t	atap_dmamode_supp; 	/* 63: multiword DMA mode supported */
    360      1.36  jakllsch     uint8_t	__junk4;
    361      1.36  jakllsch     uint8_t	atap_piomode_supp;	/* 64: PIO mode supported */
    362       1.4    tsubai #endif
    363      1.36  jakllsch     uint16_t	atap_dmatiming_mimi;	/* 65: minimum DMA cycle time */
    364      1.36  jakllsch     uint16_t	atap_dmatiming_recom;	/* 66: recommended DMA cycle time */
    365      1.36  jakllsch     uint16_t	atap_piotiming;		/* 67: mini PIO cycle time without FC */
    366      1.36  jakllsch     uint16_t	atap_piotiming_iordy;	/* 68: mini PIO cycle time with IORDY FC */
    367      1.36  jakllsch     uint16_t	__reserved3[2];
    368       1.2    bouyer /* words 71-72 are ATAPI only */
    369      1.36  jakllsch     uint16_t	atap_pkt_br;		/* 71: time (ns) to bus release */
    370      1.36  jakllsch     uint16_t	atap_pkt_bsyclr;	/* 72: tme to clear BSY after service */
    371      1.36  jakllsch     uint16_t	__reserved4[2];
    372      1.36  jakllsch     uint16_t	atap_queuedepth;	/* 75: */
    373      1.30    bouyer #define WDC_QUEUE_DEPTH_MASK 0x1F
    374      1.36  jakllsch     uint16_t	atap_sata_caps;		/* 76: */
    375      1.10       skd #define SATA_SIGNAL_GEN1	0x02
    376      1.10       skd #define SATA_SIGNAL_GEN2	0x04
    377      1.40  jakllsch #define SATA_SIGNAL_GEN3	0x08
    378      1.10       skd #define SATA_NATIVE_CMDQ	0x0100
    379      1.10       skd #define SATA_HOST_PWR_MGMT	0x0200
    380      1.30    bouyer #define SATA_PHY_EVNT_CNT	0x0400
    381      1.36  jakllsch     uint16_t	atap_sata_reserved;	/* 77: */
    382      1.36  jakllsch     uint16_t	atap_sata_features_supp; /* 78: */
    383      1.10       skd #define SATA_NONZERO_OFFSETS	0x02
    384      1.10       skd #define SATA_DMA_SETUP_AUTO	0x04
    385      1.10       skd #define SATA_DRIVE_PWR_MGMT	0x08
    386      1.30    bouyer #define SATA_IN_ORDER_DATA	0x10
    387      1.30    bouyer #define SATA_SW_STTNGS_PRS	0x40
    388      1.36  jakllsch     uint16_t	atap_sata_features_en;	/* 79: */
    389      1.36  jakllsch     uint16_t	atap_ata_major;  	/* 80: Major version number */
    390       1.2    bouyer #define	WDC_VER_ATA1	0x0002
    391       1.2    bouyer #define	WDC_VER_ATA2	0x0004
    392       1.2    bouyer #define	WDC_VER_ATA3	0x0008
    393       1.2    bouyer #define	WDC_VER_ATA4	0x0010
    394       1.5    bouyer #define	WDC_VER_ATA5	0x0020
    395      1.10       skd #define	WDC_VER_ATA6	0x0040
    396      1.14      yamt #define	WDC_VER_ATA7	0x0080
    397  1.40.2.1      yamt #define	WDC_VER_ATA8	0x0100
    398      1.36  jakllsch     uint16_t	atap_ata_minor;		/* 81: Minor version number */
    399      1.36  jakllsch     uint16_t	atap_cmd_set1;		/* 82: command set supported */
    400      1.14      yamt #define	WDC_CMD1_NOP	0x4000		/*	NOP */
    401      1.14      yamt #define	WDC_CMD1_RB	0x2000		/*	READ BUFFER */
    402      1.14      yamt #define	WDC_CMD1_WB	0x1000		/*	WRITE BUFFER */
    403      1.14      yamt /*			0x0800			Obsolete */
    404      1.14      yamt #define	WDC_CMD1_HPA	0x0400		/*	Host Protected Area */
    405      1.14      yamt #define	WDC_CMD1_DVRST	0x0200		/*	DEVICE RESET */
    406      1.14      yamt #define	WDC_CMD1_SRV	0x0100		/*	SERVICE */
    407      1.14      yamt #define	WDC_CMD1_RLSE	0x0080		/*	release interrupt */
    408      1.14      yamt #define	WDC_CMD1_AHEAD	0x0040		/*	look-ahead */
    409      1.14      yamt #define	WDC_CMD1_CACHE	0x0020		/*	write cache */
    410      1.14      yamt #define	WDC_CMD1_PKT	0x0010		/*	PACKET */
    411      1.14      yamt #define	WDC_CMD1_PM	0x0008		/*	Power Management */
    412      1.14      yamt #define	WDC_CMD1_REMOV	0x0004		/*	Removable Media */
    413      1.14      yamt #define	WDC_CMD1_SEC	0x0002		/*	Security Mode */
    414      1.14      yamt #define	WDC_CMD1_SMART	0x0001		/*	SMART */
    415      1.36  jakllsch     uint16_t	atap_cmd_set2;		/* 83: command set supported */
    416      1.14      yamt #define	ATA_CMD2_FCE	0x2000		/*	FLUSH CACHE EXT */
    417      1.14      yamt #define	WDC_CMD2_FC	0x1000		/*	FLUSH CACHE */
    418      1.14      yamt #define	WDC_CMD2_DCO	0x0800		/*	Device Configuration Overlay */
    419      1.14      yamt #define	ATA_CMD2_LBA48	0x0400		/*	48-bit Address */
    420      1.14      yamt #define	WDC_CMD2_AAM	0x0200		/*	Automatic Acoustic Management */
    421      1.17       wiz #define	WDC_CMD2_SM	0x0100		/*	SET MAX security extension */
    422      1.14      yamt #define	WDC_CMD2_SFREQ	0x0040		/*	SET FEATURE is required
    423      1.14      yamt 						to spin-up after power-up */
    424      1.14      yamt #define	WDC_CMD2_PUIS	0x0020		/*	Power-Up In Standby */
    425      1.14      yamt #define	WDC_CMD2_RMSN	0x0010		/*	Removable Media Status Notify */
    426      1.14      yamt #define	ATA_CMD2_APM	0x0008		/*	Advanced Power Management */
    427      1.14      yamt #define	ATA_CMD2_CFA	0x0004		/*	CFA */
    428      1.14      yamt #define	ATA_CMD2_RWQ	0x0002		/*	READ/WRITE DMA QUEUED */
    429      1.14      yamt #define	WDC_CMD2_DM	0x0001		/*	DOWNLOAD MICROCODE */
    430      1.36  jakllsch     uint16_t	atap_cmd_ext;		/* 84: command/features supp. ext. */
    431      1.14      yamt #define	ATA_CMDE_TLCONT	0x1000		/*	Time-limited R/W Continuous */
    432      1.14      yamt #define	ATA_CMDE_TL	0x0800		/*	Time-limited R/W */
    433      1.14      yamt #define	ATA_CMDE_URGW	0x0400		/*	URG for WRITE STREAM DMA/PIO */
    434      1.14      yamt #define	ATA_CMDE_URGR	0x0200		/*	URG for READ STREAM DMA/PIO */
    435      1.14      yamt #define	ATA_CMDE_WWN	0x0100		/*	World Wide name */
    436      1.14      yamt #define	ATA_CMDE_WQFE	0x0080		/*	WRITE DMA QUEUED FUA EXT */
    437      1.14      yamt #define	ATA_CMDE_WFE	0x0040		/*	WRITE DMA/MULTIPLE FUA EXT */
    438      1.14      yamt #define	ATA_CMDE_GPL	0x0020		/*	General Purpose Logging */
    439      1.14      yamt #define	ATA_CMDE_STREAM	0x0010		/*	Streaming */
    440      1.14      yamt #define	ATA_CMDE_MCPTC	0x0008		/*	Media Card Pass Through Cmd */
    441      1.14      yamt #define	ATA_CMDE_MS	0x0004		/*	Media serial number */
    442      1.14      yamt #define	ATA_CMDE_SST	0x0002		/*	SMART self-test */
    443      1.14      yamt #define	ATA_CMDE_SEL	0x0001		/*	SMART error logging */
    444      1.36  jakllsch     uint16_t	atap_cmd1_en;		/* 85: cmd/features enabled */
    445       1.2    bouyer /* bits are the same as atap_cmd_set1 */
    446      1.36  jakllsch     uint16_t	atap_cmd2_en;		/* 86: cmd/features enabled */
    447       1.2    bouyer /* bits are the same as atap_cmd_set2 */
    448      1.36  jakllsch     uint16_t	atap_cmd_def;		/* 87: cmd/features default */
    449       1.4    tsubai #if BYTE_ORDER == LITTLE_ENDIAN
    450      1.36  jakllsch     uint8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    451      1.36  jakllsch     uint8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    452       1.4    tsubai #else
    453      1.36  jakllsch     uint8_t	atap_udmamode_act; 	/*     Ultra-DMA mode active */
    454      1.36  jakllsch     uint8_t	atap_udmamode_supp; 	/* 88: Ultra-DMA mode supported */
    455       1.4    tsubai #endif
    456       1.2    bouyer /* 89-92 are ATA-only */
    457      1.36  jakllsch     uint16_t	atap_seu_time;		/* 89: Sec. Erase Unit compl. time */
    458      1.36  jakllsch     uint16_t	atap_eseu_time;		/* 90: Enhanced SEU compl. time */
    459      1.36  jakllsch     uint16_t	atap_apm_val;		/* 91: current APM value */
    460      1.36  jakllsch     uint16_t	__reserved5[8];		/* 92-99: reserved */
    461      1.36  jakllsch     uint16_t	atap_max_lba[4];	/* 100-103: Max. user LBA addr */
    462  1.40.2.1      yamt     uint16_t	__reserved6;		/* 104: reserved */
    463  1.40.2.1      yamt     uint16_t	max_dsm_blocks;		/* 105: DSM (ATA-8/ACS-2) */
    464      1.38  jakllsch     uint16_t	atap_secsz;		/* 106: physical/logical sector size */
    465      1.38  jakllsch #define ATA_SECSZ_VALID_MASK 0xc000
    466      1.38  jakllsch #define ATA_SECSZ_VALID      0x4000
    467      1.38  jakllsch #define ATA_SECSZ_LPS        0x2000	/* long physical sectors */
    468      1.38  jakllsch #define ATA_SECSZ_LLS        0x1000	/* long logical sectors */
    469      1.38  jakllsch #define ATA_SECSZ_LPS_SZMSK  0x000f	/* 2**N logical per physical */
    470      1.38  jakllsch     uint16_t	atap_iso7779_isd;	/* 107: ISO 7779 inter-seek delay */
    471      1.36  jakllsch     uint16_t 	atap_wwn[4];		/* 108-111: World Wide Name */
    472      1.38  jakllsch     uint16_t	__reserved7[5];		/* 112-116 */
    473      1.38  jakllsch     uint16_t	atap_lls_secsz[2];	/* 117-118: long logical sector size */
    474      1.38  jakllsch     uint16_t	__reserved8[8];		/* 119-126 */
    475      1.36  jakllsch     uint16_t	atap_rmsn_supp;		/* 127: remov. media status notif. */
    476       1.2    bouyer #define WDC_RMSN_SUPP_MASK 0x0003
    477       1.2    bouyer #define WDC_RMSN_SUPP 0x0001
    478      1.36  jakllsch     uint16_t	atap_sec_st;		/* 128: security status */
    479       1.2    bouyer #define WDC_SEC_LEV_MAX	0x0100
    480       1.2    bouyer #define WDC_SEC_ESE_SUPP 0x0020
    481       1.2    bouyer #define WDC_SEC_EXP	0x0010
    482       1.2    bouyer #define WDC_SEC_FROZEN	0x0008
    483       1.2    bouyer #define WDC_SEC_LOCKED	0x0004
    484       1.2    bouyer #define WDC_SEC_EN	0x0002
    485       1.2    bouyer #define WDC_SEC_SUPP	0x0001
    486      1.38  jakllsch     uint16_t	__reserved9[31];	/* 129-159: vendor specific */
    487      1.38  jakllsch     uint16_t	atap_cfa_power;		/* 160: CFA powermode */
    488      1.38  jakllsch #define ATA_CFA_MAX_MASK  0x0fff
    489      1.38  jakllsch #define ATA_CFA_MODE1_DIS 0x1000	/* CFA Mode 1 Disabled */
    490      1.38  jakllsch #define ATA_CFA_MODE1_REQ 0x2000	/* CFA Mode 1 Required */
    491      1.38  jakllsch #define ATA_CFA_WORD160   0x8000	/* Word 160 supported */
    492  1.40.2.1      yamt     uint16_t	__reserved10[8];	/* 161-168: reserved for CFA */
    493  1.40.2.1      yamt     uint16_t	support_dsm;		/* 169: DSM (ATA-8/ACS-2) */
    494  1.40.2.1      yamt #define ATA_SUPPORT_DSM_TRIM	0x0001
    495  1.40.2.1      yamt     uint16_t	__reserved10a[6];	/* 170-175: reserved for CFA */
    496      1.38  jakllsch     uint8_t	atap_media_serial[60];	/* 176-205: media serial number */
    497      1.38  jakllsch     uint16_t	__reserved11[3];	/* 206-208: */
    498      1.38  jakllsch     uint16_t	atap_logical_align;	/* 209: logical/physical alignment */
    499      1.38  jakllsch #define ATA_LA_VALID_MASK 0xc000
    500      1.38  jakllsch #define ATA_LA_VALID      0x4000
    501      1.38  jakllsch #define ATA_LA_MASK       0x3fff	/* offset of sector LBA 0 in PBA 0 */
    502      1.38  jakllsch     uint16_t	__reserved12[45];	/* 210-254: */
    503      1.38  jakllsch     uint16_t	atap_integrity;		/* 255: Integrity word */
    504      1.38  jakllsch #define WDC_INTEGRITY_MAGIC_MASK 0x00ff
    505      1.38  jakllsch #define WDC_INTEGRITY_MAGIC      0x00a5
    506       1.2    bouyer };
    507      1.15   thorpej 
    508      1.15   thorpej /*
    509      1.15   thorpej  * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
    510      1.15   thorpej  * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
    511      1.15   thorpej  */
    512      1.15   thorpej #define WDSM_ATTR_ADVISORY	1
    513      1.15   thorpej 
    514      1.15   thorpej /*
    515      1.15   thorpej  * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
    516      1.15   thorpej  * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
    517      1.15   thorpej  */
    518      1.15   thorpej #define WDSM_ATTR_COLLECTIVE	2
    519      1.15   thorpej 
    520      1.16   thorpej /*
    521      1.16   thorpej  * ATA SMART attributes
    522      1.16   thorpej  */
    523      1.16   thorpej 
    524      1.15   thorpej struct ata_smart_attr {
    525      1.36  jakllsch 	uint8_t		id;		/* attribute id number */
    526      1.36  jakllsch 	uint16_t	flags;
    527      1.36  jakllsch 	uint8_t		value;		/* attribute value */
    528      1.36  jakllsch 	uint8_t		worst;
    529      1.36  jakllsch 	uint8_t		raw[6];
    530      1.36  jakllsch 	uint8_t		reserved;
    531      1.32     perry } __packed;
    532      1.15   thorpej 
    533      1.15   thorpej struct ata_smart_attributes {
    534      1.36  jakllsch 	uint16_t	data_structure_revision;
    535      1.36  jakllsch 	struct ata_smart_attr attributes[30];
    536      1.36  jakllsch 	uint8_t		offline_data_collection_status;
    537      1.36  jakllsch 	uint8_t		self_test_exec_status;
    538      1.36  jakllsch 	uint16_t	total_time_to_complete_off_line;
    539      1.36  jakllsch 	uint8_t		vendor_specific_366;
    540      1.36  jakllsch 	uint8_t		offline_data_collection_capability;
    541      1.36  jakllsch 	uint16_t	smart_capability;
    542      1.36  jakllsch 	uint8_t		errorlog_capability;
    543      1.36  jakllsch 	uint8_t		vendor_specific_371;
    544      1.36  jakllsch 	uint8_t		short_test_completion_time;
    545      1.36  jakllsch 	uint8_t		extend_test_completion_time;
    546      1.36  jakllsch 	uint8_t		reserved_374_385[12];
    547      1.36  jakllsch 	uint8_t		vendor_specific_386_509[125];
    548      1.36  jakllsch 	int8_t		checksum;
    549      1.32     perry } __packed;
    550      1.15   thorpej 
    551      1.15   thorpej struct ata_smart_thresh {
    552      1.36  jakllsch 	uint8_t		id;
    553      1.36  jakllsch 	uint8_t		value;
    554      1.36  jakllsch 	uint8_t		reserved[10];
    555      1.32     perry } __packed;
    556      1.15   thorpej 
    557      1.15   thorpej struct ata_smart_thresholds {
    558      1.37  jakllsch 	uint16_t	data_structure_revision;
    559      1.15   thorpej 	struct ata_smart_thresh	thresholds[30];
    560      1.36  jakllsch 	uint8_t		reserved[18];
    561      1.36  jakllsch 	uint8_t		vendor_specific[131];
    562      1.36  jakllsch 	int8_t		checksum;
    563      1.32     perry } __packed;
    564      1.15   thorpej 
    565      1.15   thorpej struct ata_smart_selftest {
    566      1.36  jakllsch 	uint8_t		number;
    567      1.36  jakllsch 	uint8_t		status;
    568      1.36  jakllsch 	uint16_t	time_stamp;
    569      1.36  jakllsch 	uint8_t		failure_check_point;
    570      1.36  jakllsch 	uint32_t	lba_first_error;
    571      1.36  jakllsch 	uint8_t		vendor_specific[15];
    572      1.32     perry } __packed;
    573      1.15   thorpej 
    574      1.15   thorpej struct ata_smart_selftestlog {
    575      1.36  jakllsch 	uint16_t	data_structure_revision;
    576      1.15   thorpej 	struct ata_smart_selftest log_entries[21];
    577      1.36  jakllsch 	uint8_t		vendorspecific[2];
    578      1.36  jakllsch 	uint8_t		mostrecenttest;
    579      1.36  jakllsch 	uint8_t		reserved[2];
    580      1.36  jakllsch 	uint8_t		checksum;
    581      1.32     perry } __packed;
    582      1.15   thorpej 
    583      1.15   thorpej #endif /* _DEV_ATA_ATAREG_H_ */
    584