atareg.h revision 1.44 1 /* $NetBSD: atareg.h,v 1.44 2017/10/07 16:05:32 jdolecek Exp $ */
2
3 /*
4 * Copyright (c) 1998, 2001 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 */
26
27 /*-
28 * Copyright (c) 1991 The Regents of the University of California.
29 * All rights reserved.
30 *
31 * This code is derived from software contributed to Berkeley by
32 * William Jolitz.
33 *
34 * Redistribution and use in source and binary forms, with or without
35 * modification, are permitted provided that the following conditions
36 * are met:
37 * 1. Redistributions of source code must retain the above copyright
38 * notice, this list of conditions and the following disclaimer.
39 * 2. Redistributions in binary form must reproduce the above copyright
40 * notice, this list of conditions and the following disclaimer in the
41 * documentation and/or other materials provided with the distribution.
42 * 3. Neither the name of the University nor the names of its contributors
43 * may be used to endorse or promote products derived from this software
44 * without specific prior written permission.
45 *
46 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
47 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
48 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
49 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
50 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
51 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
52 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
53 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
54 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
55 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
56 * SUCH DAMAGE.
57 *
58 * @(#)wdreg.h 7.1 (Berkeley) 5/9/91
59 */
60
61 #ifndef _DEV_ATA_ATAREG_H_
62 #define _DEV_ATA_ATAREG_H_
63
64 /*
65 * ATA Task File register definitions.
66 */
67
68 /* Status bits. */
69 #define WDCS_BSY 0x80 /* busy */
70 #define WDCS_DRDY 0x40 /* drive ready */
71 #define WDCS_DWF 0x20 /* drive write fault */
72 #define WDCS_DSC 0x10 /* drive seek complete */
73 #define WDCS_DRQ 0x08 /* data request */
74 #define WDCS_CORR 0x04 /* corrected data */
75 #define WDCS_IDX 0x02 /* index */
76 #define WDCS_ERR 0x01 /* error */
77 #define WDCS_BITS \
78 "\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
79
80 /* Error bits. */
81 #define WDCE_BBK 0x80 /* bad block detected */
82 #define WDCE_CRC 0x80 /* CRC error (Ultra-DMA only) */
83 #define WDCE_UNC 0x40 /* uncorrectable data error */
84 #define WDCE_MC 0x20 /* media changed */
85 #define WDCE_IDNF 0x10 /* id not found */
86 #define WDCE_MCR 0x08 /* media change requested */
87 #define WDCE_ABRT 0x04 /* aborted command */
88 #define WDCE_TK0NF 0x02 /* track 0 not found */
89 #define WDCE_AMNF 0x01 /* address mark not found */
90
91 /* Commands for Disk Controller. */
92 #define WDCC_NOP 0x00 /* Always fail with "aborted command" */
93 #define ATA_DATA_SET_MANAGEMENT 0x06
94 #define WDCC_RECAL 0x10 /* disk restore code -- resets cntlr */
95
96 #define WDCC_READ 0x20 /* disk read code */
97
98 #define WDCC_READ_LOG_EXT 0x2f
99 #define WDCC_LOG_PAGE_NCQ 0x10
100 #define WDCC_LOG_NQ __BIT(7)
101
102 #define WDCC_WRITE 0x30 /* disk write code */
103 #define WDCC__LONG 0x02 /* modifier -- access ecc bytes */
104 #define WDCC__NORETRY 0x01 /* modifier -- no retrys */
105
106 #define WDCC_READ_LOG_DMA_EXT 0x47 /* DMA variant of READ_LOG_EXT */
107
108 #define WDCC_FORMAT 0x50 /* disk format code */
109 #define WDCC_DIAGNOSE 0x90 /* controller diagnostic */
110 #define WDCC_IDP 0x91 /* initialize drive parameters */
111
112 #define WDCC_SMART 0xb0 /* Self Mon, Analysis, Reporting Tech */
113
114 #define WDCC_READMULTI 0xc4 /* read multiple */
115 #define WDCC_WRITEMULTI 0xc5 /* write multiple */
116 #define WDCC_SETMULTI 0xc6 /* set multiple mode */
117
118 #define WDCC_READDMA 0xc8 /* read with DMA */
119 #define WDCC_WRITEDMA 0xca /* write with DMA */
120
121 #define WDCC_ACKMC 0xdb /* acknowledge media change */
122 #define WDCC_LOCK 0xde /* lock drawer */
123 #define WDCC_UNLOCK 0xdf /* unlock drawer */
124
125 #define WDCC_FLUSHCACHE 0xe7 /* Flush cache */
126 #define WDCC_FLUSHCACHE_EXT 0xea /* Flush cache ext */
127 #define WDCC_IDENTIFY 0xec /* read parameters from controller */
128 #define SET_FEATURES 0xef /* set features */
129
130 #define WDCC_IDLE 0xe3 /* set idle timer & enter idle mode */
131 #define WDCC_IDLE_IMMED 0xe1 /* enter idle mode */
132 #define WDCC_SLEEP 0xe6 /* enter sleep mode */
133 #define WDCC_STANDBY 0xe2 /* set standby timer & enter standby */
134 #define WDCC_STANDBY_IMMED 0xe0 /* enter standby mode */
135 #define WDCC_CHECK_PWR 0xe5 /* check power mode */
136
137 /* Security feature set */
138 #define WDCC_SECURITY_SET_PASSWORD 0xf1
139 #define WDCC_SECURITY_UNLOCK 0xf2
140 #define WDCC_SECURITY_ERASE_PREPARE 0xf3
141 #define WDCC_SECURITY_ERASE_UNIT 0xf4
142 #define WDCC_SECURITY_FREEZE 0xf5
143 #define WDCC_SECURITY_DISABLE_PASSWORD 0xf6
144
145 /* Big Drive support */
146 #define WDCC_READ_EXT 0x24 /* read 48-bit addressing */
147 #define WDCC_WRITE_EXT 0x34 /* write 48-bit addressing */
148
149 #define WDCC_READMULTI_EXT 0x29 /* read multiple 48-bit addressing */
150 #define WDCC_WRITEMULTI_EXT 0x39 /* write multiple 48-bit addressing */
151
152 #define WDCC_READDMA_EXT 0x25 /* read 48-bit addressing with DMA */
153 #define WDCC_WRITEDMA_EXT 0x35 /* write 48-bit addressing with DMA */
154 #define WDCC_WRITEDMA_FUA_EXT 0x3d /* write 48-bit addr with DMA & FUA */
155
156 #if defined(_KERNEL) || defined(_STANDALONE)
157 #include <dev/ata/ataconf.h>
158
159 /* Convert a 32-bit command to a 48-bit command. */
160 static __inline int
161 atacmd_to48(int cmd32)
162 {
163 switch (cmd32) {
164 case WDCC_READ:
165 return WDCC_READ_EXT;
166 case WDCC_WRITE:
167 return WDCC_WRITE_EXT;
168 case WDCC_READMULTI:
169 return WDCC_READMULTI_EXT;
170 case WDCC_WRITEMULTI:
171 return WDCC_WRITEMULTI_EXT;
172 #if NATA_DMA
173 case WDCC_READDMA:
174 return WDCC_READDMA_EXT;
175 case WDCC_WRITEDMA:
176 return WDCC_WRITEDMA_EXT;
177 #endif
178 default:
179 panic("atacmd_to48: illegal 32-bit command: %d", cmd32);
180 /* NOTREACHED */
181 }
182 }
183 #endif /* _KERNEL || _STANDALONE */
184
185 /* Native SATA command queueing */
186 #define WDCC_READ_FPDMA_QUEUED 0x60 /* SATA native queued read (48bit) */
187 #define WDCC_WRITE_FPDMA_QUEUED 0x61 /* SATA native queued write (48bit) */
188
189 #ifdef _KERNEL
190 /* Convert a 32-bit command to a Native SATA Queued command. */
191 static __inline int
192 atacmd_tostatq(int cmd32)
193 {
194 switch (cmd32) {
195 case WDCC_READDMA:
196 return WDCC_READ_FPDMA_QUEUED;
197 case WDCC_WRITEDMA:
198 return WDCC_WRITE_FPDMA_QUEUED;
199 default:
200 panic("atacmd_tosataq: illegal 32-bit command: %d", cmd32);
201 /* NOTREACHED */
202 }
203 }
204 #endif /* _KERNEL */
205
206 /* Subcommands for SET_FEATURES (features register) */
207 #define WDSF_8BIT_PIO_EN 0x01
208 #define WDSF_WRITE_CACHE_EN 0x02
209 #define WDSF_SET_MODE 0x03
210 #define WDSF_REASSIGN_EN 0x04
211 #define WDSF_APM_EN 0x05
212 #define WDSF_PUIS_EN 0x06
213 #define WDSF_PUIS_SPIN_UP 0x07
214 #define WDSF_SATA_EN 0x10
215 #define WDSF_RETRY_DS 0x33
216 #define WDSF_AAM_EN 0x42
217 #define WDSF_SET_CACHE_SGMT 0x54
218 #define WDSF_READAHEAD_DS 0x55
219 #define WDSF_POD_DS 0x66
220 #define WDSF_ECC_DS 0x77
221 #define WDSF_WRITE_CACHE_DS 0x82
222 #define WDSF_REASSIGN_DS 0x84
223 #define WDSF_APM_DS 0x85
224 #define WDSF_PUIS_DS 0x86
225 #define WDSF_ECC_EN 0x88
226 #define WDSF_SATA_DS 0x90
227 #define WDSF_RETRY_EN 0x99
228 #define WDSF_SET_CURRENT 0x9a
229 #define WDSF_READAHEAD_EN 0xaa
230 #define WDSF_PREFETCH_SET 0xab
231 #define WDSF_AAM_DS 0xc2
232 #define WDSF_POD_EN 0xcc
233
234 /* Subcommands for WDSF_SATA (count register) */
235 #define WDSF_SATA_NONZERO_OFFSETS 0x01
236 #define WDSF_SATA_DMA_SETUP_AUTO 0x02
237 #define WDSF_SATA_DRIVE_PWR_MGMT 0x03
238 #define WDSF_SATA_IN_ORDER_DATA 0x04
239 #define WDSF_SATA_ASYNC_NOTIFY 0x05
240 #define WDSF_SATA_SW_STTNGS_PRS 0x06
241
242 /* Subcommands for SMART (features register) */
243 #define WDSM_RD_DATA 0xd0
244 #define WDSM_RD_THRESHOLDS 0xd1
245 #define WDSM_ATTR_AUTOSAVE_EN 0xd2
246 #define WDSM_SAVE_ATTR 0xd3
247 #define WDSM_EXEC_OFFL_IMM 0xd4
248 #define WDSM_RD_LOG 0xd5
249 #define WDSM_ENABLE_OPS 0xd8
250 #define WDSM_DISABLE_OPS 0xd9
251 #define WDSM_STATUS 0xda
252
253 #define WDSMART_CYL 0xc24f
254
255 /* parameters uploaded to count register for NCQ */
256 #define WDSC_PRIO_HIGH __BIT(15)
257 #define WDSC_PRIO_ISOCHRONOUS __BIT(14)
258 #define WDSC_PRIO_NORMAL 0x0000
259
260 /* parameters uploaded to device/heads register */
261 #define WDSD_IBM 0xa0 /* forced to 512 byte sector, ecc */
262 #define WDSD_CHS 0x00 /* cylinder/head/sector addressing */
263 #define WDSD_LBA 0x40 /* logical block addressing */
264 #define WDSD_FUA 0x80 /* Forced Unit Access (FUA) */
265
266 /* Commands for ATAPI devices */
267 #define ATAPI_CHECK_POWER_MODE 0xe5
268 #define ATAPI_EXEC_DRIVE_DIAGS 0x90
269 #define ATAPI_IDLE_IMMEDIATE 0xe1
270 #define ATAPI_NOP 0x00
271 #define ATAPI_PKT_CMD 0xa0
272 #define ATAPI_IDENTIFY_DEVICE 0xa1
273 #define ATAPI_SOFT_RESET 0x08
274 #define ATAPI_SLEEP 0xe6
275 #define ATAPI_STANDBY_IMMEDIATE 0xe0
276
277 /* Bytes used by ATAPI_PACKET_COMMAND (feature register) */
278 #define ATAPI_PKT_CMD_FTRE_DMA 0x01
279 #define ATAPI_PKT_CMD_FTRE_OVL 0x02
280
281 /* ireason */
282 #define WDCI_CMD 0x01 /* command(1) or data(0) */
283 #define WDCI_IN 0x02 /* transfer to(1) or from(0) the host */
284 #define WDCI_RELEASE 0x04 /* bus released until completion */
285
286 #define PHASE_CMDOUT (WDCS_DRQ | WDCI_CMD)
287 #define PHASE_DATAIN (WDCS_DRQ | WDCI_IN)
288 #define PHASE_DATAOUT (WDCS_DRQ)
289 #define PHASE_COMPLETED (WDCI_IN | WDCI_CMD)
290 #define PHASE_ABORTED (0)
291
292 /*
293 * Drive parameter structure for ATA/ATAPI.
294 * Bit fields: WDC_* : common to ATA/ATAPI
295 * ATA_* : ATA only
296 * ATAPI_* : ATAPI only.
297 */
298 struct ataparams {
299 /* drive info */
300 uint16_t atap_config; /* 0: general configuration */
301 #define WDC_CFG_CFA_MAGIC 0x848a
302 #define WDC_CFG_ATAPI 0x8000
303 #define ATA_CFG_REMOVABLE 0x0080
304 #define ATA_CFG_FIXED 0x0040
305 #define ATAPI_CFG_TYPE_MASK 0x1f00
306 #define ATAPI_CFG_TYPE(x) (((x) & ATAPI_CFG_TYPE_MASK) >> 8)
307 #define ATAPI_CFG_REMOV 0x0080
308 #define ATAPI_CFG_DRQ_MASK 0x0060
309 #define ATAPI_CFG_STD_DRQ 0x0000
310 #define ATAPI_CFG_IRQ_DRQ 0x0020
311 #define ATAPI_CFG_ACCEL_DRQ 0x0040
312 #define ATAPI_CFG_CMD_MASK 0x0003
313 #define ATAPI_CFG_CMD_12 0x0000
314 #define ATAPI_CFG_CMD_16 0x0001
315 /* words 1-9 are ATA only */
316 uint16_t atap_cylinders; /* 1: # of non-removable cylinders */
317 uint16_t __reserved1;
318 uint16_t atap_heads; /* 3: # of heads */
319 uint16_t __retired1[2]; /* 4-5: # of unform. bytes/track */
320 uint16_t atap_sectors; /* 6: # of sectors */
321 uint16_t __retired2[3];
322
323 uint8_t atap_serial[20]; /* 10-19: serial number */
324 uint16_t __retired3[2];
325 uint16_t __obsolete1;
326 uint8_t atap_revision[8]; /* 23-26: firmware revision */
327 uint8_t atap_model[40]; /* 27-46: model number */
328 uint16_t atap_multi; /* 47: maximum sectors per irq (ATA) */
329 uint16_t __reserved2;
330 uint16_t atap_capabilities1; /* 49: capability flags */
331 #define WDC_CAP_IORDY 0x0800
332 #define WDC_CAP_IORDY_DSBL 0x0400
333 #define WDC_CAP_LBA 0x0200
334 #define WDC_CAP_DMA 0x0100
335 #define ATA_CAP_STBY 0x2000
336 #define ATAPI_CAP_INTERL_DMA 0x8000
337 #define ATAPI_CAP_CMD_QUEUE 0x4000
338 #define ATAPI_CAP_OVERLP 0X2000
339 #define ATAPI_CAP_ATA_RST 0x1000
340 uint16_t atap_capabilities2; /* 50: capability flags (ATA) */
341 #if BYTE_ORDER == LITTLE_ENDIAN
342 uint8_t __junk2;
343 uint8_t atap_oldpiotiming; /* 51: old PIO timing mode */
344 uint8_t __junk3;
345 uint8_t atap_olddmatiming; /* 52: old DMA timing mode (ATA) */
346 #else
347 uint8_t atap_oldpiotiming; /* 51: old PIO timing mode */
348 uint8_t __junk2;
349 uint8_t atap_olddmatiming; /* 52: old DMA timing mode (ATA) */
350 uint8_t __junk3;
351 #endif
352 uint16_t atap_extensions; /* 53: extensions supported */
353 #define WDC_EXT_UDMA_MODES 0x0004
354 #define WDC_EXT_MODES 0x0002
355 #define WDC_EXT_GEOM 0x0001
356 /* words 54-62 are ATA only */
357 uint16_t atap_curcylinders; /* 54: current logical cylinders */
358 uint16_t atap_curheads; /* 55: current logical heads */
359 uint16_t atap_cursectors; /* 56: current logical sectors/tracks */
360 uint16_t atap_curcapacity[2]; /* 57-58: current capacity */
361 uint16_t atap_curmulti; /* 59: current multi-sector setting */
362 #define WDC_MULTI_VALID 0x0100
363 #define WDC_MULTI_MASK 0x00ff
364 uint16_t atap_capacity[2]; /* 60-61: total capacity (LBA only) */
365 uint16_t __retired4;
366 #if BYTE_ORDER == LITTLE_ENDIAN
367 uint8_t atap_dmamode_supp; /* 63: multiword DMA mode supported */
368 uint8_t atap_dmamode_act; /* multiword DMA mode active */
369 uint8_t atap_piomode_supp; /* 64: PIO mode supported */
370 uint8_t __junk4;
371 #else
372 uint8_t atap_dmamode_act; /* multiword DMA mode active */
373 uint8_t atap_dmamode_supp; /* 63: multiword DMA mode supported */
374 uint8_t __junk4;
375 uint8_t atap_piomode_supp; /* 64: PIO mode supported */
376 #endif
377 uint16_t atap_dmatiming_mimi; /* 65: minimum DMA cycle time */
378 uint16_t atap_dmatiming_recom; /* 66: recommended DMA cycle time */
379 uint16_t atap_piotiming; /* 67: mini PIO cycle time without FC */
380 uint16_t atap_piotiming_iordy; /* 68: mini PIO cycle time with IORDY FC */
381 uint16_t __reserved3[2];
382 /* words 71-72 are ATAPI only */
383 uint16_t atap_pkt_br; /* 71: time (ns) to bus release */
384 uint16_t atap_pkt_bsyclr; /* 72: tme to clear BSY after service */
385 uint16_t __reserved4[2];
386 uint16_t atap_queuedepth; /* 75: */
387 #define WDC_QUEUE_DEPTH_MASK 0x1F
388 uint16_t atap_sata_caps; /* 76: */
389 #define SATA_SIGNAL_GEN1 0x02
390 #define SATA_SIGNAL_GEN2 0x04
391 #define SATA_SIGNAL_GEN3 0x08
392 #define SATA_NATIVE_CMDQ 0x0100 /* supp. NCQ feature set */
393 #define SATA_HOST_PWR_MGMT 0x0200 /* supp. host-init. pwr mngmt reqs */
394 #define SATA_PHY_EVNT_CNT 0x0400 /* supp. SATA Phy Event Counters log */
395 #define SATA_UNLOAD_W_NCQ 0x0800 /* supp. unload w/ NCQ commands act */
396 #define SATA_NCQ_PRIO 0x1000 /* supp. NCQ priority information */
397 uint16_t atap_sata_reserved; /* 77: */
398 uint16_t atap_sata_features_supp; /* 78: */
399 #define SATA_NONZERO_OFFSETS 0x02
400 #define SATA_DMA_SETUP_AUTO 0x04
401 #define SATA_DRIVE_PWR_MGMT 0x08
402 #define SATA_IN_ORDER_DATA 0x10
403 #define SATA_SW_STTNGS_PRS 0x40
404 uint16_t atap_sata_features_en; /* 79: */
405 uint16_t atap_ata_major; /* 80: Major version number */
406 #define WDC_VER_ATA1 0x0002
407 #define WDC_VER_ATA2 0x0004
408 #define WDC_VER_ATA3 0x0008
409 #define WDC_VER_ATA4 0x0010
410 #define WDC_VER_ATA5 0x0020
411 #define WDC_VER_ATA6 0x0040
412 #define WDC_VER_ATA7 0x0080
413 #define WDC_VER_ATA8 0x0100
414 uint16_t atap_ata_minor; /* 81: Minor version number */
415 uint16_t atap_cmd_set1; /* 82: command set supported */
416 #define WDC_CMD1_NOP 0x4000 /* NOP */
417 #define WDC_CMD1_RB 0x2000 /* READ BUFFER */
418 #define WDC_CMD1_WB 0x1000 /* WRITE BUFFER */
419 /* 0x0800 Obsolete */
420 #define WDC_CMD1_HPA 0x0400 /* Host Protected Area */
421 #define WDC_CMD1_DVRST 0x0200 /* DEVICE RESET */
422 #define WDC_CMD1_SRV 0x0100 /* SERVICE */
423 #define WDC_CMD1_RLSE 0x0080 /* release interrupt */
424 #define WDC_CMD1_AHEAD 0x0040 /* look-ahead */
425 #define WDC_CMD1_CACHE 0x0020 /* write cache */
426 #define WDC_CMD1_PKT 0x0010 /* PACKET */
427 #define WDC_CMD1_PM 0x0008 /* Power Management */
428 #define WDC_CMD1_REMOV 0x0004 /* Removable Media */
429 #define WDC_CMD1_SEC 0x0002 /* Security Mode */
430 #define WDC_CMD1_SMART 0x0001 /* SMART */
431 uint16_t atap_cmd_set2; /* 83: command set supported */
432 #define ATA_CMD2_FCE 0x2000 /* FLUSH CACHE EXT */
433 #define WDC_CMD2_FC 0x1000 /* FLUSH CACHE */
434 #define WDC_CMD2_DCO 0x0800 /* Device Configuration Overlay */
435 #define ATA_CMD2_LBA48 0x0400 /* 48-bit Address */
436 #define WDC_CMD2_AAM 0x0200 /* Automatic Acoustic Management */
437 #define WDC_CMD2_SM 0x0100 /* SET MAX security extension */
438 #define WDC_CMD2_SFREQ 0x0040 /* SET FEATURE is required
439 to spin-up after power-up */
440 #define WDC_CMD2_PUIS 0x0020 /* Power-Up In Standby */
441 #define WDC_CMD2_RMSN 0x0010 /* Removable Media Status Notify */
442 #define ATA_CMD2_APM 0x0008 /* Advanced Power Management */
443 #define ATA_CMD2_CFA 0x0004 /* CFA */
444 #define ATA_CMD2_RWQ 0x0002 /* READ/WRITE DMA QUEUED */
445 #define WDC_CMD2_DM 0x0001 /* DOWNLOAD MICROCODE */
446 uint16_t atap_cmd_ext; /* 84: command/features supp. ext. */
447 #define ATA_CMDE_TLCONT 0x1000 /* Time-limited R/W Continuous */
448 #define ATA_CMDE_TL 0x0800 /* Time-limited R/W */
449 #define ATA_CMDE_URGW 0x0400 /* URG for WRITE STREAM DMA/PIO */
450 #define ATA_CMDE_URGR 0x0200 /* URG for READ STREAM DMA/PIO */
451 #define ATA_CMDE_WWN 0x0100 /* World Wide name */
452 #define ATA_CMDE_WQFE 0x0080 /* WRITE DMA QUEUED FUA EXT */
453 #define ATA_CMDE_WFE 0x0040 /* WRITE DMA/MULTIPLE FUA EXT */
454 #define ATA_CMDE_GPL 0x0020 /* General Purpose Logging */
455 #define ATA_CMDE_STREAM 0x0010 /* Streaming */
456 #define ATA_CMDE_MCPTC 0x0008 /* Media Card Pass Through Cmd */
457 #define ATA_CMDE_MS 0x0004 /* Media serial number */
458 #define ATA_CMDE_SST 0x0002 /* SMART self-test */
459 #define ATA_CMDE_SEL 0x0001 /* SMART error logging */
460 uint16_t atap_cmd1_en; /* 85: cmd/features enabled */
461 /* bits are the same as atap_cmd_set1 */
462 uint16_t atap_cmd2_en; /* 86: cmd/features enabled */
463 /* bits are the same as atap_cmd_set2 */
464 uint16_t atap_cmd_def; /* 87: cmd/features default */
465 #if BYTE_ORDER == LITTLE_ENDIAN
466 uint8_t atap_udmamode_supp; /* 88: Ultra-DMA mode supported */
467 uint8_t atap_udmamode_act; /* Ultra-DMA mode active */
468 #else
469 uint8_t atap_udmamode_act; /* Ultra-DMA mode active */
470 uint8_t atap_udmamode_supp; /* 88: Ultra-DMA mode supported */
471 #endif
472 /* 89-92 are ATA-only */
473 uint16_t atap_seu_time; /* 89: Sec. Erase Unit compl. time */
474 uint16_t atap_eseu_time; /* 90: Enhanced SEU compl. time */
475 uint16_t atap_apm_val; /* 91: current APM value */
476 uint16_t __reserved5[8]; /* 92-99: reserved */
477 uint16_t atap_max_lba[4]; /* 100-103: Max. user LBA addr */
478 uint16_t __reserved6; /* 104: reserved */
479 uint16_t max_dsm_blocks; /* 105: DSM (ATA-8/ACS-2) */
480 uint16_t atap_secsz; /* 106: physical/logical sector size */
481 #define ATA_SECSZ_VALID_MASK 0xc000
482 #define ATA_SECSZ_VALID 0x4000
483 #define ATA_SECSZ_LPS 0x2000 /* long physical sectors */
484 #define ATA_SECSZ_LLS 0x1000 /* long logical sectors */
485 #define ATA_SECSZ_LPS_SZMSK 0x000f /* 2**N logical per physical */
486 uint16_t atap_iso7779_isd; /* 107: ISO 7779 inter-seek delay */
487 uint16_t atap_wwn[4]; /* 108-111: World Wide Name */
488 uint16_t __reserved7[5]; /* 112-116 */
489 uint16_t atap_lls_secsz[2]; /* 117-118: long logical sector size */
490 uint16_t __reserved8[8]; /* 119-126 */
491 uint16_t atap_rmsn_supp; /* 127: remov. media status notif. */
492 #define WDC_RMSN_SUPP_MASK 0x0003
493 #define WDC_RMSN_SUPP 0x0001
494 uint16_t atap_sec_st; /* 128: security status */
495 #define WDC_SEC_LEV_MAX 0x0100
496 #define WDC_SEC_ESE_SUPP 0x0020
497 #define WDC_SEC_EXP 0x0010
498 #define WDC_SEC_FROZEN 0x0008
499 #define WDC_SEC_LOCKED 0x0004
500 #define WDC_SEC_EN 0x0002
501 #define WDC_SEC_SUPP 0x0001
502 uint16_t __reserved9[31]; /* 129-159: vendor specific */
503 uint16_t atap_cfa_power; /* 160: CFA powermode */
504 #define ATA_CFA_MAX_MASK 0x0fff
505 #define ATA_CFA_MODE1_DIS 0x1000 /* CFA Mode 1 Disabled */
506 #define ATA_CFA_MODE1_REQ 0x2000 /* CFA Mode 1 Required */
507 #define ATA_CFA_WORD160 0x8000 /* Word 160 supported */
508 uint16_t __reserved10[8]; /* 161-168: reserved for CFA */
509 uint16_t support_dsm; /* 169: DSM (ATA-8/ACS-2) */
510 #define ATA_SUPPORT_DSM_TRIM 0x0001
511 uint16_t __reserved10a[6]; /* 170-175: reserved for CFA */
512 uint8_t atap_media_serial[60]; /* 176-205: media serial number */
513 uint16_t __reserved11[3]; /* 206-208: */
514 uint16_t atap_logical_align; /* 209: logical/physical alignment */
515 #define ATA_LA_VALID_MASK 0xc000
516 #define ATA_LA_VALID 0x4000
517 #define ATA_LA_MASK 0x3fff /* offset of sector LBA 0 in PBA 0 */
518 uint16_t __reserved12[45]; /* 210-254: */
519 uint16_t atap_integrity; /* 255: Integrity word */
520 #define WDC_INTEGRITY_MAGIC_MASK 0x00ff
521 #define WDC_INTEGRITY_MAGIC 0x00a5
522 };
523
524 /*
525 * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
526 * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
527 */
528 #define WDSM_ATTR_ADVISORY 1
529
530 /*
531 * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
532 * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
533 */
534 #define WDSM_ATTR_COLLECTIVE 2
535
536 /*
537 * ATA SMART attributes
538 */
539
540 struct ata_smart_attr {
541 uint8_t id; /* attribute id number */
542 uint16_t flags;
543 uint8_t value; /* attribute value */
544 uint8_t worst;
545 uint8_t raw[6];
546 uint8_t reserved;
547 } __packed;
548
549 struct ata_smart_attributes {
550 uint16_t data_structure_revision;
551 struct ata_smart_attr attributes[30];
552 uint8_t offline_data_collection_status;
553 uint8_t self_test_exec_status;
554 uint16_t total_time_to_complete_off_line;
555 uint8_t vendor_specific_366;
556 uint8_t offline_data_collection_capability;
557 uint16_t smart_capability;
558 uint8_t errorlog_capability;
559 uint8_t vendor_specific_371;
560 uint8_t short_test_completion_time;
561 uint8_t extend_test_completion_time;
562 uint8_t reserved_374_385[12];
563 uint8_t vendor_specific_386_509[125];
564 int8_t checksum;
565 } __packed;
566
567 struct ata_smart_thresh {
568 uint8_t id;
569 uint8_t value;
570 uint8_t reserved[10];
571 } __packed;
572
573 struct ata_smart_thresholds {
574 uint16_t data_structure_revision;
575 struct ata_smart_thresh thresholds[30];
576 uint8_t reserved[18];
577 uint8_t vendor_specific[131];
578 int8_t checksum;
579 } __packed;
580
581 struct ata_smart_selftest {
582 uint8_t number;
583 uint8_t status;
584 uint16_t time_stamp;
585 uint8_t failure_check_point;
586 uint32_t lba_first_error;
587 uint8_t vendor_specific[15];
588 } __packed;
589
590 struct ata_smart_selftestlog {
591 uint16_t data_structure_revision;
592 struct ata_smart_selftest log_entries[21];
593 uint8_t vendorspecific[2];
594 uint8_t mostrecenttest;
595 uint8_t reserved[2];
596 uint8_t checksum;
597 } __packed;
598
599 #endif /* _DEV_ATA_ATAREG_H_ */
600