atavar.h revision 1.19 1 1.19 bouyer /* $NetBSD: atavar.h,v 1.19 2001/04/25 17:53:27 bouyer Exp $ */
2 1.2 bouyer
3 1.2 bouyer /*
4 1.2 bouyer * Copyright (c) 1998 Manuel Bouyer.
5 1.2 bouyer *
6 1.2 bouyer * Redistribution and use in source and binary forms, with or without
7 1.2 bouyer * modification, are permitted provided that the following conditions
8 1.2 bouyer * are met:
9 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.2 bouyer * notice, this list of conditions and the following disclaimer.
11 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.2 bouyer * documentation and/or other materials provided with the distribution.
14 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.2 bouyer * must display the following acknowledgement:
16 1.2 bouyer * This product includes software developed by the University of
17 1.2 bouyer * California, Berkeley and its contributors.
18 1.2 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.2 bouyer * may be used to endorse or promote products derived from this software
20 1.2 bouyer * without specific prior written permission.
21 1.2 bouyer *
22 1.18 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.18 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.18 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.18 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.18 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.18 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.18 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.18 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.18 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.18 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.2 bouyer *
33 1.2 bouyer */
34 1.2 bouyer
35 1.2 bouyer /* Hight-level functions and structures used by both ATA and ATAPI devices */
36 1.2 bouyer
37 1.2 bouyer /* Datas common to drives and controller drivers */
38 1.2 bouyer struct ata_drive_datas {
39 1.2 bouyer u_int8_t drive; /* drive number */
40 1.10 bouyer int8_t ata_vers; /* ATA version supported */
41 1.7 bouyer u_int16_t drive_flags; /* bitmask for drives present/absent and cap */
42 1.13 bouyer #define DRIVE_ATA 0x0001
43 1.13 bouyer #define DRIVE_ATAPI 0x0002
44 1.13 bouyer #define DRIVE_OLD 0x0004
45 1.13 bouyer #define DRIVE (DRIVE_ATA|DRIVE_ATAPI|DRIVE_OLD)
46 1.13 bouyer #define DRIVE_CAP32 0x0008
47 1.13 bouyer #define DRIVE_DMA 0x0010
48 1.13 bouyer #define DRIVE_UDMA 0x0020
49 1.13 bouyer #define DRIVE_MODE 0x0040 /* the drive reported its mode */
50 1.13 bouyer #define DRIVE_RESET 0x0080 /* reset the drive state at next xfer */
51 1.13 bouyer #define DRIVE_DMAERR 0x0100 /* Udma transfer had crc error, don't try DMA */
52 1.2 bouyer /*
53 1.2 bouyer * Current setting of drive's PIO, DMA and UDMA modes.
54 1.2 bouyer * Is initialised by the disks drivers at attach time, and may be
55 1.2 bouyer * changed later by the controller's code if needed
56 1.2 bouyer */
57 1.2 bouyer u_int8_t PIO_mode; /* Current setting of drive's PIO mode */
58 1.2 bouyer u_int8_t DMA_mode; /* Current setting of drive's DMA mode */
59 1.2 bouyer u_int8_t UDMA_mode; /* Current setting of drive's UDMA mode */
60 1.7 bouyer /* Supported modes for this drive */
61 1.7 bouyer u_int8_t PIO_cap; /* supported drive's PIO mode */
62 1.7 bouyer u_int8_t DMA_cap; /* supported drive's DMA mode */
63 1.7 bouyer u_int8_t UDMA_cap; /* supported drive's UDMA mode */
64 1.2 bouyer /*
65 1.16 bouyer * Drive state.
66 1.2 bouyer * This is reset to 0 after a channel reset.
67 1.2 bouyer */
68 1.2 bouyer u_int8_t state;
69 1.16 bouyer #define RESET 0
70 1.16 bouyer #define RECAL 1
71 1.16 bouyer #define RECAL_WAIT 2
72 1.16 bouyer #define PIOMODE 3
73 1.16 bouyer #define PIOMODE_WAIT 4
74 1.16 bouyer #define DMAMODE 5
75 1.16 bouyer #define DMAMODE_WAIT 6
76 1.16 bouyer #define GEOMETRY 7
77 1.16 bouyer #define GEOMETRY_WAIT 8
78 1.16 bouyer #define MULTIMODE 9
79 1.16 bouyer #define MULTIMODE_WAIT 10
80 1.16 bouyer #define READY 11
81 1.2 bouyer
82 1.15 bouyer /* numbers of xfers and DMA errs. Used by ata_dmaerr() */
83 1.9 bouyer u_int8_t n_dmaerrs;
84 1.15 bouyer u_int32_t n_xfers;
85 1.15 bouyer /* Downgrade after NERRS_MAX errors in at most NXFER xfers */
86 1.15 bouyer #define NERRS_MAX 4
87 1.15 bouyer #define NXFER 4000
88 1.9 bouyer
89 1.2 bouyer struct device *drv_softc; /* ATA drives softc, if any */
90 1.2 bouyer void* chnl_softc; /* channel softc */
91 1.2 bouyer };
92 1.2 bouyer
93 1.2 bouyer /* ATA/ATAPI common attachement datas */
94 1.17 augustss /*
95 1.17 augustss * XXX Small hack alert
96 1.17 augustss * NOTE: The first field of struct ata_atapi_attach is shared with
97 1.19 bouyer * dev/scspi/scsipiconf.h's struct scsipi_channel. This allows
98 1.17 augustss * atapibus and scsibus to attach to the same device.
99 1.17 augustss */
100 1.2 bouyer struct ata_atapi_attach {
101 1.2 bouyer u_int8_t aa_type; /* Type of device */
102 1.17 augustss /*#define T_SCSI 0*/
103 1.2 bouyer #define T_ATAPI 1
104 1.17 augustss #define T_ATA 2
105 1.2 bouyer u_int8_t aa_channel; /* controller's channel */
106 1.2 bouyer u_int8_t aa_openings; /* Number of simultaneous commands possible */
107 1.2 bouyer struct ata_drive_datas *aa_drv_data;
108 1.2 bouyer void *aa_bus_private; /* infos specifics to this bus */
109 1.2 bouyer };
110 1.2 bouyer
111 1.7 bouyer /* User config flags that force (or disable) the use of a mode */
112 1.7 bouyer #define ATA_CONFIG_PIO_MODES 0x0007
113 1.7 bouyer #define ATA_CONFIG_PIO_SET 0x0008
114 1.7 bouyer #define ATA_CONFIG_PIO_OFF 0
115 1.7 bouyer #define ATA_CONFIG_DMA_MODES 0x0070
116 1.7 bouyer #define ATA_CONFIG_DMA_SET 0x0080
117 1.7 bouyer #define ATA_CONFIG_DMA_DISABLE 0x0070
118 1.7 bouyer #define ATA_CONFIG_DMA_OFF 4
119 1.7 bouyer #define ATA_CONFIG_UDMA_MODES 0x0700
120 1.7 bouyer #define ATA_CONFIG_UDMA_SET 0x0800
121 1.7 bouyer #define ATA_CONFIG_UDMA_DISABLE 0x0700
122 1.7 bouyer #define ATA_CONFIG_UDMA_OFF 8
123 1.2 bouyer
124 1.2 bouyer /*
125 1.2 bouyer * ATA/ATAPI commands description
126 1.2 bouyer *
127 1.2 bouyer * This structure defines the interface between the ATA/ATAPI device driver
128 1.2 bouyer * and the controller for short commands. It contains the command's parameter,
129 1.2 bouyer * the len of data's to read/write (if any), and a function to call upon
130 1.2 bouyer * completion.
131 1.2 bouyer * If no sleep is allowed, the driver can poll for command completion.
132 1.2 bouyer * Once the command completed, if the error registed is valid, the flag
133 1.2 bouyer * AT_ERROR is set and the error register value is copied to r_error .
134 1.2 bouyer * A separate interface is needed for read/write or ATAPI packet commands
135 1.2 bouyer * (which need multiple interrupts per commands).
136 1.2 bouyer */
137 1.2 bouyer struct wdc_command {
138 1.2 bouyer u_int8_t r_command; /* Parameters to upload to registers */
139 1.2 bouyer u_int8_t r_head;
140 1.2 bouyer u_int16_t r_cyl;
141 1.2 bouyer u_int8_t r_sector;
142 1.2 bouyer u_int8_t r_count;
143 1.2 bouyer u_int8_t r_precomp;
144 1.2 bouyer u_int8_t r_st_bmask; /* status register mask to wait for before command */
145 1.2 bouyer u_int8_t r_st_pmask; /* status register mask to wait for after command */
146 1.2 bouyer u_int8_t r_error; /* error register after command done */
147 1.2 bouyer volatile u_int16_t flags;
148 1.2 bouyer #define AT_READ 0x0001 /* There is data to read */
149 1.2 bouyer #define AT_WRITE 0x0002 /* There is data to write (excl. with AT_READ) */
150 1.2 bouyer #define AT_WAIT 0x0008 /* wait in controller code for command completion */
151 1.2 bouyer #define AT_POLL 0x0010 /* poll for command completion (no interrupts) */
152 1.2 bouyer #define AT_DONE 0x0020 /* command is done */
153 1.2 bouyer #define AT_ERROR 0x0040 /* command is done with error */
154 1.8 bouyer #define AT_TIMEOU 0x0080 /* command timed out */
155 1.8 bouyer #define AT_DF 0x0100 /* Drive fault */
156 1.8 bouyer #define AT_READREG 0x0200 /* Read registers on completion */
157 1.2 bouyer int timeout; /* timeout (in ms) */
158 1.2 bouyer void *data; /* Data buffer address */
159 1.2 bouyer int bcount; /* number of bytes to transfer */
160 1.2 bouyer void (*callback) __P((void*)); /* command to call once command completed */
161 1.2 bouyer void *callback_arg; /* argument passed to *callback() */
162 1.2 bouyer };
163 1.2 bouyer
164 1.2 bouyer int wdc_exec_command __P((struct ata_drive_datas *, struct wdc_command*));
165 1.2 bouyer #define WDC_COMPLETE 0x01
166 1.2 bouyer #define WDC_QUEUED 0x02
167 1.2 bouyer #define WDC_TRY_AGAIN 0x03
168 1.2 bouyer
169 1.2 bouyer void wdc_probe_caps __P((struct ata_drive_datas*));
170 1.9 bouyer int wdc_downgrade_mode __P((struct ata_drive_datas*));
171 1.2 bouyer
172 1.2 bouyer void wdc_reset_channel __P((struct ata_drive_datas *));
173 1.5 thorpej
174 1.5 thorpej int wdc_ata_addref __P((struct ata_drive_datas *));
175 1.5 thorpej void wdc_ata_delref __P((struct ata_drive_datas *));
176 1.14 enami void wdc_ata_kill_pending __P((struct ata_drive_datas *));
177 1.2 bouyer
178 1.2 bouyer struct ataparams;
179 1.2 bouyer int ata_get_params __P((struct ata_drive_datas*, u_int8_t,
180 1.2 bouyer struct ataparams *));
181 1.2 bouyer int ata_set_mode __P((struct ata_drive_datas*, u_int8_t, u_int8_t));
182 1.2 bouyer /* return code for these cmds */
183 1.2 bouyer #define CMD_OK 0
184 1.2 bouyer #define CMD_ERR 1
185 1.2 bouyer #define CMD_AGAIN 2
186 1.10 bouyer
187 1.15 bouyer void ata_dmaerr __P((struct ata_drive_datas *));
188 1.10 bouyer void ata_perror __P((struct ata_drive_datas *, int, char *));
189