atavar.h revision 1.29 1 /* $NetBSD: atavar.h,v 1.29 2003/10/08 10:58:12 bouyer Exp $ */
2
3 /*
4 * Copyright (c) 1998, 2001 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Manuel Bouyer.
17 * 4. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 */
32
33 /* Hight-level functions and structures used by both ATA and ATAPI devices */
34
35 /* Datas common to drives and controller drivers */
36 struct ata_drive_datas {
37 u_int8_t drive; /* drive number */
38 int8_t ata_vers; /* ATA version supported */
39 u_int16_t drive_flags; /* bitmask for drives present/absent and cap */
40 #define DRIVE_ATA 0x0001
41 #define DRIVE_ATAPI 0x0002
42 #define DRIVE_OLD 0x0004
43 #define DRIVE (DRIVE_ATA|DRIVE_ATAPI|DRIVE_OLD)
44 #define DRIVE_CAP32 0x0008
45 #define DRIVE_DMA 0x0010
46 #define DRIVE_UDMA 0x0020
47 #define DRIVE_MODE 0x0040 /* the drive reported its mode */
48 #define DRIVE_RESET 0x0080 /* reset the drive state at next xfer */
49 #define DRIVE_DMAERR 0x0100 /* Udma transfer had crc error, don't try DMA */
50 #define DRIVE_ATAPIST 0x0100 /* device is an ATAPI tape drive */
51 /*
52 * Current setting of drive's PIO, DMA and UDMA modes.
53 * Is initialised by the disks drivers at attach time, and may be
54 * changed later by the controller's code if needed
55 */
56 u_int8_t PIO_mode; /* Current setting of drive's PIO mode */
57 u_int8_t DMA_mode; /* Current setting of drive's DMA mode */
58 u_int8_t UDMA_mode; /* Current setting of drive's UDMA mode */
59 /* Supported modes for this drive */
60 u_int8_t PIO_cap; /* supported drive's PIO mode */
61 u_int8_t DMA_cap; /* supported drive's DMA mode */
62 u_int8_t UDMA_cap; /* supported drive's UDMA mode */
63 /*
64 * Drive state.
65 * This is reset to 0 after a channel reset.
66 */
67 u_int8_t state;
68 #define RESET 0
69 #define READY 1
70
71 /* numbers of xfers and DMA errs. Used by ata_dmaerr() */
72 u_int8_t n_dmaerrs;
73 u_int32_t n_xfers;
74 /* Downgrade after NERRS_MAX errors in at most NXFER xfers */
75 #define NERRS_MAX 4
76 #define NXFER 4000
77
78 struct device *drv_softc; /* ATA drives softc, if any */
79 void *chnl_softc; /* channel softc */
80 };
81
82 /* User config flags that force (or disable) the use of a mode */
83 #define ATA_CONFIG_PIO_MODES 0x0007
84 #define ATA_CONFIG_PIO_SET 0x0008
85 #define ATA_CONFIG_PIO_OFF 0
86 #define ATA_CONFIG_DMA_MODES 0x0070
87 #define ATA_CONFIG_DMA_SET 0x0080
88 #define ATA_CONFIG_DMA_DISABLE 0x0070
89 #define ATA_CONFIG_DMA_OFF 4
90 #define ATA_CONFIG_UDMA_MODES 0x0700
91 #define ATA_CONFIG_UDMA_SET 0x0800
92 #define ATA_CONFIG_UDMA_DISABLE 0x0700
93 #define ATA_CONFIG_UDMA_OFF 8
94
95 /*
96 * ATA/ATAPI commands description
97 *
98 * This structure defines the interface between the ATA/ATAPI device driver
99 * and the controller for short commands. It contains the command's parameter,
100 * the len of data's to read/write (if any), and a function to call upon
101 * completion.
102 * If no sleep is allowed, the driver can poll for command completion.
103 * Once the command completed, if the error registed is valid, the flag
104 * AT_ERROR is set and the error register value is copied to r_error .
105 * A separate interface is needed for read/write or ATAPI packet commands
106 * (which need multiple interrupts per commands).
107 */
108 struct wdc_command {
109 u_int8_t r_command; /* Parameters to upload to registers */
110 u_int8_t r_head;
111 u_int16_t r_cyl;
112 u_int8_t r_sector;
113 u_int8_t r_count;
114 u_int8_t r_precomp;
115 u_int8_t r_st_bmask; /* status register mask to wait for before command */
116 u_int8_t r_st_pmask; /* status register mask to wait for after command */
117 u_int8_t r_error; /* error register after command done */
118 volatile u_int16_t flags;
119 #define AT_READ 0x0001 /* There is data to read */
120 #define AT_WRITE 0x0002 /* There is data to write (excl. with AT_READ) */
121 #define AT_WAIT 0x0008 /* wait in controller code for command completion */
122 #define AT_POLL 0x0010 /* poll for command completion (no interrupts) */
123 #define AT_DONE 0x0020 /* command is done */
124 #define AT_XFDONE 0x0040 /* data xfer is done */
125 #define AT_ERROR 0x0080 /* command is done with error */
126 #define AT_TIMEOU 0x0100 /* command timed out */
127 #define AT_DF 0x0200 /* Drive fault */
128 #define AT_READREG 0x0400 /* Read registers on completion */
129 int timeout; /* timeout (in ms) */
130 void *data; /* Data buffer address */
131 int bcount; /* number of bytes to transfer */
132 void (*callback) __P((void *)); /* command to call once command completed */
133 void *callback_arg; /* argument passed to *callback() */
134 };
135
136 /*
137 * If WDSM_ATTR_ADVISORY, device exceeded intended design life period.
138 * If not WDSM_ATTR_ADVISORY, imminent data loss predicted.
139 */
140 #define WDSM_ATTR_ADVISORY 1
141 /*
142 * If WDSM_ATTR_COLLECTIVE, attribute only updated in off-line testing.
143 * If not WDSM_ATTR_COLLECTIVE, attribute updated also in on-line testing.
144 */
145 #define WDSM_ATTR_COLLECTIVE 2
146
147 struct ata_smart_attr {
148 u_int8_t id; /* attribute id number */
149 u_int16_t flags;
150 u_int8_t value; /* attribute value */
151 u_int8_t vendor_specific[8];
152 } __attribute__((packed));
153
154 struct ata_smart_attributes {
155 u_int16_t data_structure_revision;
156 struct ata_smart_attr attributes[30];
157 u_int8_t offline_data_collection_status;
158 u_int8_t self_test_exec_status;
159 u_int16_t total_time_to_complete_off_line;
160 u_int8_t vendor_specific_366;
161 u_int8_t offline_data_collection_capability;
162 u_int16_t smart_capability;
163 u_int8_t errorlog_capability;
164 u_int8_t vendor_specific_371;
165 u_int8_t short_test_completion_time;
166 u_int8_t extend_test_completion_time;
167 u_int8_t reserved_374_385[12];
168 u_int8_t vendor_specific_386_509[125];
169 int8_t checksum;
170 } __attribute__((packed));
171
172 struct ata_smart_thresh {
173 u_int8_t id;
174 u_int8_t value;
175 u_int8_t reserved[10];
176 } __attribute__((packed));
177
178 struct ata_smart_thresholds {
179 u_int16_t data_structure_revision;
180 struct ata_smart_thresh thresholds[30];
181 u_int8_t reserved[18];
182 u_int8_t vendor_specific[131];
183 int8_t checksum;
184 } __attribute__((packed));
185
186 int wdc_downgrade_mode __P((struct ata_drive_datas *, int));
187
188 struct ataparams;
189 int ata_get_params __P((struct ata_drive_datas *, u_int8_t,
190 struct ataparams *));
191 int ata_set_mode __P((struct ata_drive_datas *, u_int8_t, u_int8_t));
192 /* return code for these cmds */
193 #define CMD_OK 0
194 #define CMD_ERR 1
195 #define CMD_AGAIN 2
196
197 void ata_dmaerr __P((struct ata_drive_datas *, int));
198