Home | History | Annotate | Line # | Download | only in bi
bireg.h revision 1.7.24.2
      1  1.7.24.1  skrll /*	$NetBSD: bireg.h,v 1.7.24.2 2004/09/18 14:45:26 skrll Exp $	*/
      2       1.1  ragge /*
      3       1.1  ragge  * Copyright (c) 1988 Regents of the University of California.
      4       1.1  ragge  * All rights reserved.
      5       1.1  ragge  *
      6       1.1  ragge  * This code is derived from software contributed to Berkeley by
      7       1.1  ragge  * Chris Torek.
      8       1.1  ragge  *
      9       1.1  ragge  * Redistribution and use in source and binary forms, with or without
     10       1.1  ragge  * modification, are permitted provided that the following conditions
     11       1.1  ragge  * are met:
     12       1.1  ragge  * 1. Redistributions of source code must retain the above copyright
     13       1.1  ragge  *    notice, this list of conditions and the following disclaimer.
     14       1.1  ragge  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1  ragge  *    notice, this list of conditions and the following disclaimer in the
     16       1.1  ragge  *    documentation and/or other materials provided with the distribution.
     17  1.7.24.1  skrll  * 3. Neither the name of the University nor the names of its contributors
     18       1.1  ragge  *    may be used to endorse or promote products derived from this software
     19       1.1  ragge  *    without specific prior written permission.
     20       1.1  ragge  *
     21       1.1  ragge  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     22       1.1  ragge  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     23       1.1  ragge  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24       1.1  ragge  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     25       1.1  ragge  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     26       1.1  ragge  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     27       1.1  ragge  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     28       1.1  ragge  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     29       1.1  ragge  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     30       1.1  ragge  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     31       1.1  ragge  * SUCH DAMAGE.
     32       1.1  ragge  *
     33       1.1  ragge  *	@(#)bireg.h	7.3 (Berkeley) 6/28/90
     34       1.1  ragge  */
     35       1.1  ragge 
     36       1.1  ragge /*
     37       1.1  ragge  * VAXBI node definitions.
     38       1.1  ragge  */
     39       1.1  ragge 
     40       1.1  ragge /*
     41       1.1  ragge  * BI node addresses
     42       1.1  ragge  */
     43       1.7  ragge #define	BI_NODESIZE	0x2000	/* Size of one BI node */
     44       1.7  ragge #define	BI_NODE(node)	(BI_NODESIZE * (node))
     45       1.4  ragge #define	BI_BASE(bi,nod)	((0x20000000 + (bi) * 0x2000000) + BI_NODE(nod))
     46       1.1  ragge #define	MAXNBI		16	/* Spec says there can be 16 anyway */
     47       1.1  ragge #define	NNODEBI		16	/* 16 nodes per BI */
     48       1.1  ragge 
     49       1.1  ragge #define	BI_PROBE	0x80000	/* CPU on 8200, NBIA on 8800 */
     50       1.1  ragge /*
     51       1.1  ragge  * BI nodes all start with BI interface registers (those on the BIIC chip).
     52       1.1  ragge  * These are followed with interface-specific registers.
     53       1.1  ragge  *
     54       1.1  ragge  * NB: This structure does NOT include the four GPRs (not anymore!)
     55       1.6  ragge  *
     56       1.6  ragge  * 990712: The structs not used anymore due to conversion to bus.h.
     57       1.1  ragge  */
     58       1.6  ragge #ifdef notdef
     59       1.1  ragge struct biiregs {
     60       1.1  ragge 	u_short	bi_dtype;	/* device type */
     61       1.1  ragge 	u_short	bi_revs;	/* revisions */
     62       1.1  ragge 	u_long	bi_csr;		/* control and status register */
     63       1.1  ragge 	u_long	bi_ber;		/* bus error register */
     64       1.1  ragge 	u_long	bi_eintrcsr;	/* error interrupt control register */
     65       1.1  ragge 	u_long	bi_intrdes;	/* interrupt destination register */
     66       1.1  ragge 				/* the rest are not required for all nodes */
     67       1.1  ragge 	u_long	bi_ipintrmsk;	/* IP interrupt mask register */
     68       1.1  ragge 	u_long	bi_fipsdes;	/* Force-Bit IPINTR/STOP destination reg */
     69       1.1  ragge 	u_long	bi_ipintrsrc;	/* IPINTR source register */
     70       1.1  ragge 	u_long	bi_sadr;	/* starting address register */
     71       1.1  ragge 	u_long	bi_eadr;	/* ending address register */
     72       1.1  ragge 	u_long	bi_bcicsr;	/* BCI control and status register */
     73       1.1  ragge 	u_long	bi_wstat;	/* write status register */
     74       1.1  ragge 	u_long	bi_fipscmd;	/* Force-Bit IPINTR/STOP command reg */
     75       1.1  ragge 	u_long	bi_xxx1[3];	/* unused */
     76       1.1  ragge 	u_long	bi_uintrcsr;	/* user interface interrupt control reg */
     77       1.1  ragge 	u_long	bi_xxx2[43];	/* unused */
     78       1.1  ragge /* although these are on the BIIC, their interpretation varies */
     79       1.1  ragge /*	u_long	bi_gpr[4]; */	/* general purpose registers */
     80       1.1  ragge };
     81       1.1  ragge 
     82       1.1  ragge /*
     83       1.1  ragge  * A generic BI node.
     84       1.1  ragge  */
     85       1.1  ragge struct bi_node {
     86       1.1  ragge 	struct	biiregs biic;	/* interface */
     87       1.1  ragge 	u_long	bi_xxx[1988];	/* pad to 8K */
     88       1.1  ragge };
     89       1.1  ragge 
     90       1.1  ragge /*
     91  1.7.24.1  skrll  * A CPU node.
     92       1.1  ragge  */
     93       1.1  ragge struct bi_cpu {
     94       1.1  ragge 	struct	biiregs biic;	/* interface chip */
     95       1.1  ragge 	u_long	bi_gpr[4];	/* gprs (unused) */
     96       1.1  ragge 	u_long	bi_sosr;	/* slave only status register */
     97       1.1  ragge 	u_long	bi_xxx[63];	/* pad */
     98       1.1  ragge 	u_long	bi_rxcd;	/* receive console data register */
     99       1.1  ragge };
    100       1.6  ragge #endif
    101       1.6  ragge 
    102       1.6  ragge #define	BIREG_DTYPE		0x00
    103       1.6  ragge #define	BIREG_VAXBICSR		0x04
    104       1.6  ragge #define	BIREG_BER		0x08
    105       1.6  ragge #define	BIREG_EINTRCSR		0x0c
    106       1.6  ragge #define	BIREG_INTRDES		0x10
    107       1.6  ragge #define	BIREG_IPINTRMSK		0x14
    108       1.6  ragge #define	BIREG_FIPSDES		0x18
    109       1.6  ragge #define	BIREG_IPINTRSRC		0x1c
    110       1.6  ragge #define	BIREG_SADR		0x20
    111       1.6  ragge #define	BIREG_EADR		0x24
    112       1.6  ragge #define	BIREG_BCICSR		0x28
    113       1.6  ragge #define	BIREG_WSTAT		0x2c
    114       1.6  ragge #define	BIREG_FIPSCMD		0x30
    115       1.6  ragge #define	BIREG_UINTRCSR		0x40
    116       1.1  ragge 
    117       1.1  ragge /* device types */
    118       1.1  ragge #define	BIDT_MS820	0x0001	/* MS820 memory board */
    119       1.3  ragge #define	BIDT_DRB32	0x0101	/* DRB32 (MFA) Supercomputer gateway */
    120       1.1  ragge #define	BIDT_DWBUA	0x0102	/* DWBUA Unibus adapter */
    121       1.3  ragge #define	BIDT_KLESI	0x0103	/* KLESI-B (DWBLA) adapter */
    122       1.3  ragge #define	BIDT_HSB70	0x4104	/* HSB70 */
    123  1.7.24.1  skrll #define	BIDT_KA820	0x0105	/* KA820 CPU */
    124       1.3  ragge #define	BIDT_DB88	0x0106	/* DB88 (NBI) adapter */
    125       1.3  ragge #define	BIDT_DWMBA	0x2107	/* XMI-BI (XBI) adapter */
    126       1.3  ragge #define	BIDT_DWMBB	0x0107	/* XMI-BI (XBI) adapter */
    127       1.1  ragge #define	BIDT_CIBCA	0x0108	/* Computer Interconnect adapter */
    128       1.3  ragge #define	BIDT_DMB32	0x0109	/* DMB32 (COMB) adapter */
    129       1.3  ragge #define	BIDT_BAA	0x010a	/* BAA */
    130       1.1  ragge #define	BIDT_CIBCI	0x010b	/* Computer Interconnect adapter (old) */
    131       1.3  ragge #define	BIDT_DEBNT	0x410b	/* (AIE_TK70) Ethernet+TK50/TBK70  */
    132       1.3  ragge #define	BIDT_KA800	0x010c	/* KA800 (ACP) slave processor */
    133       1.1  ragge #define	BIDT_KFBTA	0x410d	/* RD/RX disk controller */
    134       1.3  ragge #define	BIDT_KDB50	0x010e	/* KDB50 (BDA) disk controller */
    135       1.3  ragge #define	BIDT_DEBNK	0x410e	/* (AIE_TK) BI Ethernet (Lance) + TK50 */
    136       1.3  ragge #define	BIDT_DEBNA	0x410f	/* (AIE) BI Ethernet (Lance) adapter */
    137       1.3  ragge #define	BIDT_DEBNI	0x0118	/* (XNA) BI Ethernet adapter */
    138       1.3  ragge 
    139       1.1  ragge 
    140       1.1  ragge /* bits in bi_csr */
    141       1.1  ragge #define	BICSR_IREV(x)	((u_char)((x) >> 24))	/* VAXBI interface rev */
    142       1.1  ragge #define	BICSR_TYPE(x)	((u_char)((x) >> 16))	/* BIIC type */
    143       1.1  ragge #define	BICSR_HES	0x8000		/* hard error summary */
    144       1.1  ragge #define	BICSR_SES	0x4000		/* soft error summary */
    145       1.1  ragge #define	BICSR_INIT	0x2000		/* initialise node */
    146       1.1  ragge #define	BICSR_BROKE	0x1000		/* broke */
    147       1.1  ragge #define	BICSR_STS	0x0800		/* self test status */
    148       1.1  ragge #define	BICSR_NRST	0x0400		/* node reset */
    149       1.1  ragge #define	BICSR_UWP	0x0100		/* unlock write pending */
    150       1.1  ragge #define	BICSR_HEIE	0x0080		/* hard error interrupt enable */
    151       1.1  ragge #define	BICSR_SEIE	0x0040		/* soft error interrupt enable */
    152       1.1  ragge #define	BICSR_ARB_MASK	0x0030		/* mask to get arbitration codes */
    153       1.1  ragge #define	BICSR_ARB_NONE	0x0030		/* no arbitration */
    154       1.1  ragge #define	BICSR_ARB_LOG	0x0020		/* low priority */
    155       1.1  ragge #define	BICSR_ARB_HIGH	0x0010		/* high priority */
    156       1.1  ragge #define	BICSR_ARB_RR	0x0000		/* round robin */
    157       1.1  ragge #define	BICSR_NODEMASK	0x000f		/* node ID */
    158       1.1  ragge 
    159       1.1  ragge #define	BICSR_BITS \
    160       1.1  ragge "\20\20HES\17SES\16INIT\15BROKE\14STS\13NRST\11UWP\10HEIE\7SEIE"
    161       1.1  ragge 
    162       1.1  ragge /* bits in bi_ber */
    163       1.1  ragge #define	BIBER_MBZ	0x8000fff0
    164       1.1  ragge #define	BIBER_NMR	0x40000000	/* no ack to multi-responder command */
    165       1.1  ragge #define	BIBER_MTCE	0x20000000	/* master transmit check error */
    166       1.1  ragge #define	BIBER_CTE	0x10000000	/* control transmit error */
    167       1.1  ragge #define	BIBER_MPE	0x08000000	/* master parity error */
    168       1.1  ragge #define	BIBER_ISE	0x04000000	/* interlock sequence error */
    169       1.1  ragge #define	BIBER_TDF	0x02000000	/* transmitter during fault */
    170       1.1  ragge #define	BIBER_IVE	0x01000000	/* ident vector error */
    171       1.1  ragge #define	BIBER_CPE	0x00800000	/* command parity error */
    172       1.1  ragge #define	BIBER_SPE	0x00400000	/* slave parity error */
    173       1.1  ragge #define	BIBER_RDS	0x00200000	/* read data substitute */
    174       1.1  ragge #define	BIBER_RTO	0x00100000	/* retry timeout */
    175       1.1  ragge #define	BIBER_STO	0x00080000	/* stall timeout */
    176       1.1  ragge #define	BIBER_BTO	0x00040000	/* bus timeout */
    177       1.1  ragge #define	BIBER_NEX	0x00020000	/* nonexistent address */
    178       1.1  ragge #define	BIBER_ICE	0x00010000	/* illegal confirmation error */
    179       1.1  ragge #define	BIBER_UPEN	0x00000008	/* user parity enable */
    180       1.1  ragge #define	BIBER_IPE	0x00000004	/* ID parity error */
    181       1.1  ragge #define	BIBER_CRD	0x00000002	/* corrected read data */
    182       1.1  ragge #define	BIBER_NPE	0x00000001	/* null bus parity error */
    183       1.1  ragge #define	BIBER_HARD	0x4fff0000
    184       1.1  ragge 
    185       1.1  ragge #define	BIBER_BITS \
    186       1.1  ragge "\20\37NMR\36MTCE\35CTE\34MPE\33ISE\32TDF\31IVE\30CPE\
    187       1.1  ragge \27SPE\26RDS\25RTO\24STO\23BTO\22NEX\21ICE\4UPEN\3IPE\2CRD\1NPE"
    188       1.1  ragge 
    189       1.1  ragge /* bits in bi_eintrcsr */
    190       1.1  ragge #define	BIEIC_INTRAB	0x01000000	/* interrupt abort */
    191       1.1  ragge #define	BIEIC_INTRC	0x00800000	/* interrupt complete */
    192       1.1  ragge #define	BIEIC_INTRSENT	0x00200000	/* interrupt command sent */
    193       1.1  ragge #define	BIEIC_INTRFORCE	0x00100000	/* interrupt force */
    194       1.1  ragge #define	BIEIC_LEVELMASK	0x000f0000	/* mask for interrupt levels */
    195       1.1  ragge #define	BIEIC_IPL17	0x00080000	/* ipl 0x17 */
    196       1.1  ragge #define	BIEIC_IPL16	0x00040000	/* ipl 0x16 */
    197       1.1  ragge #define	BIEIC_IPL15	0x00020000	/* ipl 0x15 */
    198       1.1  ragge #define	BIEIC_IPL14	0x00010000	/* ipl 0x14 */
    199       1.1  ragge #define	BIEIC_VECMASK	0x00003ffc	/* vector mask for error intr */
    200       1.1  ragge 
    201       1.1  ragge /* bits in bi_intrdes */
    202       1.1  ragge #define	BIDEST_MASK	0x0000ffff	/* one bit per node to be intr'ed */
    203       1.1  ragge 
    204       1.1  ragge /* bits in bi_ipintrmsk */
    205       1.1  ragge #define	BIIPINTR_MASK	0xffff0000	/* one per node to allow to ipintr */
    206       1.1  ragge 
    207       1.1  ragge /* bits in bi_fipsdes */
    208       1.1  ragge #define	BIFIPSD_MASK	0x0000ffff
    209       1.1  ragge 
    210       1.1  ragge /* bits in bi_ipintrsrc */
    211       1.1  ragge #define	BIIPSRC_MASK	0xffff0000
    212       1.1  ragge 
    213       1.1  ragge /* sadr and eadr are simple addresses */
    214       1.1  ragge 
    215       1.1  ragge /* bits in bi_bcicsr */
    216       1.1  ragge #define	BCI_BURSTEN	0x00020000	/* burst mode enable */
    217       1.1  ragge #define	BCI_IPSTOP_FRC	0x00010000	/* ipintr/stop force */
    218       1.1  ragge #define	BCI_MCASTEN	0x00008000	/* multicast space enable */
    219       1.1  ragge #define	BCI_BCASTEN	0x00004000	/* broadcast enable */
    220       1.1  ragge #define	BCI_STOPEN	0x00002000	/* stop enable */
    221       1.1  ragge #define	BCI_RSRVDEN	0x00001000	/* reserved enable */
    222       1.1  ragge #define	BCI_IDENTEN	0x00000800	/* ident enable */
    223       1.1  ragge #define	BCI_INVALEN	0x00000400	/* inval enable */
    224       1.1  ragge #define	BCI_WINVEN	0x00000200	/* write invalidate enable */
    225       1.1  ragge #define	BCI_UINTEN	0x00000100	/* user interface csr space enable */
    226       1.1  ragge #define	BCI_BIICEN	0x00000080	/* BIIC csr space enable */
    227       1.1  ragge #define	BCI_INTEN	0x00000040	/* interrupt enable */
    228       1.1  ragge #define	BCI_IPINTEN	0x00000020	/* ipintr enable */
    229       1.1  ragge #define	BCI_PIPEEN	0x00000010	/* pipeline NXT enable */
    230       1.1  ragge #define	BCI_RTOEVEN	0x00000008	/* read timeout EV enable */
    231       1.1  ragge 
    232       1.1  ragge #define	BCI_BITS \
    233       1.1  ragge "\20\22BURSTEN\21IPSTOP_FRC\20MCASTEN\
    234       1.1  ragge \17BCASTEN\16STOPEN\15RSRVDEN\14IDENTEN\13INVALEN\12WINVEN\11UINTEN\
    235       1.1  ragge \10BIICEN\7INTEN\6IPINTEN\5PIPEEN\4RTOEVEN"
    236       1.1  ragge 
    237       1.1  ragge /* bits in bi_wstat */
    238       1.1  ragge #define	BIW_GPR3	0x80000000	/* gpr 3 was written */
    239       1.1  ragge #define	BIW_GPR2	0x40000000	/* gpr 2 was written */
    240       1.1  ragge #define	BIW_GPR1	0x20000000	/* gpr 1 was written */
    241       1.1  ragge #define	BIW_GPR0	0x10000000	/* gpr 0 was written */
    242       1.1  ragge 
    243       1.2  ragge /* bits in force-bit ipintr/stop command register */
    244       1.1  ragge #define	BIFIPSC_CMDMASK	0x0000f000	/* command */
    245       1.1  ragge #define	BIFIPSC_MIDEN	0x00000800	/* master ID enable */
    246       1.1  ragge 
    247       1.1  ragge /* bits in bi_uintcsr */
    248       1.1  ragge #define	BIUI_INTAB	0xf0000000	/* interrupt abort level */
    249       1.1  ragge #define	BIUI_INTC	0x0f000000	/* interrupt complete bits */
    250       1.1  ragge #define	BIUI_SENT	0x00f00000	/* interrupt sent bits */
    251       1.1  ragge #define	BIUI_FORCE	0x000f0000	/* force interrupt level */
    252       1.1  ragge #define	BIUI_EVECEN	0x00008000	/* external vector enable */
    253       1.1  ragge #define	BIUI_VEC	0x00003ffc	/* interrupt vector */
    254       1.1  ragge 
    255       1.1  ragge /* tell if a bi device is a slave (hence has SOSR) */
    256       1.1  ragge #define	BIDT_ISSLAVE(x)	(((x) & 0x7f00) == 0)
    257       1.1  ragge 
    258       1.1  ragge /* bits in bi_sosr */
    259       1.1  ragge #define	BISOSR_MEMSIZE	0x1ffc0000	/* memory size */
    260       1.1  ragge #define	BISOSR_BROKE	0x00001000	/* broke */
    261       1.1  ragge 
    262       1.1  ragge /* bits in bi_rxcd */
    263       1.1  ragge #define	BIRXCD_BUSY2	0x80000000	/* busy 2 */
    264       1.1  ragge #define	BIRXCD_NODE2	0x0f000000	/* node id 2 */
    265       1.1  ragge #define	BIRXCD_CHAR2	0x00ff0000	/* character 2 */
    266       1.1  ragge #define	BIRXCD_BUSY1	0x00008000	/* busy 1 */
    267       1.1  ragge #define	BIRXCD_NODE1	0x00000f00	/* node id 1 */
    268       1.1  ragge #define	BIRXCD_CHAR1	0x000000ff	/* character 1 */
    269