1 1.6 christos /* $NetBSD: if_nireg.h,v 1.6 2005/12/11 12:21:15 christos Exp $ */ 2 1.1 ragge /* 3 1.1 ragge * Copyright (c) 1988 Regents of the University of California. 4 1.1 ragge * All rights reserved. 5 1.1 ragge * 6 1.1 ragge * This code is derived from software contributed to Berkeley by 7 1.1 ragge * Chris Torek. 8 1.1 ragge * 9 1.1 ragge * Redistribution and use in source and binary forms, with or without 10 1.1 ragge * modification, are permitted provided that the following conditions 11 1.1 ragge * are met: 12 1.1 ragge * 1. Redistributions of source code must retain the above copyright 13 1.1 ragge * notice, this list of conditions and the following disclaimer. 14 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 ragge * notice, this list of conditions and the following disclaimer in the 16 1.1 ragge * documentation and/or other materials provided with the distribution. 17 1.4 agc * 3. Neither the name of the University nor the names of its contributors 18 1.1 ragge * may be used to endorse or promote products derived from this software 19 1.1 ragge * without specific prior written permission. 20 1.1 ragge * 21 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 22 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 25 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 26 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 27 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 28 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 29 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 30 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 31 1.1 ragge * SUCH DAMAGE. 32 1.1 ragge * 33 1.1 ragge * @(#)nireg.h 7.3 (Berkeley) 6/28/90 34 1.1 ragge */ 35 1.1 ragge 36 1.1 ragge /* 37 1.1 ragge * Registers for the DEBNA and DEBNK Ethernet interfaces 38 1.1 ragge * (DEC calls these Network Interfaces, hence nireg.h) 39 1.1 ragge */ 40 1.1 ragge 41 1.1 ragge /* 42 1.1 ragge * this seems to be intended to be more general, but I have no details, 43 1.1 ragge * so it goes here for now 44 1.1 ragge * 45 1.1 ragge * BI Vax Port (BVP) stuff first: 46 1.1 ragge */ 47 1.1 ragge #ifdef notdef 48 1.1 ragge struct bvpregs { 49 1.1 ragge u_long p_pcr; /* port control register */ 50 1.1 ragge u_long p_psr; /* port status register */ 51 1.1 ragge u_long p_per; /* port error register */ 52 1.1 ragge u_long p_pdr; /* port data register */ 53 1.1 ragge }; 54 1.1 ragge 55 1.1 ragge /* 56 1.1 ragge * BI node space registers 57 1.1 ragge */ 58 1.1 ragge struct ni_regs { 59 1.1 ragge struct biiregs ni_bi; /* BIIC registers, except GPRs */ 60 1.1 ragge struct bvpregs ni_tkp; /* tk50 port control via BIIC GPRs */ 61 1.1 ragge u_long ni_xxx[64]; /* unused */ 62 1.1 ragge u_long ni_rxcd; /* receive console data */ 63 1.1 ragge struct bvpregs ni_nip; /* NI port control via BCI3 GPRs */ 64 1.1 ragge u_long ni_pudr; /* power-up diagnostic register */ 65 1.1 ragge }; 66 1.1 ragge #endif 67 1.1 ragge 68 1.1 ragge #define NI_PCR 0x204 69 1.1 ragge #define NI_PSR 0x208 70 1.1 ragge #define NI_PER 0x20c 71 1.1 ragge #define NI_PDR 0x210 72 1.1 ragge #define NI_PUDR 0x204 73 1.1 ragge 74 1.1 ragge /* bits in PCR */ 75 1.1 ragge #define PCR_OWN 0x80 76 1.1 ragge #define PCR_MFREEQ 0x000 77 1.1 ragge #define PCR_DFREEQ 0x100 78 1.1 ragge #define PCR_RFREEQ 0x200 79 1.1 ragge #define PCR_IFREEQ 0x300 80 1.1 ragge #define PCR_CMDQ0 PCR_MFREEQ 81 1.1 ragge #define PCR_CMDQ1 PCR_DFREEQ 82 1.1 ragge #define PCR_CMDQ2 PCR_RFREEQ 83 1.1 ragge #define PCR_CMDQ3 PCR_IFREEQ 84 1.2 ragge #define PCR_RESTART 11 85 1.1 ragge #define PCR_FREEQNE 7 86 1.1 ragge #define PCR_CMDQNE 6 87 1.2 ragge #define PCR_SHUTDOWN 4 88 1.1 ragge #define PCR_ENABLE 2 89 1.1 ragge #define PCR_INIT 1 90 1.1 ragge 91 1.1 ragge /* bits in PSR */ 92 1.1 ragge #define PSR_OWN 0x80000000 93 1.1 ragge #define PSR_STATE 0x00070000 94 1.1 ragge #define PSR_STOPPED 0x00060000 95 1.1 ragge #define PSR_ENABLED 0x00040000 96 1.1 ragge #define PSR_INITED 0x00020000 97 1.1 ragge #define PSR_UNDEF 0x00010000 98 1.1 ragge #define PSR_RSQ 0x00000080 99 1.2 ragge #define PSR_ERR 0x00000040 100 1.1 ragge 101 1.1 ragge /* 102 1.3 wiz * The DEBNx uses a very weird (set of) structure(s) to communicate 103 1.1 ragge * with something as simple as an ethernet controller. This is not 104 1.1 ragge * very different to the way communication is done over CI with disks. 105 1.1 ragge */ 106 1.1 ragge 107 1.1 ragge /* Message packet */ 108 1.1 ragge struct ni_msg { 109 1.1 ragge u_int32_t nm_forw; 110 1.1 ragge u_int32_t nm_back; 111 1.1 ragge u_int32_t nm_pad1; 112 1.1 ragge u_int8_t nm_pad2; 113 1.1 ragge u_int8_t nm_status; 114 1.1 ragge u_int8_t nm_opcode; 115 1.1 ragge u_int8_t nm_pad3; 116 1.1 ragge u_int16_t nm_len; 117 1.1 ragge u_int8_t nm_opcode2; 118 1.1 ragge u_int8_t nm_status2; 119 1.1 ragge u_int32_t nm_pad4; 120 1.1 ragge u_int8_t nm_text[128]; 121 1.1 ragge }; 122 1.1 ragge 123 1.1 ragge /* Datagram packet */ 124 1.1 ragge struct ni_dg { 125 1.1 ragge u_int32_t nd_forw; 126 1.1 ragge u_int32_t nd_back; 127 1.1 ragge u_int32_t nd_pad1; 128 1.1 ragge u_int8_t nd_pad2; 129 1.1 ragge u_int8_t nd_status; 130 1.1 ragge u_int8_t nd_opcode; 131 1.1 ragge u_int8_t nd_pad3; 132 1.1 ragge u_int16_t nd_len; 133 1.1 ragge u_int16_t nd_status2; 134 1.5 perry u_int32_t nd_cmdref; 135 1.5 perry u_int32_t nd_ptdbidx; 136 1.1 ragge struct { 137 1.1 ragge u_int16_t _offset; 138 1.5 perry u_int16_t _len; 139 1.5 perry u_int16_t _index; 140 1.5 perry u_int16_t _key; 141 1.1 ragge } bufs[NTXFRAGS]; 142 1.5 perry }; 143 1.1 ragge 144 1.1 ragge #define NIDG_CHAIN 0x8000 145 1.1 ragge 146 1.1 ragge /* NI parameter block */ 147 1.5 perry struct ni_param { 148 1.1 ragge u_int8_t np_dpa[8]; 149 1.1 ragge u_int8_t np_apa[8]; 150 1.5 perry u_int8_t np_lsa[8]; 151 1.1 ragge u_int8_t np_bvc[8]; 152 1.5 perry u_int16_t np_curaddr; 153 1.1 ragge u_int16_t np_maxaddr; 154 1.1 ragge u_int16_t np_curptt; 155 1.1 ragge u_int16_t np_maxptt; 156 1.1 ragge u_int16_t np_curfq; 157 1.1 ragge u_int16_t np_maxfq; 158 1.1 ragge u_int32_t np_sid; 159 1.1 ragge u_int32_t np_mop; 160 1.1 ragge u_int32_t np_flags; 161 1.1 ragge u_int32_t np_rcto; 162 1.1 ragge u_int32_t np_xmto; 163 1.5 perry }; 164 1.1 ragge 165 1.1 ragge #define NP_ECT 0x01 166 1.1 ragge #define NP_PAD 0x02 167 1.1 ragge #define NP_BOO 0x04 168 1.1 ragge #define NP_CAR 0x08 169 1.1 ragge #define NP_ILP 0x10 170 1.1 ragge #define NP_ELP 0x20 171 1.1 ragge #define NP_DCRC 0x40 172 1.1 ragge #define NP_THRU 0x80 173 1.1 ragge 174 1.1 ragge /* Protocol type definition block */ 175 1.1 ragge struct ni_ptdb { 176 1.1 ragge u_int16_t np_type; /* Protocol type */ 177 1.1 ragge u_int8_t np_fque; /* Free queue */ 178 1.1 ragge u_int8_t np_flags; /* See below */ 179 1.1 ragge u_int32_t np_index; /* protocol type index */ 180 1.1 ragge u_int16_t np_adrlen; /* # of multicast addresses */ 181 1.1 ragge u_int16_t np_802; /* for IEEE 802 packets */ 182 1.1 ragge u_int8_t np_mcast[16][8];/* Multicast (direct match) array */ 183 1.1 ragge }; 184 1.1 ragge 185 1.1 ragge #define PTDB_PROMISC 0x08 186 1.1 ragge #define PTDB_802 0x10 187 1.1 ragge #define PTDB_BDC 0x20 188 1.1 ragge #define PTDB_UNKN 0x40 189 1.1 ragge #define PTDB_AMC 0x80 190 1.1 ragge 191 1.1 ragge /* Buffer descriptor */ 192 1.1 ragge struct ni_bbd { 193 1.1 ragge u_int16_t nb_status; /* Offset, valid etc */ 194 1.1 ragge u_int16_t nb_key; 195 1.1 ragge u_int32_t nb_len; /* Buffer length */ 196 1.1 ragge u_int32_t nb_pte; /* start (vax) PTE for this buffer */ 197 1.1 ragge u_int32_t nb_pad; 198 1.5 perry }; 199 1.1 ragge #define NIBD_OFFSET 0x1ff 200 1.1 ragge #define NIBD_VALID 0x8000 201 1.1 ragge 202 1.1 ragge 203 1.1 ragge /* Free Queue Block */ 204 1.5 perry struct ni_fqb { 205 1.1 ragge u_int32_t nf_mlen; 206 1.1 ragge u_int32_t nf_mpad; 207 1.1 ragge u_int32_t nf_mforw; 208 1.1 ragge u_int32_t nf_mback; 209 1.1 ragge u_int32_t nf_dlen; 210 1.1 ragge u_int32_t nf_dpad; 211 1.5 perry u_int32_t nf_dforw; 212 1.1 ragge u_int32_t nf_dback; 213 1.1 ragge u_int32_t nf_rlen; 214 1.1 ragge u_int32_t nf_rpad; 215 1.1 ragge u_int32_t nf_rforw; 216 1.1 ragge u_int32_t nf_rback; 217 1.1 ragge u_int32_t nf_ilen; 218 1.1 ragge u_int32_t nf_ipad; 219 1.1 ragge u_int32_t nf_iforw; 220 1.1 ragge u_int32_t nf_iback; 221 1.5 perry }; 222 1.1 ragge 223 1.1 ragge /* DEBNx specific part of Generic VAX Port */ 224 1.1 ragge struct ni_pqb { 225 1.1 ragge u_int16_t np_veclvl; /* Interrupt vector + level */ 226 1.1 ragge u_int16_t np_node; /* Where to interrupt */ 227 1.1 ragge u_int32_t np_freeq; 228 1.5 perry u_int32_t np_vfqb; /* Free queue block pointer */ 229 1.1 ragge u_int32_t np_pad1[39]; 230 1.1 ragge u_int32_t np_bvplvl; 231 1.1 ragge u_int32_t np_vpqb; /* Virtual address of Generic PQB */ 232 1.1 ragge u_int32_t np_vbdt; /* Virtual address of descriptors */ 233 1.5 perry u_int32_t np_nbdr; /* Number of descriptors */ 234 1.1 ragge u_int32_t np_spt; /* System Page Table */ 235 1.1 ragge u_int32_t np_sptlen; /* System Page Table length */ 236 1.1 ragge u_int32_t np_gpt; /* Global Page Table */ 237 1.5 perry u_int32_t np_gptlen; /* Global Page Table length */ 238 1.1 ragge u_int32_t np_mask; 239 1.1 ragge u_int32_t np_pad2[67]; 240 1.1 ragge }; 241 1.1 ragge 242 1.1 ragge /* "Generic VAX Port Control Block" whatever it means */ 243 1.1 ragge struct ni_gvppqb { 244 1.1 ragge u_int32_t nc_forw0; 245 1.1 ragge u_int32_t nc_back0; 246 1.1 ragge u_int32_t nc_forw1; 247 1.1 ragge u_int32_t nc_back1; 248 1.1 ragge u_int32_t nc_forw2; 249 1.1 ragge u_int32_t nc_back2; 250 1.1 ragge u_int32_t nc_forw3; 251 1.1 ragge u_int32_t nc_back3; 252 1.1 ragge u_int32_t nc_forwr; 253 1.1 ragge u_int32_t nc_backr; 254 1.1 ragge struct ni_pqb nc_pqb; /* DEBNx specific part of struct */ 255 1.1 ragge }; 256 1.1 ragge 257 1.1 ragge 258 1.1 ragge /* BVP opcodes, should be somewhere else */ 259 1.1 ragge #define BVP_DGRAM 1 260 1.1 ragge #define BVP_MSG 2 261 1.1 ragge #define BVP_DGRAMI 3 262 1.1 ragge #define BVP_DGRAMRX 33 263 1.1 ragge #define BVP_MSGRX 34 264 1.1 ragge #define BVP_DGRAMIRX 35 265 1.1 ragge 266 1.1 ragge /* NI-specific sub-opcodes */ 267 1.1 ragge #define NI_WSYSID 1 268 1.1 ragge #define NI_RSYSID 2 269 1.1 ragge #define NI_WPARAM 3 270 1.1 ragge #define NI_RPARAM 4 271 1.1 ragge #define NI_RCCNTR 5 272 1.1 ragge #define NI_RDCNTR 6 273 1.1 ragge #define NI_STPTDB 7 274 1.1 ragge #define NI_CLPTDB 8 275 1.1 ragge 276 1.1 ragge /* bits in ni_pudr */ 277 1.1 ragge #define PUDR_TAPE 0x40000000 /* tk50 & assoc logic ok */ 278 1.1 ragge #define PUDR_PATCH 0x20000000 /* patch logic ok */ 279 1.1 ragge #define PUDR_VRAM 0x10000000 /* DEBNx onboard RAM ok */ 280 1.1 ragge #define PUDR_VROM1 0x08000000 /* uVax ROM 1 ok */ /* ? */ 281 1.1 ragge #define PUDR_VROM2 0x04000000 /* uVax ROM 2 ok */ 282 1.1 ragge #define PUDR_VROM3 0x02000000 /* uVax ROM 3 ok */ 283 1.1 ragge #define PUDR_VROM4 0x01000000 /* uVax ROM 4 ok */ 284 1.1 ragge #define PUDR_UVAX 0x00800000 /* uVax passes self test */ 285 1.1 ragge #define PUDR_BI 0x00400000 /* BIIC and BCI3 chips ok */ 286 1.1 ragge #define PUDR_TMR 0x00200000 /* interval timer ok */ 287 1.1 ragge #define PUDR_IRQ 0x00100000 /* no IRQ lines stuck */ 288 1.1 ragge #define PUDR_NI 0x00080000 /* Ethernet ctlr ok */ 289 1.1 ragge #define PUDR_TK50 0x00040000 /* tk50 present */ 290 1.1 ragge #define PUDR_PRES 0x00001000 /* tk50 present (again?!) */ 291 1.1 ragge #define PUDR_UVINT 0x00000800 /* uVax-to-80186 intr logic ok */ 292 1.1 ragge #define PUDR_BUSHD 0x00000400 /* no bus hold errors */ 293 1.1 ragge #define PUDR_II32 0x00000200 /* II32 transceivers ok */ 294 1.1 ragge #define PUDR_MPSC 0x00000100 /* MPSC logic ok */ 295 1.1 ragge #define PUDR_GAP 0x00000080 /* gap-detect logic ok */ 296 1.1 ragge #define PUDR_MISC 0x00000040 /* misc. registers ok */ 297 1.1 ragge #define PUDR_UNEXP 0x00000020 /* unexpected interrupt trapped */ 298 1.1 ragge #define PUDR_80186 0x00000010 /* 80186 ok */ 299 1.1 ragge #define PUDR_PATCH2 0x00000008 /* patch logic ok (again) */ 300 1.1 ragge #define PUDR_8RAM 0x00000004 /* 80186 RAM ok */ 301 1.1 ragge #define PUDR_8ROM2 0x00000002 /* 80186 ROM1 ok */ 302 1.1 ragge #define PUDR_8ROM1 0x00000001 /* 80186 ROM2 ok */ 303