Home | History | Annotate | Line # | Download | only in cadence
cemacreg.h revision 1.1
      1  1.1  hkenken /*      $NetBSD: cemacreg.h,v 1.1 2015/01/23 12:34:09 hkenken Exp $	*/
      2  1.1  hkenken 
      3  1.1  hkenken /*-
      4  1.1  hkenken  * Copyright (c) 2015  Genetec Corporation.  All rights reserved.
      5  1.1  hkenken  * Written by Hashimoto Kenichi for Genetec Corporation.
      6  1.1  hkenken  *
      7  1.1  hkenken  * Copyright (c) 2007 Embedtronics Oy
      8  1.1  hkenken  * All rights reserved
      9  1.1  hkenken  *
     10  1.1  hkenken  * Redistribution and use in source and binary forms, with or without
     11  1.1  hkenken  * modification, are permitted provided that the following conditions
     12  1.1  hkenken  * are met:
     13  1.1  hkenken  * 1. Redistributions of source code must retain the above copyright
     14  1.1  hkenken  *    notice, this list of conditions and the following disclaimer.
     15  1.1  hkenken  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  hkenken  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  hkenken  *    documentation and/or other materials provided with the distribution.
     18  1.1  hkenken  *
     19  1.1  hkenken  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  1.1  hkenken  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  1.1  hkenken  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  1.1  hkenken  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  1.1  hkenken  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  1.1  hkenken  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  1.1  hkenken  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  1.1  hkenken  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  1.1  hkenken  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.1  hkenken  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.1  hkenken  * SUCH DAMAGE.
     30  1.1  hkenken  *
     31  1.1  hkenken  */
     32  1.1  hkenken 
     33  1.1  hkenken #ifndef	_IF_CEMACREG_H_
     34  1.1  hkenken #define	_IF_CEMACREG_H_
     35  1.1  hkenken 
     36  1.1  hkenken /* Ethernet MAC (EMAC),
     37  1.1  hkenken  * at91rm9200.pdf, page 573 */
     38  1.1  hkenken 
     39  1.1  hkenken #define	ETH_CTL		0x00U	/* 0x00: Control Register		*/
     40  1.1  hkenken #define	ETH_CFG		0x04U	/* 0x04: Configuration Register		*/
     41  1.1  hkenken #define	ETH_SR		0x08U	/* 0x08: Status Register		*/
     42  1.1  hkenken #define	ETH_TAR		0x0CU	/* 0x0C: Transmit Address Register (at91rm9200 only)	*/
     43  1.1  hkenken #define	ETH_TCR		0x10U	/* 0x10: Transmit Control Register (at91rm9200 only)	*/
     44  1.1  hkenken #define	ETH_TSR		0x14U	/* 0x14: Transmit Status Register	*/
     45  1.1  hkenken #define	ETH_RBQP	0x18U	/* 0x18: Receive Buffer Queue Pointer	*/
     46  1.1  hkenken #define ETH_TBQP	0x1CU	/* 0x1C: Transmit Buffer Queue Pointer	*/
     47  1.1  hkenken #define	ETH_RSR		0x20U	/* 0x20: Receive Status Register	*/
     48  1.1  hkenken #define	ETH_ISR		0x24U	/* 0x24: Interrupt Status Register	*/
     49  1.1  hkenken #define	ETH_IER		0x28U	/* 0x28: Interrupt Enable Register	*/
     50  1.1  hkenken #define	ETH_IDR		0x2CU	/* 0x2C: Interrupt Disable Register	*/
     51  1.1  hkenken #define	ETH_IMR		0x30U	/* 0x30: Interrupt Mask Register	*/
     52  1.1  hkenken #define	ETH_MAN		0x34U	/* 0x34: PHY Maintenance Register	*/
     53  1.1  hkenken 
     54  1.1  hkenken #define	ETH_FRA		0x40U	/* 0x40: Frames Transmitted OK		*/
     55  1.1  hkenken #define	ETH_SCOL	0x44U	/* 0x44: Single Collision Frames	*/
     56  1.1  hkenken #define	ETH_MCOL	0x48U	/* 0x48: Multiple Collision Frames	*/
     57  1.1  hkenken #define	ETH_OK		0x4CU	/* 0x4C: Frames Received OK		*/
     58  1.1  hkenken #define	ETH_SEQE	0x50U	/* 0x50: Frame Check Sequence Errors	*/
     59  1.1  hkenken #define	ETH_ALE		0x54U	/* 0x54: Alignment Errors		*/
     60  1.1  hkenken #define	ETH_DTE		0x58U	/* 0x58: Deferred Transmission Frame	*/
     61  1.1  hkenken #define	ETH_LCOL	0x5CU	/* 0x5C: Late Collisions		*/
     62  1.1  hkenken #define	ETH_ECOL	0x60U	/* 0x60: Excessive Collisions		*/
     63  1.1  hkenken #define	ETH_CSE		0x64U	/* 0x64: Carrier Sense Errors		*/
     64  1.1  hkenken #define	ETH_TUE		0x68U	/* 0x68: Transmit Underrun Errors	*/
     65  1.1  hkenken #define	ETH_CDE		0x6CU	/* 0x6C: Code Errors			*/
     66  1.1  hkenken #define	ETH_ELR		0x70U	/* 0x70: Excessive Length Errors	*/
     67  1.1  hkenken #define	ETH_RJB		0x74U	/* 0x74: Receive Jabbers		*/
     68  1.1  hkenken #define	ETH_USF		0x78U	/* 0x78: Undersize Frames		*/
     69  1.1  hkenken #define	ETH_SQEE	0x7CU	/* 0x7C: SQE Test Errors		*/
     70  1.1  hkenken #define	ETH_DRFC	0x80U	/* 0x80: Discarded RX Frames		*/
     71  1.1  hkenken 
     72  1.1  hkenken #define	ETH_HSH		0x90U	/* 0x90: Hash Address High		*/
     73  1.1  hkenken #define	ETH_HSL		0x94U	/* 0x94: Hash Address Low		*/
     74  1.1  hkenken 
     75  1.1  hkenken #define	ETH_SA1L	0x98U	/* 0x98: Specific Address 1 Low		*/
     76  1.1  hkenken #define	ETH_SA1H	0x9CU	/* 0x9C: Specific Address 1 High	*/
     77  1.1  hkenken 
     78  1.1  hkenken #define	ETH_SA2L	0xA0U	/* 0xA0: Specific Address 2 Low		*/
     79  1.1  hkenken #define	ETH_SA2H	0xA4U	/* 0xA4: Specific Address 2 High	*/
     80  1.1  hkenken 
     81  1.1  hkenken #define	ETH_SA3L	0xA8U	/* 0xA8: Specific Address 3 Low		*/
     82  1.1  hkenken #define	ETH_SA3H	0xACU	/* 0xAC: Specific Address 3 High	*/
     83  1.1  hkenken 
     84  1.1  hkenken #define	ETH_SA4L	0xB0U	/* 0xB0: Specific Address 4 Low		*/
     85  1.1  hkenken #define	ETH_SA4H	0xB4U	/* 0xB4: Specific Address 4 High	*/
     86  1.1  hkenken 
     87  1.1  hkenken /*
     88  1.1  hkenken  * Gigabit Ethernet Controller (GEM)
     89  1.1  hkenken  * ug585-Zynq-7000-TRM.pdf
     90  1.1  hkenken  */
     91  1.1  hkenken 
     92  1.1  hkenken #define GEM_USER_IO	0x000C
     93  1.1  hkenken #define GEM_DMA_CFG	0x0010	/* DMA Configuration */
     94  1.1  hkenken #define  GEM_DMA_CFG_DISC_WHEN_NO_AHB		__BIT(24)
     95  1.1  hkenken #define  GEM_DMA_CFG_RX_BUF_SIZE		__BITS(23, 16)
     96  1.1  hkenken #define  GEM_DMA_CFG_CHKSUM_GEN_OFFLOAD_EN	__BIT(11)
     97  1.1  hkenken #define  GEM_DMA_CFG_TX_PKTBUF_MEMSZ_SEL	__BIT(10)
     98  1.1  hkenken #define  GEM_DMA_CFG_RX_PKTBUF_MEMSZ_SEL	__BITS(9, 8)
     99  1.1  hkenken #define  GEM_DMA_CFG_AHB_ENDIAN_SWAP_PKT_EN	__BIT(7)
    100  1.1  hkenken #define  GEM_DMA_CFG_AHB_ENDIAN_SWAP_MGMT_EN	__BIT(6)
    101  1.1  hkenken #define  GEM_DMA_CFG_AHB_FIXED_BURST_LEN	__BITS(4, 0)
    102  1.1  hkenken #define GEM_HSH		0x0080
    103  1.1  hkenken #define GEM_HSL		0x0084
    104  1.1  hkenken #define	GEM_SA1L	0x0088
    105  1.1  hkenken #define	GEM_SA1H	0x008C
    106  1.1  hkenken #define	GEM_SA2L	0x0090
    107  1.1  hkenken #define	GEM_SA2H	0x0094
    108  1.1  hkenken #define	GEM_SA3L	0x0098
    109  1.1  hkenken #define	GEM_SA3H	0x009C
    110  1.1  hkenken #define	GEM_SA4L	0x0090
    111  1.1  hkenken #define	GEM_SA4H	0x0094
    112  1.1  hkenken #define	GEM_DCFG2	0x0284
    113  1.1  hkenken #define	GEM_DCFG3	0x0288
    114  1.1  hkenken #define	GEM_DCFG4	0x028C
    115  1.1  hkenken #define	GEM_DCFG5	0x0290
    116  1.1  hkenken 
    117  1.1  hkenken #define ETH_SIZE	0x1000
    118  1.1  hkenken 
    119  1.1  hkenken /* Control Register bits: */
    120  1.1  hkenken #define GEM_CTL_ZEROPAUSETX	__BIT(12)
    121  1.1  hkenken #define GEM_CTL_PAUSETX		__BIT(11)
    122  1.1  hkenken #define GEM_CTL_HALTTX		__BIT(10)
    123  1.1  hkenken #define GEM_CTL_STARTTX		__BIT(9)
    124  1.1  hkenken 
    125  1.1  hkenken #define	ETH_CTL_BP	0x100U	/* 1 = back pressure enabled		*/
    126  1.1  hkenken #define	ETH_CTL_WES	0x080U	/* 1 = statistics registers writeable	*/
    127  1.1  hkenken #define	ETH_CTL_ISR	0x040U	/* 1 = increment statistics registers	*/
    128  1.1  hkenken #define	ETH_CTL_CSR	0x020U	/* 1 = clear statistics registers	*/
    129  1.1  hkenken #define	ETH_CTL_MPE	0x010U	/* 1 = management port enabled		*/
    130  1.1  hkenken #define	ETH_CTL_TE	0x008U	/* 1 = transmit enable			*/
    131  1.1  hkenken #define	ETH_CTL_RE	0x004U	/* 1 = receive enable			*/
    132  1.1  hkenken #define	ETH_CTL_LBL	0x002U	/* 1 = local loopback enabled		*/
    133  1.1  hkenken #define	ETH_CTL_LB	0x001U	/* 1 = loopback signal is at high level	*/
    134  1.1  hkenken 
    135  1.1  hkenken 
    136  1.1  hkenken /* Configuration Register bits: */
    137  1.1  hkenken #define	ETH_CFG_RMII	0x2000U	/* 1 = enable RMII (Reduce MII)	(AT91RM9200 only) */
    138  1.1  hkenken #define	ETH_CFG_RTY	0x1000U	/* 1 = retry test enabled		*/
    139  1.1  hkenken 
    140  1.1  hkenken #define	ETH_CFG_CLK	0x0C00U	/* clock				*/
    141  1.1  hkenken #define	ETH_CFG_CLK_8	0x0000U
    142  1.1  hkenken #define	ETH_CFG_CLK_16	0x0400U
    143  1.1  hkenken #define	ETH_CFG_CLK_32	0x0800U
    144  1.1  hkenken #define	ETH_CFG_CLK_64	0x0C00U
    145  1.1  hkenken 
    146  1.1  hkenken #define	ETH_CFG_EAE	0x0200U	/* 1 = external address match enable	*/
    147  1.1  hkenken #define	ETH_CFG_BIG	0x0100U	/* 1 = receive up to 1522 bytes	(VLAN)	*/
    148  1.1  hkenken #define	ETH_CFG_UNI	0x0080U	/* 1 = enable unicast hash		*/
    149  1.1  hkenken #define	ETH_CFG_MTI	0x0040U	/* 1 = enable multicast hash		*/
    150  1.1  hkenken #define	ETH_CFG_NBC	0x0020U	/* 1 = ignore received broadcasts	*/
    151  1.1  hkenken #define	ETH_CFG_CAF	0x0010U	/* 1 = receive all valid frames		*/
    152  1.1  hkenken #define	ETH_CFG_BR	0x0004U
    153  1.1  hkenken #define	ETH_CFG_FD	0x0002U	/* 1 = force full duplex		*/
    154  1.1  hkenken #define	ETH_CFG_SPD	0x0001U	/* 1 = 100 Mbps				*/
    155  1.1  hkenken 
    156  1.1  hkenken #define GEM_CFG_GEN	__BIT(10)
    157  1.1  hkenken #define GEM_CFG_CLK	__BITS(20, 18)
    158  1.1  hkenken #define GEM_CFG_CLK_8	__SHIFTIN(0, GEM_CFG_CLK)
    159  1.1  hkenken #define GEM_CFG_CLK_16	__SHIFTIN(1, GEM_CFG_CLK)
    160  1.1  hkenken #define GEM_CFG_CLK_32	__SHIFTIN(2, GEM_CFG_CLK)
    161  1.1  hkenken #define GEM_CFG_CLK_48	__SHIFTIN(3, GEM_CFG_CLK)
    162  1.1  hkenken #define GEM_CFG_CLK_64	__SHIFTIN(4, GEM_CFG_CLK)
    163  1.1  hkenken #define GEM_CFG_CLK_96	__SHIFTIN(5, GEM_CFG_CLK)
    164  1.1  hkenken #define GEM_CFG_DBW	__BITS(22, 21)
    165  1.1  hkenken 
    166  1.1  hkenken /* Status Register bits: */
    167  1.1  hkenken #define	ETH_SR_IDLE	0x0004U	/* 1 = PHY logic is running		*/
    168  1.1  hkenken #define	ETH_SR_MDIO	0x0002U	/* 1 = MDIO pin set			*/
    169  1.1  hkenken #define	ETH_SR_LINK	0x0001U
    170  1.1  hkenken 
    171  1.1  hkenken 
    172  1.1  hkenken /* Transmit Control Register bits: */
    173  1.1  hkenken #define	ETH_TCR_NCRC	0x8000U	/* 1 = don't append CRC			*/
    174  1.1  hkenken #define	ETH_TCR_LEN	0x07FFU	/* transmit frame length		*/
    175  1.1  hkenken 
    176  1.1  hkenken 
    177  1.1  hkenken /* Transmit Status Register bits: */
    178  1.1  hkenken #define	ETH_TSR_UND	0x40U	/* 1 = transmit underrun detected	*/
    179  1.1  hkenken #define	ETH_TSR_COMP	0x20U	/* 1 = transmit complete		*/
    180  1.1  hkenken #define	ETH_TSR_BNQ	0x10U	/* 1 = transmit buffer not queued (at91rm9200 only)	*/
    181  1.1  hkenken #define	ETH_TSR_IDLE	0x08U	/* 1 = transmitter idle			*/
    182  1.1  hkenken #define	ETH_TSR_RLE	0x04U	/* 1 = retry limit exceeded		*/
    183  1.1  hkenken #define	ETH_TSR_COL	0x02U	/* 1 = collision occurred		*/
    184  1.1  hkenken #define	ETH_TSR_OVR	0x01U	/* 1 = transmit buffer overrun		*/
    185  1.1  hkenken 
    186  1.1  hkenken #define	GEM_TSR_TXGO	__BIT(3)
    187  1.1  hkenken 
    188  1.1  hkenken /* Receive Status Register bits: */
    189  1.1  hkenken #define	ETH_RSR_OVR	0x04U	/* 1 = RX overrun			*/
    190  1.1  hkenken #define	ETH_RSR_REC	0x02U	/* 1 = frame received			*/
    191  1.1  hkenken #define	ETH_RSR_BNA	0x01U	/* 1 = buffer not available		*/
    192  1.1  hkenken 
    193  1.1  hkenken 
    194  1.1  hkenken /* Interrupt bits: */
    195  1.1  hkenken #define	ETH_ISR_ABT	0x0800U	/* 1 = abort during DMA transfer	*/
    196  1.1  hkenken #define	ETH_ISR_ROVR	0x0400U	/* 1 = RX overrun			*/
    197  1.1  hkenken #define	ETH_ISR_LINK	0x0200U	/* 1 = link pin changed			*/
    198  1.1  hkenken #define	ETH_ISR_TIDLE	0x0100U	/* 1 = transmitter idle			*/
    199  1.1  hkenken #define	ETH_ISR_TCOM	0x0080U	/* 1 = transmit complete		*/
    200  1.1  hkenken #define	ETH_ISR_TBRE	0x0040U	/* 1 = transmit buffer register empty	*/
    201  1.1  hkenken #define	ETH_ISR_RTRY	0x0020U	/* 1 = retry limit exceeded		*/
    202  1.1  hkenken #define	ETH_ISR_TUND	0x0010U	/* 1 = transmit buffer underrun		*/
    203  1.1  hkenken #define	ETH_ISR_TOVR	0x0008U	/* 1 = transmit buffer overrun		*/
    204  1.1  hkenken #define	ETH_ISR_RBNA	0x0004U	/* 1 = receive buffer not available	*/
    205  1.1  hkenken #define	ETH_ISR_RCOM	0x0002U	/* 1 = receive complete			*/
    206  1.1  hkenken #define	ETH_ISR_DONE	0x0001U	/* 1 = management done			*/
    207  1.1  hkenken 
    208  1.1  hkenken 
    209  1.1  hkenken /* PHY Maintenance Register bits: */
    210  1.1  hkenken #define	ETH_MAN_LOW	0x80000000U /* must not be set			*/
    211  1.1  hkenken #define	ETH_MAN_HIGH	0x40000000U /* must be set			*/
    212  1.1  hkenken 
    213  1.1  hkenken #define	ETH_MAN_RW	0x30000000U
    214  1.1  hkenken #define	ETH_MAN_RW_RD	0x20000000U
    215  1.1  hkenken #define	ETH_MAN_RW_WR	0x10000000U
    216  1.1  hkenken 
    217  1.1  hkenken #define	ETH_MAN_PHYA	0x0F800000U /* PHY address (normally 0)		*/
    218  1.1  hkenken #define	ETH_MAN_PHYA_SHIFT 23U
    219  1.1  hkenken #define	ETH_MAN_REGA	0x007C0000U
    220  1.1  hkenken #define	ETH_MAN_REGA_SHIFT 18U
    221  1.1  hkenken #define	ETH_MAN_CODE	0x00030000U /* must be 10			*/
    222  1.1  hkenken #define	ETH_MAN_CODE_IEEE802_3 \
    223  1.1  hkenken 			0x00020000U
    224  1.1  hkenken #define	ETH_MAN_DATA	0x0000FFFFU /* data to be written to the PHY	*/
    225  1.1  hkenken 
    226  1.1  hkenken #define	ETH_MAN_VAL	(ETH_MAN_HIGH|ETH_MAN_CODE_IEEE802_3)
    227  1.1  hkenken 
    228  1.1  hkenken 
    229  1.1  hkenken /* received buffer descriptor: */
    230  1.1  hkenken #define	ETH_DSC_ADDR		0x00U
    231  1.1  hkenken #define	ETH_DSC_FLAGS		0x00U
    232  1.1  hkenken #define	ETH_DSC_INFO		0x04U
    233  1.1  hkenken #define	ETH_DSC_SIZE		0x08U
    234  1.1  hkenken 
    235  1.1  hkenken typedef struct eth_dsc {
    236  1.1  hkenken 	volatile uint32_t	Addr;
    237  1.1  hkenken 	volatile uint32_t	Info;
    238  1.1  hkenken } __attribute__ ((aligned(4))) eth_dsc_t;
    239  1.1  hkenken 
    240  1.1  hkenken /* flags: */
    241  1.1  hkenken #define	ETH_RDSC_F_WRAP		0x00000002U
    242  1.1  hkenken #define	ETH_RDSC_F_USED		0x00000001U
    243  1.1  hkenken 
    244  1.1  hkenken /* frame info bits: */
    245  1.1  hkenken #define	ETH_RDSC_I_BCAST	0x80000000U
    246  1.1  hkenken #define	ETH_RDSC_I_MULTICAST	0x40000000U
    247  1.1  hkenken #define	ETH_RDSC_I_UNICAST	0x20000000U
    248  1.1  hkenken #define	ETH_RDSC_I_VLAN		0x10000000U
    249  1.1  hkenken #define	ETH_RDSC_I_UNKNOWN_SRC	0x08000000U
    250  1.1  hkenken #define	ETH_RDSC_I_MATCH1	0x04000000U
    251  1.1  hkenken #define	ETH_RDSC_I_MATCH2	0x02000000U
    252  1.1  hkenken #define	ETH_RDSC_I_MATCH3	0x01000000U
    253  1.1  hkenken #define	ETH_RDSC_I_MATCH4	0x00800000U
    254  1.1  hkenken #define	ETH_RDSC_I_LEN		0x000007FFU
    255  1.1  hkenken 
    256  1.1  hkenken #define ETH_TDSC_I_USED				__BIT(31)	/* done transmitting */
    257  1.1  hkenken #define ETH_TDSC_I_WRAP				__BIT(30)	/* end of descr ring */
    258  1.1  hkenken #define ETH_TDSC_I_RETRY_ERR			__BIT(29)
    259  1.1  hkenken #define ETH_TDSC_I_AHB_ERR			__BIT(27)
    260  1.1  hkenken #define ETH_TDSC_I_LATE_COLL			__BIT(26)
    261  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_MASK		__BIT(20)
    262  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_VLAN_HDR_ERR	__BIT(20)
    263  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_SNAP_HDR_ERR	__BIT(20)
    264  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_IP_HDR_ERR	__BIT(20)
    265  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_UNKNOWN_TYPE	__BIT(20)
    266  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_UNSUPP_FRAG	__BIT(20)
    267  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_NOT_TCPUDP	__BIT(20)
    268  1.1  hkenken #define ETH_TDSC_I_CKSUM_GEN_STAT_SHORT_PKT	__BIT(20)
    269  1.1  hkenken #define ETH_TDSC_I_NO_CRC_APPENDED		__BIT(16)
    270  1.1  hkenken #define ETH_TDSC_I_LAST_BUF			__BIT(15)	/* last buf in frame */
    271  1.1  hkenken #define ETH_TDSC_I_LEN				__BITS(13, 0)
    272  1.1  hkenken 
    273  1.1  hkenken #endif /* !_IF_CEMACREG_H_ */
    274