cardbusvar.h revision 1.14 1 /* $NetBSD: cardbusvar.h,v 1.14 2000/01/26 09:04:59 haya Exp $ */
2
3 /*
4 * Copyright (c) 1998, 1999 and 2000
5 * HAYAKAWA Koichi. All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by the author.
18 * 4. The name of the author may not be used to endorse or promote products
19 * derived from this software without specific prior written permission.
20 *
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
25 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
26 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
27 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
30 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
31 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 * POSSIBILITY OF SUCH DAMAGE.
33 */
34
35 #ifndef _DEV_CARDBUS_CARDBUSVAR_H_
36 #define _DEV_CARDBUS_CARDBUSVAR_H_
37
38 #include <dev/pci/pcivar.h> /* for pcitag_t */
39
40 #if 1
41 #include <dev/cardbus/rbus.h>
42 #endif
43
44
45
46 typedef void *cardbus_chipset_tag_t;
47 typedef int cardbus_intr_handle_t;
48
49
50 /* XXX they must be in cardbusreg.h */
51 typedef u_int32_t cardbusreg_t;
52 typedef pcitag_t cardbustag_t;
53 typedef int cardbus_intr_line_t;
54
55 #define CARDBUS_ID_REG 0x00
56
57 typedef u_int16_t cardbus_vendor_id_t;
58 typedef u_int16_t cardbus_product_id_t;
59
60 # define CARDBUS_VENDOR_SHIFT 0
61 # define CARDBUS_VENDOR_MASK 0xffff
62 # define CARDBUS_VENDOR(id) \
63 (((id) >> CARDBUS_VENDOR_SHIFT) & CARDBUS_VENDOR_MASK)
64
65 # define CARDBUS_PRODUCT_SHIFT 16
66 # define CARDBUS_PRODUCT_MASK 0xffff
67 # define CARDBUS_PRODUCT(id) \
68 (((id) >> CARDBUS_PRODUCT_SHIFT) & CARDBUS_PRODUCT_MASK)
69
70
71 #define CARDBUS_COMMAND_STATUS_REG 0x04
72
73 # define CARDBUS_COMMAND_IO_ENABLE 0x00000001
74 # define CARDBUS_COMMAND_MEM_ENABLE 0x00000002
75 # define CARDBUS_COMMAND_MASTER_ENABLE 0x00000004
76
77
78 #define CARDBUS_CLASS_REG 0x08
79
80 #define CARDBUS_CLASS_SHIFT 24
81 #define CARDBUS_CLASS_MASK 0xff
82 #define CARDBUS_CLASS(cr) \
83 (((cr) >> CARDBUS_CLASS_SHIFT) & CARDBUS_CLASS_MASK)
84
85 #define CARDBUS_SUBCLASS_SHIFT 16
86 #define CARDBUS_SUBCLASS_MASK 0xff
87 #define CARDBUS_SUBCLASS(cr) \
88 (((cr) >> CARDBUS_SUBCLASS_SHIFT) & CARDBUS_SUBCLASS_MASK)
89
90 #define CARDBUS_INTERFACE_SHIFT 8
91 #define CARDBUS_INTERFACE_MASK 0xff
92 #define CARDBUS_INTERFACE(cr) \
93 (((cr) >> CARDBUS_INTERFACE_SHIFT) & CARDBUS_INTERFACE_MASK)
94
95 #define CARDBUS_REVISION_SHIFT 0
96 #define CARDBUS_REVISION_MASK 0xff
97 #define CARDBUS_REVISION(cr) \
98 (((cr) >> CARDBUS_REVISION_SHIFT) & CARDBUS_REVISION_MASK)
99
100 /* base classes */
101 #define CARDBUS_CLASS_PREHISTORIC 0x00
102 #define CARDBUS_CLASS_MASS_STORAGE 0x01
103 #define CARDBUS_CLASS_NETWORK 0x02
104 #define CARDBUS_CLASS_DISPLAY 0x03
105 #define CARDBUS_CLASS_MULTIMEDIA 0x04
106 #define CARDBUS_CLASS_MEMORY 0x05
107 #define CARDBUS_CLASS_BRIDGE 0x06
108 #define CARDBUS_CLASS_COMMUNICATIONS 0x07
109 #define CARDBUS_CLASS_SYSTEM 0x08
110 #define CARDBUS_CLASS_INPUT 0x09
111 #define CARDBUS_CLASS_DOCK 0x0a
112 #define CARDBUS_CLASS_PROCESSOR 0x0b
113 #define CARDBUS_CLASS_SERIALBUS 0x0c
114 #define CARDBUS_CLASS_UNDEFINED 0xff
115
116 /* 0x0c serial bus subclasses */
117 #define CARDBUS_SUBCLASS_SERIALBUS_FIREWIRE 0x00
118 #define CARDBUS_SUBCLASS_SERIALBUS_ACCESS 0x01
119 #define CARDBUS_SUBCLASS_SERIALBUS_SSA 0x02
120 #define CARDBUS_SUBCLASS_SERIALBUS_USB 0x03
121 #define CARDBUS_SUBCLASS_SERIALBUS_FIBER 0x04
122
123 /* BIST, Header Type, Latency Timer, Cache Line Size */
124 #define CARDBUS_BHLC_REG 0x0c
125
126 #define CARDBUS_BIST_SHIFT 24
127 #define CARDBUS_BIST_MASK 0xff
128 #define CARDBUS_BIST(bhlcr) \
129 (((bhlcr) >> CARDBUS_BIST_SHIFT) & CARDBUS_BIST_MASK)
130
131 #define CARDBUS_HDRTYPE_SHIFT 16
132 #define CARDBUS_HDRTYPE_MASK 0xff
133 #define CARDBUS_HDRTYPE(bhlcr) \
134 (((bhlcr) >> CARDBUS_HDRTYPE_SHIFT) & CARDBUS_HDRTYPE_MASK)
135
136 #define CARDBUS_HDRTYPE_TYPE(bhlcr) \
137 (CARDBUS_HDRTYPE(bhlcr) & 0x7f)
138 #define CARDBUS_HDRTYPE_MULTIFN(bhlcr) \
139 ((CARDBUS_HDRTYPE(bhlcr) & 0x80) != 0)
140
141 #define CARDBUS_LATTIMER_SHIFT 8
142 #define CARDBUS_LATTIMER_MASK 0xff
143 #define CARDBUS_LATTIMER(bhlcr) \
144 (((bhlcr) >> CARDBUS_LATTIMER_SHIFT) & CARDBUS_LATTIMER_MASK)
145
146 #define CARDBUS_CACHELINE_SHIFT 0
147 #define CARDBUS_CACHELINE_MASK 0xff
148 #define CARDBUS_CACHELINE(bhlcr) \
149 (((bhlcr) >> CARDBUS_CACHELINE_SHIFT) & CARDBUS_CACHELINE_MASK)
150
151
152 /* Base Resisters */
153 #define CARDBUS_BASE0_REG 0x10
154 #define CARDBUS_BASE1_REG 0x14
155 #define CARDBUS_BASE2_REG 0x18
156 #define CARDBUS_BASE3_REG 0x1C
157 #define CARDBUS_BASE4_REG 0x20
158 #define CARDBUS_BASE5_REG 0x24
159 #define CARDBUS_CIS_REG 0x28
160 #define CARDBUS_ROM_REG 0x30
161 # define CARDBUS_CIS_ASIMASK 0x07
162 # define CARDBUS_CIS_ASI(x) (CARDBUS_CIS_ASIMASK & (x))
163 # define CARDBUS_CIS_ASI_TUPLE 0x00
164 # define CARDBUS_CIS_ASI_BAR0 0x01
165 # define CARDBUS_CIS_ASI_BAR1 0x02
166 # define CARDBUS_CIS_ASI_BAR2 0x03
167 # define CARDBUS_CIS_ASI_BAR3 0x04
168 # define CARDBUS_CIS_ASI_BAR4 0x05
169 # define CARDBUS_CIS_ASI_BAR5 0x06
170 # define CARDBUS_CIS_ASI_ROM 0x07
171 # define CARDBUS_CIS_ADDRMASK 0x0ffffff8
172 # define CARDBUS_CIS_ADDR(x) (CARDBUS_CIS_ADDRMASK & (x))
173 # define CARDBUS_CIS_ASI_BAR(x) (((CARDBUS_CIS_ASIMASK & (x))-1)*4+0x10)
174 # define CARDBUS_CIS_ASI_ROM_IMAGE(x) (((x) >> 28) & 0xf)
175
176 #define CARDBUS_INTERRUPT_REG 0x3c
177
178 #define CARDBUS_MAPREG_TYPE_MEM 0x00000000
179 #define CARDBUS_MAPREG_TYPE_IO 0x00000001
180
181 /* XXX end */
182
183 #if rbus
184
185 typedef struct cardbus_functions {
186 int (*cardbus_space_alloc) __P((cardbus_chipset_tag_t, rbus_tag_t,
187 bus_addr_t addr, bus_size_t size,
188 bus_addr_t mask, bus_size_t align,
189 int flags, bus_addr_t *addrp,
190 bus_space_handle_t *bshp));
191 int (*cardbus_space_free) __P((cardbus_chipset_tag_t, rbus_tag_t,
192 bus_space_handle_t, bus_size_t));
193 void *(*cardbus_intr_establish) __P((cardbus_chipset_tag_t, int irq, int level, int (*ih)(void *), void *sc));
194 void (*cardbus_intr_disestablish) __P((cardbus_chipset_tag_t ct, void *ih));
195 int (*cardbus_ctrl) __P((cardbus_chipset_tag_t, int));
196 int (*cardbus_power) __P((cardbus_chipset_tag_t, int));
197
198 cardbustag_t (*cardbus_make_tag) __P((cardbus_chipset_tag_t, int, int, int));
199 void (*cardbus_free_tag) __P((cardbus_chipset_tag_t, cardbustag_t));
200 cardbusreg_t (*cardbus_conf_read) __P((cardbus_chipset_tag_t, cardbustag_t, int));
201 void (*cardbus_conf_write) __P((cardbus_chipset_tag_t, cardbustag_t, int, cardbusreg_t));
202 } cardbus_function_t, *cardbus_function_tag_t;
203
204 #else
205
206 typedef struct cardbus_functions {
207 int (*cardbus_ctrl) __P((cardbus_chipset_tag_t, int));
208 int (*cardbus_power) __P((cardbus_chipset_tag_t, int));
209 int (*cardbus_mem_open) __P((cardbus_chipset_tag_t, int, u_int32_t, u_int32_t));
210 int (*cardbus_mem_close) __P((cardbus_chipset_tag_t, int));
211 int (*cardbus_io_open) __P((cardbus_chipset_tag_t, int, u_int32_t, u_int32_t));
212 int (*cardbus_io_close) __P((cardbus_chipset_tag_t, int));
213 void *(*cardbus_intr_establish) __P((cardbus_chipset_tag_t, int irq, int level, int (*ih)(void *), void *sc));
214 void (*cardbus_intr_disestablish) __P((cardbus_chipset_tag_t ct, void *ih));
215
216 cardbustag_t (*cardbus_make_tag) __P((cardbus_chipset_tag_t, int, int, int)); cardbusreg_t (*cardbus_conf_read) __P((cardbus_chipset_tag_t, cardbustag_t, int));
217 void (*cardbus_conf_write) __P((cardbus_chipset_tag_t, cardbustag_t, int, cardbusreg_t));
218 } cardbus_function_t, *cardbus_function_tag_t;
219 #endif /* rbus */
220
221 /*
222 * struct cbslot_attach_args is the attach argument for cardbus card.
223 */
224 struct cbslot_attach_args {
225 char *cba_busname;
226 bus_space_tag_t cba_iot; /* cardbus i/o space tag */
227 bus_space_tag_t cba_memt; /* cardbus mem space tag */
228 bus_dma_tag_t cba_dmat; /* DMA tag */
229
230 int cba_bus; /* cardbus bus number */
231 int cba_function; /* slot number on this Host Bus Adaptor */
232
233 cardbus_chipset_tag_t cba_cc; /* cardbus chipset */
234 cardbus_function_tag_t cba_cf; /* cardbus functions */
235 int cba_intrline; /* interrupt line */
236
237 #if rbus
238 rbus_tag_t cba_rbus_iot; /* CardBus i/o rbus tag */
239 rbus_tag_t cba_rbus_memt; /* CardBus mem rbus tag */
240 #endif
241
242 int cba_cacheline; /* cache line size */
243 int cba_lattimer; /* latency timer */
244 };
245
246
247 #define cbslotcf_dev cf_loc[0]
248 #define cbslotcf_func cf_loc[1]
249 #define CBSLOT_UNK_DEV -1
250 #define CBSLOT_UNK_FUNC -1
251
252
253 struct cardbus_devfunc;
254
255 /*
256 * struct cardbus_softc is the softc for cardbus card.
257 */
258 struct cardbus_softc {
259 struct device sc_dev; /* fundamental device structure */
260
261 int sc_bus; /* cardbus bus number */
262 int sc_device; /* cardbus device number */
263 int sc_intrline; /* CardBus intrline */
264
265 bus_space_tag_t sc_iot; /* CardBus I/O space tag */
266 bus_space_tag_t sc_memt; /* CardBus MEM space tag */
267 bus_dma_tag_t sc_dmat; /* DMA tag */
268
269 cardbus_chipset_tag_t sc_cc; /* CardBus chipset */
270 cardbus_function_tag_t sc_cf; /* CardBus function */
271
272 #if rbus
273 rbus_tag_t sc_rbus_iot; /* CardBus i/o rbus tag */
274 rbus_tag_t sc_rbus_memt; /* CardBus mem rbus tag */
275 #endif
276
277 int sc_cacheline; /* cache line size */
278 int sc_lattimer; /* latency timer */
279 int sc_volt; /* applied Vcc voltage */
280 #define PCCARD_33V 0x02
281 #define PCCARD_XXV 0x04
282 #define PCCARD_YYV 0x08
283 int sc_poweron_func;
284 struct cardbus_devfunc *sc_funcs; /* list of cardbus device functions */
285 };
286
287
288 /*
289 * struct cardbus_devfunc:
290 *
291 * This is the data deposit for each function of a CardBus device.
292 * This structure is used for memory or i/o space allocation and
293 * disallocation.
294 */
295 typedef struct cardbus_devfunc {
296 cardbus_chipset_tag_t ct_cc;
297 cardbus_function_tag_t ct_cf;
298 struct cardbus_softc *ct_sc; /* pointer to the parent */
299 int ct_bus; /* bus number */
300 int ct_dev; /* device number */
301 int ct_func; /* function number */
302
303 #if rbus
304 rbus_tag_t ct_rbus_iot; /* CardBus i/o rbus tag */
305 rbus_tag_t ct_rbus_memt; /* CardBus mem rbus tag */
306 #endif
307
308 u_int32_t ct_bar[6]; /* Base Address Regs 0 to 6 */
309 u_int32_t ct_lc; /* Latency timer and cache line size */
310 /* u_int32_t ct_cisreg; */ /* CIS reg: is it needed??? */
311
312 struct device *ct_device; /* pointer to the device */
313
314 struct cardbus_devfunc *ct_next;
315
316 /* some data structure needed for tuple??? */
317 } *cardbus_devfunc_t;
318
319
320 /* XXX various things extracted from CIS */
321 struct cardbus_cis_info {
322 int32_t manufacturer;
323 int32_t product;
324 char cis1_info_buf[256];
325 char* cis1_info[4];
326 struct cb_bar_info {
327 unsigned int flags;
328 unsigned int size;
329 } bar[7];
330 unsigned int funcid;
331 union {
332 struct {
333 char netid[6];
334 } network;
335 } funce;
336 };
337
338 struct cardbus_attach_args {
339 int ca_unit;
340 cardbus_devfunc_t ca_ct;
341
342 bus_space_tag_t ca_iot; /* CardBus I/O space tag */
343 bus_space_tag_t ca_memt; /* CardBus MEM space tag */
344 bus_dma_tag_t ca_dmat; /* DMA tag */
345
346 u_int ca_device;
347 u_int ca_function;
348 cardbustag_t ca_tag;
349 cardbusreg_t ca_id;
350 cardbusreg_t ca_class;
351
352 /* interrupt information */
353 cardbus_intr_line_t ca_intrline;
354
355 #if rbus
356 rbus_tag_t ca_rbus_iot; /* CardBus i/o rbus tag */
357 rbus_tag_t ca_rbus_memt; /* CardBus mem rbus tag */
358 #endif
359
360 struct cardbus_cis_info ca_cis;
361 };
362
363
364 #define CARDBUS_ENABLE 1 /* enable the channel */
365 #define CARDBUS_DISABLE 2 /* disable the channel */
366 #define CARDBUS_RESET 4
367 #define CARDBUS_CD 7
368 # define CARDBUS_NOCARD 0
369 # define CARDBUS_5V_CARD 0x01 /* XXX: It must not exist */
370 # define CARDBUS_3V_CARD 0x02
371 # define CARDBUS_XV_CARD 0x04
372 # define CARDBUS_YV_CARD 0x08
373 #define CARDBUS_IO_ENABLE 100
374 #define CARDBUS_IO_DISABLE 101
375 #define CARDBUS_MEM_ENABLE 102
376 #define CARDBUS_MEM_DISABLE 103
377 #define CARDBUS_BM_ENABLE 104 /* bus master */
378 #define CARDBUS_BM_DISABLE 105
379
380 #define CARDBUS_VCC_UC 0x0000
381 #define CARDBUS_VCC_3V 0x0001
382 #define CARDBUS_VCC_XV 0x0002
383 #define CARDBUS_VCC_YV 0x0003
384 #define CARDBUS_VCC_0V 0x0004
385 #define CARDBUS_VCC_5V 0x0005 /* ??? */
386 #define CARDBUS_VCCMASK 0x000f
387 #define CARDBUS_VPP_UC 0x0000
388 #define CARDBUS_VPP_VCC 0x0010
389 #define CARDBUS_VPP_12V 0x0030
390 #define CARDBUS_VPP_0V 0x0040
391 #define CARDBUS_VPPMASK 0x00f0
392
393
394 #include "locators.h"
395
396 /*
397 * Locators devies that attach to 'cardbus', as specified to config.
398 */
399 #define cardbuscf_dev cf_loc[CARDBUSCF_DEV]
400 #define CARDBUS_UNK_DEV CARDBUSCF_DEV_DEFAULT
401
402 #define cardbuscf_function cf_loc[CARDBUSCF_FUNCTION]
403 #define CARDBUS_UNK_FUNCTION CARDBUSCF_FUNCTION_DEFAULT
404
405 int cardbus_attach_card __P((struct cardbus_softc *));
406 void cardbus_detach_card __P((struct cardbus_softc *));
407 void *cardbus_intr_establish __P((cardbus_chipset_tag_t, cardbus_function_tag_t, cardbus_intr_handle_t irq, int level, int (*func) (void *), void *arg));
408 void cardbus_intr_disestablish __P((cardbus_chipset_tag_t, cardbus_function_tag_t, void *handler));
409
410 int cardbus_mapreg_map __P((struct cardbus_softc *, int, int, cardbusreg_t,
411 int, bus_space_tag_t *, bus_space_handle_t *,
412 bus_addr_t *, bus_size_t *));
413
414 int cardbus_save_bar __P((cardbus_devfunc_t));
415 int cardbus_restore_bar __P((cardbus_devfunc_t));
416
417 int cardbus_function_enable __P((struct cardbus_softc *, int function));
418 int cardbus_function_disable __P((struct cardbus_softc *, int function));
419
420 int cardbus_get_capability __P((cardbus_chipset_tag_t, cardbus_function_tag_t,
421 cardbustag_t, int, int *, cardbusreg_t *));
422
423 #define Cardbus_function_enable(ct) cardbus_function_enable((ct)->ct_sc, (ct)->ct_func)
424 #define Cardbus_function_disable(ct) cardbus_function_disable((ct)->ct_sc, (ct)->ct_func)
425
426
427
428 #define Cardbus_mapreg_map(ct, reg, type, busflags, tagp, handlep, basep, sizep) \
429 cardbus_mapreg_map((ct)->ct_sc, (ct->ct_func), (reg), (type),\
430 (busflags), (tagp), (handlep), (basep), (sizep))
431
432 #define Cardbus_make_tag(ct) (*(ct)->ct_cf->cardbus_make_tag)((ct)->ct_cc, (ct)->ct_bus, (ct)->ct_dev, (ct)->ct_func)
433 #define cardbus_make_tag(cc, cf, bus, device, function) ((cf)->cardbus_make_tag)((cc), (bus), (device), (function))
434
435 #define Cardbus_free_tag(ct, tag) (*(ct)->ct_cf->cardbus_free_tag)((ct)->ct_cc, (tag))
436 #define cardbus_free_tag(cc, cf, tag) (*(cf)->cardbus_free_tag)(cc, (tag))
437
438 #define Cardbus_conf_read(ct, tag, offs) (*(ct)->ct_cf->cardbus_conf_read)((ct)->ct_cf, (tag), (offs))
439 #define cardbus_conf_read(cc, cf, tag, offs) ((cf)->cardbus_conf_read)((cc), (tag), (offs))
440 #define Cardbus_conf_write(ct, tag, offs, val) (*(ct)->ct_cf->cardbus_conf_write)((ct)->ct_cf, (tag), (offs), (val))
441 #define cardbus_conf_write(cc, cf, tag, offs, val) ((cf)->cardbus_conf_write)((cc), (tag), (offs), (val))
442
443 #endif /* !_DEV_CARDBUS_CARDBUSVAR_H_ */
444