if_ath_cardbus.c revision 1.22 1 1.22 dyoung /* $NetBSD: if_ath_cardbus.c,v 1.22 2007/12/14 03:18:46 dyoung Exp $ */
2 1.1 ichiro /*
3 1.1 ichiro * Copyright (c) 2003
4 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * Redistribution and use in source and binary forms, with or without
8 1.1 ichiro * modification, are permitted provided that the following conditions
9 1.1 ichiro * are met:
10 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
11 1.1 ichiro * notice, this list of conditions and the following disclaimer.
12 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
14 1.1 ichiro * documentation and/or other materials provided with the distribution.
15 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
16 1.1 ichiro * must display the following acknowledgement:
17 1.1 ichiro * This product includes software developed by Ichiro FUKUHARA.
18 1.1 ichiro * 4. The name of the company nor the name of the author may be used to
19 1.1 ichiro * endorse or promote products derived from this software without specific
20 1.1 ichiro * prior written permission.
21 1.1 ichiro *
22 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
23 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
26 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 ichiro * SUCH DAMAGE.
33 1.1 ichiro */
34 1.1 ichiro /*
35 1.1 ichiro * CardBus bus front-end for the AR5001 Wireless LAN 802.11a/b/g CardBus.
36 1.1 ichiro */
37 1.1 ichiro
38 1.1 ichiro #include <sys/cdefs.h>
39 1.22 dyoung __KERNEL_RCSID(0, "$NetBSD: if_ath_cardbus.c,v 1.22 2007/12/14 03:18:46 dyoung Exp $");
40 1.1 ichiro
41 1.1 ichiro #include "opt_inet.h"
42 1.1 ichiro #include "bpfilter.h"
43 1.1 ichiro
44 1.1 ichiro #include <sys/param.h>
45 1.6 perry #include <sys/systm.h>
46 1.6 perry #include <sys/mbuf.h>
47 1.1 ichiro #include <sys/malloc.h>
48 1.1 ichiro #include <sys/kernel.h>
49 1.1 ichiro #include <sys/socket.h>
50 1.1 ichiro #include <sys/ioctl.h>
51 1.1 ichiro #include <sys/errno.h>
52 1.1 ichiro #include <sys/device.h>
53 1.1 ichiro
54 1.1 ichiro #include <machine/endian.h>
55 1.6 perry
56 1.1 ichiro #include <net/if.h>
57 1.1 ichiro #include <net/if_dl.h>
58 1.1 ichiro #include <net/if_media.h>
59 1.1 ichiro #include <net/if_ether.h>
60 1.1 ichiro
61 1.7 dyoung #include <net80211/ieee80211_netbsd.h>
62 1.1 ichiro #include <net80211/ieee80211_var.h>
63 1.1 ichiro
64 1.6 perry #if NBPFILTER > 0
65 1.1 ichiro #include <net/bpf.h>
66 1.6 perry #endif
67 1.1 ichiro
68 1.1 ichiro #ifdef INET
69 1.6 perry #include <netinet/in.h>
70 1.1 ichiro #include <netinet/if_inarp.h>
71 1.1 ichiro #endif
72 1.1 ichiro
73 1.1 ichiro
74 1.19 ad #include <sys/bus.h>
75 1.19 ad #include <sys/intr.h>
76 1.1 ichiro
77 1.1 ichiro #include <dev/mii/miivar.h>
78 1.1 ichiro #include <dev/mii/mii_bitbang.h>
79 1.1 ichiro
80 1.7 dyoung #include <dev/ic/ath_netbsd.h>
81 1.1 ichiro #include <dev/ic/athvar.h>
82 1.11 gdamore #include <contrib/dev/ath/ah.h>
83 1.1 ichiro
84 1.1 ichiro #include <dev/pci/pcivar.h>
85 1.1 ichiro #include <dev/pci/pcireg.h>
86 1.1 ichiro #include <dev/pci/pcidevs.h>
87 1.1 ichiro
88 1.1 ichiro #include <dev/cardbus/cardbusvar.h>
89 1.4 mycroft #include <dev/pci/pcidevs.h>
90 1.1 ichiro
91 1.1 ichiro /*
92 1.1 ichiro * PCI configuration space registers
93 1.1 ichiro */
94 1.1 ichiro #define ATH_PCI_MMBA 0x10 /* memory mapped base */
95 1.1 ichiro
96 1.1 ichiro struct ath_cardbus_softc {
97 1.1 ichiro struct ath_softc sc_ath;
98 1.1 ichiro
99 1.1 ichiro /* CardBus-specific goo. */
100 1.1 ichiro void *sc_ih; /* interrupt handle */
101 1.1 ichiro cardbus_devfunc_t sc_ct; /* our CardBus devfuncs */
102 1.1 ichiro cardbustag_t sc_tag; /* our CardBus tag */
103 1.1 ichiro bus_size_t sc_mapsize; /* the size of mapped bus space region */
104 1.1 ichiro
105 1.1 ichiro pcireg_t sc_bar_val; /* value of the BAR */
106 1.1 ichiro
107 1.1 ichiro int sc_intrline; /* interrupt line */
108 1.13 gdamore bus_space_tag_t sc_iot;
109 1.13 gdamore bus_space_handle_t sc_ioh;
110 1.1 ichiro };
111 1.1 ichiro
112 1.1 ichiro int ath_cardbus_match(struct device *, struct cfdata *, void *);
113 1.1 ichiro void ath_cardbus_attach(struct device *, struct device *, void *);
114 1.1 ichiro int ath_cardbus_detach(struct device *, int);
115 1.1 ichiro
116 1.1 ichiro CFATTACH_DECL(ath_cardbus, sizeof(struct ath_cardbus_softc),
117 1.1 ichiro ath_cardbus_match, ath_cardbus_attach, ath_cardbus_detach, ath_activate);
118 1.1 ichiro
119 1.1 ichiro void ath_cardbus_setup(struct ath_cardbus_softc *);
120 1.1 ichiro
121 1.1 ichiro int ath_cardbus_enable(struct ath_softc *);
122 1.1 ichiro void ath_cardbus_disable(struct ath_softc *);
123 1.21 jmcneill
124 1.21 jmcneill static bool
125 1.21 jmcneill ath_cardbus_resume(device_t dv)
126 1.21 jmcneill {
127 1.21 jmcneill struct ath_cardbus_softc *csc = device_private(dv);
128 1.21 jmcneill cardbus_devfunc_t ct = csc->sc_ct;
129 1.21 jmcneill cardbus_chipset_tag_t cc = ct->ct_cc;
130 1.21 jmcneill cardbus_function_tag_t cf = ct->ct_cf;
131 1.21 jmcneill
132 1.22 dyoung /* Insofar as I understand what the PCI retry timeout is
133 1.22 dyoung * (it does not appear to be documented in any PCI standard,
134 1.22 dyoung * and we don't have any Atheros documentation), disabling
135 1.22 dyoung * it on resume does not seem to be justified.
136 1.22 dyoung *
137 1.22 dyoung * Taking a guess, the DMA engine counts down from the
138 1.22 dyoung * retry timeout to 0 while it retries a delayed PCI
139 1.22 dyoung * transaction. When it reaches 0, it ceases retrying.
140 1.22 dyoung * A PCI master is *never* supposed to stop retrying a
141 1.22 dyoung * delayed transaction, though.
142 1.22 dyoung *
143 1.22 dyoung * Incidentally, while I am hopeful that cardbus_disable_retry()
144 1.22 dyoung * does disable retries, because that would help to explain
145 1.22 dyoung * some ath(4) lossage, I suspect that writing 0 to the
146 1.22 dyoung * register does not disable *retries*, but it disables
147 1.22 dyoung * the timeout. That is, the device will *never* timeout.
148 1.22 dyoung */
149 1.22 dyoung #if 0
150 1.21 jmcneill cardbus_disable_retry(cc, cf, csc->sc_tag);
151 1.22 dyoung #endif
152 1.21 jmcneill ath_resume(&csc->sc_ath);
153 1.21 jmcneill
154 1.21 jmcneill return true;
155 1.21 jmcneill }
156 1.1 ichiro
157 1.1 ichiro int
158 1.18 christos ath_cardbus_match(struct device *parent, struct cfdata *match,
159 1.17 christos void *aux)
160 1.1 ichiro {
161 1.1 ichiro struct cardbus_attach_args *ca = aux;
162 1.1 ichiro const char* devname;
163 1.1 ichiro
164 1.1 ichiro devname = ath_hal_probe(PCI_VENDOR(ca->ca_id),
165 1.1 ichiro PCI_PRODUCT(ca->ca_id));
166 1.1 ichiro
167 1.1 ichiro if (devname)
168 1.1 ichiro return (1);
169 1.1 ichiro
170 1.1 ichiro return (0);
171 1.1 ichiro }
172 1.1 ichiro
173 1.1 ichiro void
174 1.18 christos ath_cardbus_attach(struct device *parent, struct device *self,
175 1.17 christos void *aux)
176 1.1 ichiro {
177 1.10 thorpej struct ath_cardbus_softc *csc = device_private(self);
178 1.1 ichiro struct ath_softc *sc = &csc->sc_ath;
179 1.1 ichiro struct cardbus_attach_args *ca = aux;
180 1.1 ichiro cardbus_devfunc_t ct = ca->ca_ct;
181 1.1 ichiro bus_addr_t adr;
182 1.1 ichiro
183 1.1 ichiro sc->sc_dmat = ca->ca_dmat;
184 1.1 ichiro csc->sc_ct = ct;
185 1.1 ichiro csc->sc_tag = ca->ca_tag;
186 1.1 ichiro
187 1.5 enami printf("\n");
188 1.5 enami
189 1.1 ichiro /*
190 1.1 ichiro * Power management hooks.
191 1.1 ichiro */
192 1.1 ichiro sc->sc_enable = ath_cardbus_enable;
193 1.1 ichiro sc->sc_disable = ath_cardbus_disable;
194 1.15 seanb
195 1.1 ichiro /*
196 1.1 ichiro * Map the device.
197 1.1 ichiro */
198 1.1 ichiro if (Cardbus_mapreg_map(ct, ATH_PCI_MMBA, CARDBUS_MAPREG_TYPE_MEM, 0,
199 1.13 gdamore &csc->sc_iot, &csc->sc_ioh, &adr, &csc->sc_mapsize) == 0) {
200 1.1 ichiro #if rbus
201 1.1 ichiro #else
202 1.1 ichiro (*ct->ct_cf->cardbus_mem_open)(cc, 0, adr, adr+csc->sc_mapsize);
203 1.1 ichiro #endif
204 1.1 ichiro csc->sc_bar_val = adr | CARDBUS_MAPREG_TYPE_MEM;
205 1.1 ichiro }
206 1.1 ichiro
207 1.1 ichiro else {
208 1.1 ichiro printf("%s: unable to map device registers\n",
209 1.1 ichiro sc->sc_dev.dv_xname);
210 1.1 ichiro return;
211 1.1 ichiro }
212 1.1 ichiro
213 1.13 gdamore sc->sc_st = HALTAG(csc->sc_iot);
214 1.13 gdamore sc->sc_sh = HALHANDLE(csc->sc_ioh);
215 1.13 gdamore
216 1.1 ichiro /*
217 1.1 ichiro * Set up the PCI configuration registers.
218 1.1 ichiro */
219 1.1 ichiro ath_cardbus_setup(csc);
220 1.1 ichiro
221 1.1 ichiro /* Remember which interrupt line. */
222 1.1 ichiro csc->sc_intrline = ca->ca_intrline;
223 1.1 ichiro
224 1.21 jmcneill if (!pmf_device_register(self, NULL, ath_cardbus_resume))
225 1.21 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
226 1.21 jmcneill else
227 1.21 jmcneill pmf_class_network_register(self, &sc->sc_if);
228 1.21 jmcneill
229 1.1 ichiro /*
230 1.1 ichiro * Finish off the attach.
231 1.1 ichiro */
232 1.1 ichiro ath_attach(PCI_PRODUCT(ca->ca_id), sc);
233 1.1 ichiro }
234 1.1 ichiro
235 1.1 ichiro int
236 1.18 christos ath_cardbus_detach(struct device *self, int flags)
237 1.1 ichiro {
238 1.10 thorpej struct ath_cardbus_softc *csc = device_private(self);
239 1.1 ichiro struct ath_softc *sc = &csc->sc_ath;
240 1.1 ichiro struct cardbus_devfunc *ct = csc->sc_ct;
241 1.1 ichiro int rv;
242 1.1 ichiro
243 1.1 ichiro #if defined(DIAGNOSTIC)
244 1.1 ichiro if (ct == NULL)
245 1.1 ichiro panic("%s: data structure lacks", sc->sc_dev.dv_xname);
246 1.1 ichiro #endif
247 1.1 ichiro
248 1.1 ichiro rv = ath_detach(sc);
249 1.1 ichiro if (rv)
250 1.1 ichiro return (rv);
251 1.1 ichiro
252 1.21 jmcneill pmf_device_deregister(self);
253 1.21 jmcneill
254 1.1 ichiro /*
255 1.1 ichiro * Unhook the interrupt handler.
256 1.1 ichiro */
257 1.1 ichiro if (csc->sc_ih != NULL)
258 1.1 ichiro cardbus_intr_disestablish(ct->ct_cc, ct->ct_cf, csc->sc_ih);
259 1.1 ichiro csc->sc_ih = NULL;
260 1.1 ichiro
261 1.1 ichiro /*
262 1.1 ichiro * Release bus space and close window.
263 1.1 ichiro */
264 1.14 nakayama Cardbus_mapreg_unmap(ct, ATH_PCI_MMBA, csc->sc_iot, csc->sc_ioh,
265 1.14 nakayama csc->sc_mapsize);
266 1.1 ichiro
267 1.1 ichiro return (0);
268 1.1 ichiro }
269 1.1 ichiro
270 1.1 ichiro int
271 1.1 ichiro ath_cardbus_enable(struct ath_softc *sc)
272 1.1 ichiro {
273 1.1 ichiro struct ath_cardbus_softc *csc = (void *) sc;
274 1.1 ichiro cardbus_devfunc_t ct = csc->sc_ct;
275 1.1 ichiro cardbus_chipset_tag_t cc = ct->ct_cc;
276 1.1 ichiro cardbus_function_tag_t cf = ct->ct_cf;
277 1.1 ichiro
278 1.1 ichiro /*
279 1.1 ichiro * Power on the socket.
280 1.1 ichiro */
281 1.1 ichiro Cardbus_function_enable(ct);
282 1.1 ichiro
283 1.1 ichiro /*
284 1.1 ichiro * Set up the PCI configuration registers.
285 1.1 ichiro */
286 1.1 ichiro ath_cardbus_setup(csc);
287 1.1 ichiro
288 1.1 ichiro /*
289 1.1 ichiro * Map and establish the interrupt.
290 1.1 ichiro */
291 1.1 ichiro csc->sc_ih = cardbus_intr_establish(cc, cf, csc->sc_intrline, IPL_NET,
292 1.1 ichiro ath_intr, sc);
293 1.1 ichiro if (csc->sc_ih == NULL) {
294 1.1 ichiro printf("%s: unable to establish interrupt at %d\n",
295 1.1 ichiro sc->sc_dev.dv_xname, csc->sc_intrline);
296 1.1 ichiro Cardbus_function_disable(csc->sc_ct);
297 1.1 ichiro return (1);
298 1.1 ichiro }
299 1.1 ichiro printf("%s: interrupting at %d\n", sc->sc_dev.dv_xname,
300 1.1 ichiro csc->sc_intrline);
301 1.1 ichiro
302 1.1 ichiro return (0);
303 1.1 ichiro }
304 1.1 ichiro
305 1.1 ichiro void
306 1.1 ichiro ath_cardbus_disable(struct ath_softc *sc)
307 1.1 ichiro {
308 1.1 ichiro struct ath_cardbus_softc *csc = (void *) sc;
309 1.1 ichiro cardbus_devfunc_t ct = csc->sc_ct;
310 1.1 ichiro cardbus_chipset_tag_t cc = ct->ct_cc;
311 1.1 ichiro cardbus_function_tag_t cf = ct->ct_cf;
312 1.1 ichiro
313 1.1 ichiro /* Unhook the interrupt handler. */
314 1.1 ichiro cardbus_intr_disestablish(cc, cf, csc->sc_ih);
315 1.1 ichiro csc->sc_ih = NULL;
316 1.1 ichiro }
317 1.1 ichiro
318 1.1 ichiro void
319 1.1 ichiro ath_cardbus_setup(struct ath_cardbus_softc *csc)
320 1.1 ichiro {
321 1.1 ichiro cardbus_devfunc_t ct = csc->sc_ct;
322 1.1 ichiro cardbus_chipset_tag_t cc = ct->ct_cc;
323 1.1 ichiro cardbus_function_tag_t cf = ct->ct_cf;
324 1.20 dyoung int error;
325 1.1 ichiro pcireg_t reg;
326 1.1 ichiro
327 1.21 jmcneill if ((error = cardbus_set_powerstate(ct, csc->sc_tag,
328 1.20 dyoung PCI_PWR_D0)) != 0)
329 1.21 jmcneill aprint_debug("%s: cardbus_set_powerstate %d\n", __func__, error);
330 1.1 ichiro
331 1.3 mycroft /* Program the BAR. */
332 1.3 mycroft cardbus_conf_write(cc, cf, csc->sc_tag, ATH_PCI_MMBA,
333 1.3 mycroft csc->sc_bar_val);
334 1.3 mycroft
335 1.1 ichiro /* Make sure the right access type is on the CardBus bridge. */
336 1.1 ichiro (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
337 1.1 ichiro (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
338 1.1 ichiro
339 1.1 ichiro /* Enable the appropriate bits in the PCI CSR. */
340 1.1 ichiro reg = cardbus_conf_read(cc, cf, csc->sc_tag,
341 1.1 ichiro CARDBUS_COMMAND_STATUS_REG);
342 1.1 ichiro reg |= CARDBUS_COMMAND_MASTER_ENABLE | CARDBUS_COMMAND_MEM_ENABLE;
343 1.1 ichiro cardbus_conf_write(cc, cf, csc->sc_tag, CARDBUS_COMMAND_STATUS_REG,
344 1.1 ichiro reg);
345 1.1 ichiro }
346