Home | History | Annotate | Line # | Download | only in cardbus
if_ath_cardbus.c revision 1.5
      1  1.5     enami /*	$NetBSD: if_ath_cardbus.c,v 1.5 2004/09/09 01:40:13 enami Exp $ */
      2  1.1    ichiro /*
      3  1.1    ichiro  * Copyright (c) 2003
      4  1.1    ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5  1.1    ichiro  * All rights reserved.
      6  1.1    ichiro  *
      7  1.1    ichiro  * Redistribution and use in source and binary forms, with or without
      8  1.1    ichiro  * modification, are permitted provided that the following conditions
      9  1.1    ichiro  * are met:
     10  1.1    ichiro  * 1. Redistributions of source code must retain the above copyright
     11  1.1    ichiro  *    notice, this list of conditions and the following disclaimer.
     12  1.1    ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1    ichiro  *    notice, this list of conditions and the following disclaimer in the
     14  1.1    ichiro  *    documentation and/or other materials provided with the distribution.
     15  1.1    ichiro  * 3. All advertising materials mentioning features or use of this software
     16  1.1    ichiro  *    must display the following acknowledgement:
     17  1.1    ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     18  1.1    ichiro  * 4. The name of the company nor the name of the author may be used to
     19  1.1    ichiro  *    endorse or promote products derived from this software without specific
     20  1.1    ichiro  *    prior written permission.
     21  1.1    ichiro  *
     22  1.1    ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     23  1.1    ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1    ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1    ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     26  1.1    ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27  1.1    ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28  1.1    ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  1.1    ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  1.1    ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  1.1    ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  1.1    ichiro  * SUCH DAMAGE.
     33  1.1    ichiro  */
     34  1.1    ichiro /*
     35  1.1    ichiro  * CardBus bus front-end for the AR5001 Wireless LAN 802.11a/b/g CardBus.
     36  1.1    ichiro  */
     37  1.1    ichiro 
     38  1.1    ichiro #include <sys/cdefs.h>
     39  1.5     enami __KERNEL_RCSID(0, "$NetBSD: if_ath_cardbus.c,v 1.5 2004/09/09 01:40:13 enami Exp $");
     40  1.1    ichiro 
     41  1.1    ichiro #include "opt_inet.h"
     42  1.1    ichiro #include "opt_ns.h"
     43  1.1    ichiro #include "bpfilter.h"
     44  1.1    ichiro 
     45  1.1    ichiro #include <sys/param.h>
     46  1.1    ichiro #include <sys/systm.h>
     47  1.1    ichiro #include <sys/mbuf.h>
     48  1.1    ichiro #include <sys/malloc.h>
     49  1.1    ichiro #include <sys/kernel.h>
     50  1.1    ichiro #include <sys/socket.h>
     51  1.1    ichiro #include <sys/ioctl.h>
     52  1.1    ichiro #include <sys/errno.h>
     53  1.1    ichiro #include <sys/device.h>
     54  1.1    ichiro 
     55  1.1    ichiro #include <machine/endian.h>
     56  1.1    ichiro 
     57  1.1    ichiro #include <net/if.h>
     58  1.1    ichiro #include <net/if_dl.h>
     59  1.1    ichiro #include <net/if_media.h>
     60  1.1    ichiro #include <net/if_ether.h>
     61  1.1    ichiro 
     62  1.1    ichiro #include <net80211/ieee80211_compat.h>
     63  1.1    ichiro #include <net80211/ieee80211_var.h>
     64  1.1    ichiro 
     65  1.1    ichiro #if NBPFILTER > 0
     66  1.1    ichiro #include <net/bpf.h>
     67  1.1    ichiro #endif
     68  1.1    ichiro 
     69  1.1    ichiro #ifdef INET
     70  1.1    ichiro #include <netinet/in.h>
     71  1.1    ichiro #include <netinet/if_inarp.h>
     72  1.1    ichiro #endif
     73  1.1    ichiro 
     74  1.1    ichiro #ifdef NS
     75  1.1    ichiro #include <netns/ns.h>
     76  1.1    ichiro #include <netns/ns_if.h>
     77  1.1    ichiro #endif
     78  1.1    ichiro 
     79  1.1    ichiro #include <machine/bus.h>
     80  1.1    ichiro #include <machine/intr.h>
     81  1.1    ichiro 
     82  1.1    ichiro #include <dev/mii/miivar.h>
     83  1.1    ichiro #include <dev/mii/mii_bitbang.h>
     84  1.1    ichiro 
     85  1.1    ichiro #include <dev/ic/athcompat.h>
     86  1.1    ichiro #include <dev/ic/athvar.h>
     87  1.1    ichiro #include <../contrib/sys/dev/ic/athhal.h>
     88  1.1    ichiro 
     89  1.1    ichiro #include <dev/pci/pcivar.h>
     90  1.1    ichiro #include <dev/pci/pcireg.h>
     91  1.1    ichiro #include <dev/pci/pcidevs.h>
     92  1.1    ichiro 
     93  1.1    ichiro #include <dev/cardbus/cardbusvar.h>
     94  1.4   mycroft #include <dev/pci/pcidevs.h>
     95  1.1    ichiro 
     96  1.1    ichiro /*
     97  1.1    ichiro  * PCI configuration space registers
     98  1.1    ichiro  */
     99  1.1    ichiro #define	ATH_PCI_MMBA		0x10	/* memory mapped base */
    100  1.1    ichiro 
    101  1.1    ichiro struct ath_cardbus_softc {
    102  1.1    ichiro 	struct ath_softc	sc_ath;
    103  1.1    ichiro 
    104  1.1    ichiro 	/* CardBus-specific goo. */
    105  1.1    ichiro 	void	*sc_ih;			/* interrupt handle */
    106  1.1    ichiro 	cardbus_devfunc_t sc_ct;	/* our CardBus devfuncs */
    107  1.1    ichiro 	cardbustag_t sc_tag;		/* our CardBus tag */
    108  1.1    ichiro 	bus_size_t sc_mapsize;		/* the size of mapped bus space region */
    109  1.1    ichiro 
    110  1.1    ichiro 	pcireg_t sc_bar_val;		/* value of the BAR */
    111  1.1    ichiro 
    112  1.1    ichiro 	int	sc_intrline;		/* interrupt line */
    113  1.1    ichiro };
    114  1.1    ichiro 
    115  1.1    ichiro int	ath_cardbus_match(struct device *, struct cfdata *, void *);
    116  1.1    ichiro void	ath_cardbus_attach(struct device *, struct device *, void *);
    117  1.1    ichiro int	ath_cardbus_detach(struct device *, int);
    118  1.1    ichiro 
    119  1.1    ichiro CFATTACH_DECL(ath_cardbus, sizeof(struct ath_cardbus_softc),
    120  1.1    ichiro     ath_cardbus_match, ath_cardbus_attach, ath_cardbus_detach, ath_activate);
    121  1.1    ichiro 
    122  1.1    ichiro void	ath_cardbus_setup(struct ath_cardbus_softc *);
    123  1.1    ichiro 
    124  1.1    ichiro int	ath_cardbus_enable(struct ath_softc *);
    125  1.1    ichiro void	ath_cardbus_disable(struct ath_softc *);
    126  1.1    ichiro void	ath_cardbus_power(struct ath_softc *, int);
    127  1.1    ichiro 
    128  1.1    ichiro int
    129  1.1    ichiro ath_cardbus_match(struct device *parent, struct cfdata *match,
    130  1.1    ichiro 	void *aux)
    131  1.1    ichiro {
    132  1.1    ichiro 	struct cardbus_attach_args *ca = aux;
    133  1.1    ichiro 	const char* devname;
    134  1.1    ichiro 
    135  1.1    ichiro 	devname = ath_hal_probe(PCI_VENDOR(ca->ca_id),
    136  1.1    ichiro 				PCI_PRODUCT(ca->ca_id));
    137  1.1    ichiro 
    138  1.1    ichiro 	if (devname)
    139  1.1    ichiro 		return (1);
    140  1.1    ichiro 
    141  1.1    ichiro 	return (0);
    142  1.1    ichiro }
    143  1.1    ichiro 
    144  1.1    ichiro void
    145  1.1    ichiro ath_cardbus_attach(struct device *parent, struct device *self,
    146  1.1    ichiro 	void *aux)
    147  1.1    ichiro {
    148  1.1    ichiro 	struct ath_cardbus_softc *csc = (void *)self;
    149  1.1    ichiro 	struct ath_softc *sc = &csc->sc_ath;
    150  1.1    ichiro 	struct cardbus_attach_args *ca = aux;
    151  1.1    ichiro 	cardbus_devfunc_t ct = ca->ca_ct;
    152  1.1    ichiro 	bus_addr_t adr;
    153  1.1    ichiro 
    154  1.1    ichiro 	sc->sc_dmat = ca->ca_dmat;
    155  1.1    ichiro 	csc->sc_ct = ct;
    156  1.1    ichiro 	csc->sc_tag = ca->ca_tag;
    157  1.1    ichiro 
    158  1.5     enami 	printf("\n");
    159  1.5     enami 
    160  1.1    ichiro 	/*
    161  1.1    ichiro 	 * Power management hooks.
    162  1.1    ichiro 	 */
    163  1.1    ichiro 	sc->sc_enable = ath_cardbus_enable;
    164  1.1    ichiro 	sc->sc_disable = ath_cardbus_disable;
    165  1.1    ichiro 	sc->sc_power = ath_cardbus_power;
    166  1.1    ichiro 
    167  1.1    ichiro 	/*
    168  1.1    ichiro 	 * Map the device.
    169  1.1    ichiro 	 */
    170  1.1    ichiro 	if (Cardbus_mapreg_map(ct, ATH_PCI_MMBA, CARDBUS_MAPREG_TYPE_MEM, 0,
    171  1.1    ichiro 	    &sc->sc_st, &sc->sc_sh, &adr, &csc->sc_mapsize) == 0) {
    172  1.1    ichiro #if rbus
    173  1.1    ichiro #else
    174  1.1    ichiro 		(*ct->ct_cf->cardbus_mem_open)(cc, 0, adr, adr+csc->sc_mapsize);
    175  1.1    ichiro #endif
    176  1.1    ichiro 		csc->sc_bar_val = adr | CARDBUS_MAPREG_TYPE_MEM;
    177  1.1    ichiro 	}
    178  1.1    ichiro 
    179  1.1    ichiro 	else {
    180  1.1    ichiro 		printf("%s: unable to map device registers\n",
    181  1.1    ichiro 		    sc->sc_dev.dv_xname);
    182  1.1    ichiro 		return;
    183  1.1    ichiro 	}
    184  1.1    ichiro 
    185  1.1    ichiro 	/*
    186  1.1    ichiro 	 * Set up the PCI configuration registers.
    187  1.1    ichiro 	 */
    188  1.1    ichiro 	ath_cardbus_setup(csc);
    189  1.1    ichiro 
    190  1.1    ichiro 	/* Remember which interrupt line. */
    191  1.1    ichiro 	csc->sc_intrline = ca->ca_intrline;
    192  1.1    ichiro 
    193  1.1    ichiro 	/*
    194  1.1    ichiro 	 * Finish off the attach.
    195  1.1    ichiro 	 */
    196  1.1    ichiro 	ath_attach(PCI_PRODUCT(ca->ca_id), sc);
    197  1.1    ichiro 
    198  1.1    ichiro 	/*
    199  1.1    ichiro 	 * Power down the socket.
    200  1.1    ichiro 	 */
    201  1.1    ichiro 	Cardbus_function_disable(csc->sc_ct);
    202  1.1    ichiro }
    203  1.1    ichiro 
    204  1.1    ichiro int
    205  1.1    ichiro ath_cardbus_detach(struct device *self, int flags)
    206  1.1    ichiro {
    207  1.1    ichiro 	struct ath_cardbus_softc *csc = (void *)self;
    208  1.1    ichiro 	struct ath_softc *sc = &csc->sc_ath;
    209  1.1    ichiro 	struct cardbus_devfunc *ct = csc->sc_ct;
    210  1.1    ichiro 	int rv;
    211  1.1    ichiro 
    212  1.1    ichiro #if defined(DIAGNOSTIC)
    213  1.1    ichiro 	if (ct == NULL)
    214  1.1    ichiro 		panic("%s: data structure lacks", sc->sc_dev.dv_xname);
    215  1.1    ichiro #endif
    216  1.1    ichiro 
    217  1.1    ichiro 	rv = ath_detach(sc);
    218  1.1    ichiro 	if (rv)
    219  1.1    ichiro 		return (rv);
    220  1.1    ichiro 
    221  1.1    ichiro 	/*
    222  1.1    ichiro 	 * Unhook the interrupt handler.
    223  1.1    ichiro 	 */
    224  1.1    ichiro 	if (csc->sc_ih != NULL)
    225  1.1    ichiro 		cardbus_intr_disestablish(ct->ct_cc, ct->ct_cf, csc->sc_ih);
    226  1.1    ichiro 		csc->sc_ih = NULL;
    227  1.1    ichiro 
    228  1.1    ichiro 	/*
    229  1.1    ichiro 	 * Release bus space and close window.
    230  1.1    ichiro 	 */
    231  1.1    ichiro 	Cardbus_mapreg_unmap(ct, ATH_PCI_MMBA,
    232  1.1    ichiro 		    sc->sc_st, sc->sc_sh, csc->sc_mapsize);
    233  1.1    ichiro 
    234  1.1    ichiro 	return (0);
    235  1.1    ichiro }
    236  1.1    ichiro 
    237  1.1    ichiro int
    238  1.1    ichiro ath_cardbus_enable(struct ath_softc *sc)
    239  1.1    ichiro {
    240  1.1    ichiro 	struct ath_cardbus_softc *csc = (void *) sc;
    241  1.1    ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    242  1.1    ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    243  1.1    ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    244  1.1    ichiro 
    245  1.1    ichiro 	/*
    246  1.1    ichiro 	 * Power on the socket.
    247  1.1    ichiro 	 */
    248  1.1    ichiro 	Cardbus_function_enable(ct);
    249  1.1    ichiro 
    250  1.1    ichiro 	/*
    251  1.1    ichiro 	 * Set up the PCI configuration registers.
    252  1.1    ichiro 	 */
    253  1.1    ichiro 	ath_cardbus_setup(csc);
    254  1.1    ichiro 
    255  1.1    ichiro 	/*
    256  1.1    ichiro 	 * Map and establish the interrupt.
    257  1.1    ichiro 	 */
    258  1.1    ichiro 	csc->sc_ih = cardbus_intr_establish(cc, cf, csc->sc_intrline, IPL_NET,
    259  1.1    ichiro 	    ath_intr, sc);
    260  1.1    ichiro 	if (csc->sc_ih == NULL) {
    261  1.1    ichiro 		printf("%s: unable to establish interrupt at %d\n",
    262  1.1    ichiro 		    sc->sc_dev.dv_xname, csc->sc_intrline);
    263  1.1    ichiro 		Cardbus_function_disable(csc->sc_ct);
    264  1.1    ichiro 		return (1);
    265  1.1    ichiro 	}
    266  1.1    ichiro 	printf("%s: interrupting at %d\n", sc->sc_dev.dv_xname,
    267  1.1    ichiro 		csc->sc_intrline);
    268  1.1    ichiro 
    269  1.1    ichiro 	return (0);
    270  1.1    ichiro }
    271  1.1    ichiro 
    272  1.1    ichiro void
    273  1.1    ichiro ath_cardbus_disable(struct ath_softc *sc)
    274  1.1    ichiro {
    275  1.1    ichiro 	struct ath_cardbus_softc *csc = (void *) sc;
    276  1.1    ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    277  1.1    ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    278  1.1    ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    279  1.1    ichiro 
    280  1.1    ichiro 	/* Unhook the interrupt handler. */
    281  1.1    ichiro 	cardbus_intr_disestablish(cc, cf, csc->sc_ih);
    282  1.1    ichiro 	csc->sc_ih = NULL;
    283  1.1    ichiro 
    284  1.1    ichiro 	/* Power down the socket. */
    285  1.1    ichiro 	Cardbus_function_disable(ct);
    286  1.1    ichiro }
    287  1.1    ichiro 
    288  1.1    ichiro void
    289  1.1    ichiro ath_cardbus_power(struct ath_softc *sc, int why)
    290  1.1    ichiro {
    291  1.1    ichiro 	struct ath_cardbus_softc *csc = (void *) sc;
    292  1.1    ichiro 
    293  1.1    ichiro 	printf("%s: ath_cardbus_power\n", sc->sc_dev.dv_xname);
    294  1.1    ichiro 
    295  1.1    ichiro 	if (why == PWR_RESUME) {
    296  1.1    ichiro 		/*
    297  1.1    ichiro 		 * Give the PCI configuration registers a kick
    298  1.1    ichiro 		 * in the head.
    299  1.1    ichiro 		 */
    300  1.1    ichiro #ifdef DIAGNOSTIC
    301  1.1    ichiro 		if (ATH_IS_ENABLED(sc) == 0)
    302  1.1    ichiro 			panic("ath_cardbus_power");
    303  1.1    ichiro #endif
    304  1.1    ichiro 		ath_cardbus_setup(csc);
    305  1.1    ichiro 	}
    306  1.1    ichiro }
    307  1.1    ichiro 
    308  1.1    ichiro void
    309  1.1    ichiro ath_cardbus_setup(struct ath_cardbus_softc *csc)
    310  1.1    ichiro {
    311  1.1    ichiro 	struct ath_softc *sc = &csc->sc_ath;
    312  1.1    ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    313  1.1    ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    314  1.1    ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    315  1.1    ichiro 	pcireg_t reg;
    316  1.1    ichiro 
    317  1.2  christos 	(void)cardbus_setpowerstate(sc->sc_dev.dv_xname, ct, csc->sc_tag,
    318  1.2  christos 	    PCI_PWR_D0);
    319  1.1    ichiro 
    320  1.3   mycroft 	/* Program the BAR. */
    321  1.3   mycroft 	cardbus_conf_write(cc, cf, csc->sc_tag, ATH_PCI_MMBA,
    322  1.3   mycroft 	    csc->sc_bar_val);
    323  1.3   mycroft 
    324  1.1    ichiro 	/* Make sure the right access type is on the CardBus bridge. */
    325  1.1    ichiro 	(*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
    326  1.1    ichiro 	(*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
    327  1.1    ichiro 
    328  1.1    ichiro 	/* Enable the appropriate bits in the PCI CSR. */
    329  1.1    ichiro 	reg = cardbus_conf_read(cc, cf, csc->sc_tag,
    330  1.1    ichiro 	    CARDBUS_COMMAND_STATUS_REG);
    331  1.1    ichiro 	reg |= CARDBUS_COMMAND_MASTER_ENABLE | CARDBUS_COMMAND_MEM_ENABLE;
    332  1.1    ichiro 	cardbus_conf_write(cc, cf, csc->sc_tag, CARDBUS_COMMAND_STATUS_REG,
    333  1.1    ichiro 	    reg);
    334  1.1    ichiro 
    335  1.1    ichiro 	/*
    336  1.1    ichiro 	 * Make sure the latency timer is set to some reasonable
    337  1.1    ichiro 	 * value.
    338  1.1    ichiro 	 */
    339  1.1    ichiro 	reg = cardbus_conf_read(cc, cf, csc->sc_tag, CARDBUS_BHLC_REG);
    340  1.1    ichiro 	if (CARDBUS_LATTIMER(reg) < 0x20) {
    341  1.1    ichiro 		reg &= ~(CARDBUS_LATTIMER_MASK << CARDBUS_LATTIMER_SHIFT);
    342  1.1    ichiro 		reg |= (0x20 << CARDBUS_LATTIMER_SHIFT);
    343  1.1    ichiro 		cardbus_conf_write(cc, cf, csc->sc_tag, CARDBUS_BHLC_REG, reg);
    344  1.1    ichiro 	}
    345  1.1    ichiro }
    346