Home | History | Annotate | Line # | Download | only in cardbus
if_ath_cardbus.c revision 1.7.2.5
      1  1.7.2.5     yamt /*	$NetBSD: if_ath_cardbus.c,v 1.7.2.5 2008/01/21 09:42:39 yamt Exp $ */
      2      1.1   ichiro /*
      3      1.1   ichiro  * Copyright (c) 2003
      4      1.1   ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5      1.1   ichiro  * All rights reserved.
      6      1.1   ichiro  *
      7      1.1   ichiro  * Redistribution and use in source and binary forms, with or without
      8      1.1   ichiro  * modification, are permitted provided that the following conditions
      9      1.1   ichiro  * are met:
     10      1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     11      1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     12      1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     14      1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     15      1.1   ichiro  * 3. All advertising materials mentioning features or use of this software
     16      1.1   ichiro  *    must display the following acknowledgement:
     17      1.1   ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     18      1.1   ichiro  * 4. The name of the company nor the name of the author may be used to
     19      1.1   ichiro  *    endorse or promote products derived from this software without specific
     20      1.1   ichiro  *    prior written permission.
     21      1.1   ichiro  *
     22      1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     23      1.1   ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.1   ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.1   ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     26      1.1   ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27      1.1   ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28      1.1   ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29      1.1   ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30      1.1   ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31      1.1   ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32      1.1   ichiro  * SUCH DAMAGE.
     33      1.1   ichiro  */
     34      1.1   ichiro /*
     35      1.1   ichiro  * CardBus bus front-end for the AR5001 Wireless LAN 802.11a/b/g CardBus.
     36      1.1   ichiro  */
     37      1.1   ichiro 
     38      1.1   ichiro #include <sys/cdefs.h>
     39  1.7.2.5     yamt __KERNEL_RCSID(0, "$NetBSD: if_ath_cardbus.c,v 1.7.2.5 2008/01/21 09:42:39 yamt Exp $");
     40      1.1   ichiro 
     41      1.1   ichiro #include "opt_inet.h"
     42      1.1   ichiro #include "bpfilter.h"
     43      1.1   ichiro 
     44      1.1   ichiro #include <sys/param.h>
     45      1.6    perry #include <sys/systm.h>
     46      1.6    perry #include <sys/mbuf.h>
     47      1.1   ichiro #include <sys/malloc.h>
     48      1.1   ichiro #include <sys/kernel.h>
     49      1.1   ichiro #include <sys/socket.h>
     50      1.1   ichiro #include <sys/ioctl.h>
     51      1.1   ichiro #include <sys/errno.h>
     52      1.1   ichiro #include <sys/device.h>
     53      1.1   ichiro 
     54      1.1   ichiro #include <machine/endian.h>
     55      1.6    perry 
     56      1.1   ichiro #include <net/if.h>
     57      1.1   ichiro #include <net/if_dl.h>
     58      1.1   ichiro #include <net/if_media.h>
     59      1.1   ichiro #include <net/if_ether.h>
     60      1.1   ichiro 
     61      1.7   dyoung #include <net80211/ieee80211_netbsd.h>
     62      1.1   ichiro #include <net80211/ieee80211_var.h>
     63      1.1   ichiro 
     64      1.6    perry #if NBPFILTER > 0
     65      1.1   ichiro #include <net/bpf.h>
     66      1.6    perry #endif
     67      1.1   ichiro 
     68      1.1   ichiro #ifdef INET
     69      1.6    perry #include <netinet/in.h>
     70      1.1   ichiro #include <netinet/if_inarp.h>
     71      1.1   ichiro #endif
     72      1.1   ichiro 
     73      1.1   ichiro 
     74  1.7.2.3     yamt #include <sys/bus.h>
     75  1.7.2.3     yamt #include <sys/intr.h>
     76      1.1   ichiro 
     77      1.1   ichiro #include <dev/mii/miivar.h>
     78      1.1   ichiro #include <dev/mii/mii_bitbang.h>
     79      1.1   ichiro 
     80      1.7   dyoung #include <dev/ic/ath_netbsd.h>
     81      1.1   ichiro #include <dev/ic/athvar.h>
     82  1.7.2.1     yamt #include <contrib/dev/ath/ah.h>
     83      1.1   ichiro 
     84      1.1   ichiro #include <dev/pci/pcivar.h>
     85      1.1   ichiro #include <dev/pci/pcireg.h>
     86      1.1   ichiro #include <dev/pci/pcidevs.h>
     87      1.1   ichiro 
     88      1.1   ichiro #include <dev/cardbus/cardbusvar.h>
     89      1.4  mycroft #include <dev/pci/pcidevs.h>
     90      1.1   ichiro 
     91      1.1   ichiro /*
     92      1.1   ichiro  * PCI configuration space registers
     93      1.1   ichiro  */
     94      1.1   ichiro #define	ATH_PCI_MMBA		0x10	/* memory mapped base */
     95      1.1   ichiro 
     96      1.1   ichiro struct ath_cardbus_softc {
     97      1.1   ichiro 	struct ath_softc	sc_ath;
     98      1.1   ichiro 
     99      1.1   ichiro 	/* CardBus-specific goo. */
    100      1.1   ichiro 	void	*sc_ih;			/* interrupt handle */
    101      1.1   ichiro 	cardbus_devfunc_t sc_ct;	/* our CardBus devfuncs */
    102      1.1   ichiro 	cardbustag_t sc_tag;		/* our CardBus tag */
    103      1.1   ichiro 	bus_size_t sc_mapsize;		/* the size of mapped bus space region */
    104      1.1   ichiro 
    105      1.1   ichiro 	pcireg_t sc_bar_val;		/* value of the BAR */
    106      1.1   ichiro 
    107      1.1   ichiro 	int	sc_intrline;		/* interrupt line */
    108  1.7.2.1     yamt 	bus_space_tag_t sc_iot;
    109  1.7.2.1     yamt 	bus_space_handle_t sc_ioh;
    110      1.1   ichiro };
    111      1.1   ichiro 
    112      1.1   ichiro int	ath_cardbus_match(struct device *, struct cfdata *, void *);
    113      1.1   ichiro void	ath_cardbus_attach(struct device *, struct device *, void *);
    114      1.1   ichiro int	ath_cardbus_detach(struct device *, int);
    115      1.1   ichiro 
    116      1.1   ichiro CFATTACH_DECL(ath_cardbus, sizeof(struct ath_cardbus_softc),
    117      1.1   ichiro     ath_cardbus_match, ath_cardbus_attach, ath_cardbus_detach, ath_activate);
    118      1.1   ichiro 
    119      1.1   ichiro void	ath_cardbus_setup(struct ath_cardbus_softc *);
    120      1.1   ichiro 
    121      1.1   ichiro int	ath_cardbus_enable(struct ath_softc *);
    122      1.1   ichiro void	ath_cardbus_disable(struct ath_softc *);
    123  1.7.2.5     yamt 
    124  1.7.2.5     yamt static bool
    125  1.7.2.5     yamt ath_cardbus_resume(device_t dv)
    126  1.7.2.5     yamt {
    127  1.7.2.5     yamt 	struct ath_cardbus_softc *csc = device_private(dv);
    128  1.7.2.5     yamt 
    129  1.7.2.5     yamt 	/* Insofar as I understand what the PCI retry timeout is
    130  1.7.2.5     yamt 	 * (it does not appear to be documented in any PCI standard,
    131  1.7.2.5     yamt 	 * and we don't have any Atheros documentation), disabling
    132  1.7.2.5     yamt 	 * it on resume does not seem to be justified.
    133  1.7.2.5     yamt 	 *
    134  1.7.2.5     yamt 	 * Taking a guess, the DMA engine counts down from the
    135  1.7.2.5     yamt 	 * retry timeout to 0 while it retries a delayed PCI
    136  1.7.2.5     yamt 	 * transaction.  When it reaches 0, it ceases retrying.
    137  1.7.2.5     yamt 	 * A PCI master is *never* supposed to stop retrying a
    138  1.7.2.5     yamt 	 * delayed transaction, though.
    139  1.7.2.5     yamt 	 *
    140  1.7.2.5     yamt 	 * Incidentally, while I am hopeful that cardbus_disable_retry()
    141  1.7.2.5     yamt 	 * does disable retries, because that would help to explain
    142  1.7.2.5     yamt 	 * some ath(4) lossage, I suspect that writing 0 to the
    143  1.7.2.5     yamt 	 * register does not disable *retries*, but it disables
    144  1.7.2.5     yamt 	 * the timeout.  That is, the device will *never* timeout.
    145  1.7.2.5     yamt 	 */
    146  1.7.2.5     yamt #if 0
    147  1.7.2.5     yamt 	cardbus_devfunc_t ct = csc->sc_ct;
    148  1.7.2.5     yamt 	cardbus_chipset_tag_t cc = ct->ct_cc;
    149  1.7.2.5     yamt 	cardbus_function_tag_t cf = ct->ct_cf;
    150  1.7.2.5     yamt 	cardbus_disable_retry(cc, cf, csc->sc_tag);
    151  1.7.2.5     yamt #endif
    152  1.7.2.5     yamt 	ath_resume(&csc->sc_ath);
    153  1.7.2.5     yamt 
    154  1.7.2.5     yamt 	return true;
    155  1.7.2.5     yamt }
    156      1.1   ichiro 
    157      1.1   ichiro int
    158      1.1   ichiro ath_cardbus_match(struct device *parent, struct cfdata *match,
    159  1.7.2.2     yamt     void *aux)
    160      1.1   ichiro {
    161      1.1   ichiro 	struct cardbus_attach_args *ca = aux;
    162      1.1   ichiro 	const char* devname;
    163      1.1   ichiro 
    164      1.1   ichiro 	devname = ath_hal_probe(PCI_VENDOR(ca->ca_id),
    165      1.1   ichiro 				PCI_PRODUCT(ca->ca_id));
    166      1.1   ichiro 
    167      1.1   ichiro 	if (devname)
    168      1.1   ichiro 		return (1);
    169      1.1   ichiro 
    170      1.1   ichiro 	return (0);
    171      1.1   ichiro }
    172      1.1   ichiro 
    173      1.1   ichiro void
    174      1.1   ichiro ath_cardbus_attach(struct device *parent, struct device *self,
    175  1.7.2.2     yamt     void *aux)
    176      1.1   ichiro {
    177  1.7.2.1     yamt 	struct ath_cardbus_softc *csc = device_private(self);
    178      1.1   ichiro 	struct ath_softc *sc = &csc->sc_ath;
    179      1.1   ichiro 	struct cardbus_attach_args *ca = aux;
    180      1.1   ichiro 	cardbus_devfunc_t ct = ca->ca_ct;
    181      1.1   ichiro 	bus_addr_t adr;
    182      1.1   ichiro 
    183      1.1   ichiro 	sc->sc_dmat = ca->ca_dmat;
    184      1.1   ichiro 	csc->sc_ct = ct;
    185      1.1   ichiro 	csc->sc_tag = ca->ca_tag;
    186      1.1   ichiro 
    187      1.5    enami 	printf("\n");
    188      1.5    enami 
    189      1.1   ichiro 	/*
    190      1.1   ichiro 	 * Power management hooks.
    191      1.1   ichiro 	 */
    192      1.1   ichiro 	sc->sc_enable = ath_cardbus_enable;
    193      1.1   ichiro 	sc->sc_disable = ath_cardbus_disable;
    194  1.7.2.2     yamt 
    195      1.1   ichiro 	/*
    196      1.1   ichiro 	 * Map the device.
    197      1.1   ichiro 	 */
    198      1.1   ichiro 	if (Cardbus_mapreg_map(ct, ATH_PCI_MMBA, CARDBUS_MAPREG_TYPE_MEM, 0,
    199  1.7.2.1     yamt 	    &csc->sc_iot, &csc->sc_ioh, &adr, &csc->sc_mapsize) == 0) {
    200      1.1   ichiro #if rbus
    201      1.1   ichiro #else
    202      1.1   ichiro 		(*ct->ct_cf->cardbus_mem_open)(cc, 0, adr, adr+csc->sc_mapsize);
    203      1.1   ichiro #endif
    204      1.1   ichiro 		csc->sc_bar_val = adr | CARDBUS_MAPREG_TYPE_MEM;
    205      1.1   ichiro 	}
    206      1.1   ichiro 
    207      1.1   ichiro 	else {
    208      1.1   ichiro 		printf("%s: unable to map device registers\n",
    209      1.1   ichiro 		    sc->sc_dev.dv_xname);
    210      1.1   ichiro 		return;
    211      1.1   ichiro 	}
    212      1.1   ichiro 
    213  1.7.2.1     yamt 	sc->sc_st = HALTAG(csc->sc_iot);
    214  1.7.2.1     yamt 	sc->sc_sh = HALHANDLE(csc->sc_ioh);
    215  1.7.2.1     yamt 
    216      1.1   ichiro 	/*
    217      1.1   ichiro 	 * Set up the PCI configuration registers.
    218      1.1   ichiro 	 */
    219      1.1   ichiro 	ath_cardbus_setup(csc);
    220      1.1   ichiro 
    221      1.1   ichiro 	/* Remember which interrupt line. */
    222      1.1   ichiro 	csc->sc_intrline = ca->ca_intrline;
    223      1.1   ichiro 
    224  1.7.2.5     yamt 	ATH_LOCK_INIT(sc);
    225  1.7.2.5     yamt 
    226  1.7.2.5     yamt 	if (!pmf_device_register(self, NULL, ath_cardbus_resume))
    227  1.7.2.5     yamt 		aprint_error_dev(self, "couldn't establish power handler\n");
    228  1.7.2.5     yamt 	else
    229  1.7.2.5     yamt 		pmf_class_network_register(self, &sc->sc_if);
    230  1.7.2.5     yamt 
    231      1.1   ichiro 	/*
    232      1.1   ichiro 	 * Finish off the attach.
    233      1.1   ichiro 	 */
    234      1.1   ichiro 	ath_attach(PCI_PRODUCT(ca->ca_id), sc);
    235      1.1   ichiro }
    236      1.1   ichiro 
    237      1.1   ichiro int
    238      1.1   ichiro ath_cardbus_detach(struct device *self, int flags)
    239      1.1   ichiro {
    240  1.7.2.1     yamt 	struct ath_cardbus_softc *csc = device_private(self);
    241      1.1   ichiro 	struct ath_softc *sc = &csc->sc_ath;
    242      1.1   ichiro 	struct cardbus_devfunc *ct = csc->sc_ct;
    243      1.1   ichiro 	int rv;
    244      1.1   ichiro 
    245      1.1   ichiro #if defined(DIAGNOSTIC)
    246      1.1   ichiro 	if (ct == NULL)
    247      1.1   ichiro 		panic("%s: data structure lacks", sc->sc_dev.dv_xname);
    248      1.1   ichiro #endif
    249      1.1   ichiro 
    250      1.1   ichiro 	rv = ath_detach(sc);
    251      1.1   ichiro 	if (rv)
    252      1.1   ichiro 		return (rv);
    253      1.1   ichiro 
    254  1.7.2.5     yamt 	pmf_device_deregister(self);
    255  1.7.2.5     yamt 
    256      1.1   ichiro 	/*
    257      1.1   ichiro 	 * Unhook the interrupt handler.
    258      1.1   ichiro 	 */
    259  1.7.2.5     yamt 	if (csc->sc_ih != NULL) {
    260      1.1   ichiro 		cardbus_intr_disestablish(ct->ct_cc, ct->ct_cf, csc->sc_ih);
    261      1.1   ichiro 		csc->sc_ih = NULL;
    262  1.7.2.5     yamt 	}
    263      1.1   ichiro 
    264      1.1   ichiro 	/*
    265      1.1   ichiro 	 * Release bus space and close window.
    266      1.1   ichiro 	 */
    267  1.7.2.1     yamt 	Cardbus_mapreg_unmap(ct, ATH_PCI_MMBA, csc->sc_iot, csc->sc_ioh,
    268  1.7.2.1     yamt 	    csc->sc_mapsize);
    269      1.1   ichiro 
    270  1.7.2.5     yamt 	ATH_LOCK_DESTROY(sc);
    271  1.7.2.2     yamt 
    272  1.7.2.5     yamt 	return (0);
    273  1.7.2.2     yamt }
    274  1.7.2.2     yamt 
    275      1.1   ichiro int
    276      1.1   ichiro ath_cardbus_enable(struct ath_softc *sc)
    277      1.1   ichiro {
    278      1.1   ichiro 	struct ath_cardbus_softc *csc = (void *) sc;
    279      1.1   ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    280      1.1   ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    281      1.1   ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    282      1.1   ichiro 
    283      1.1   ichiro 	/*
    284      1.1   ichiro 	 * Power on the socket.
    285      1.1   ichiro 	 */
    286      1.1   ichiro 	Cardbus_function_enable(ct);
    287      1.1   ichiro 
    288      1.1   ichiro 	/*
    289      1.1   ichiro 	 * Set up the PCI configuration registers.
    290      1.1   ichiro 	 */
    291      1.1   ichiro 	ath_cardbus_setup(csc);
    292      1.1   ichiro 
    293      1.1   ichiro 	/*
    294      1.1   ichiro 	 * Map and establish the interrupt.
    295      1.1   ichiro 	 */
    296      1.1   ichiro 	csc->sc_ih = cardbus_intr_establish(cc, cf, csc->sc_intrline, IPL_NET,
    297      1.1   ichiro 	    ath_intr, sc);
    298      1.1   ichiro 	if (csc->sc_ih == NULL) {
    299      1.1   ichiro 		printf("%s: unable to establish interrupt at %d\n",
    300      1.1   ichiro 		    sc->sc_dev.dv_xname, csc->sc_intrline);
    301      1.1   ichiro 		Cardbus_function_disable(csc->sc_ct);
    302      1.1   ichiro 		return (1);
    303      1.1   ichiro 	}
    304      1.1   ichiro 	printf("%s: interrupting at %d\n", sc->sc_dev.dv_xname,
    305      1.1   ichiro 		csc->sc_intrline);
    306      1.1   ichiro 
    307      1.1   ichiro 	return (0);
    308      1.1   ichiro }
    309      1.1   ichiro 
    310      1.1   ichiro void
    311      1.1   ichiro ath_cardbus_disable(struct ath_softc *sc)
    312      1.1   ichiro {
    313      1.1   ichiro 	struct ath_cardbus_softc *csc = (void *) sc;
    314      1.1   ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    315      1.1   ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    316      1.1   ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    317      1.1   ichiro 
    318      1.1   ichiro 	/* Unhook the interrupt handler. */
    319      1.1   ichiro 	cardbus_intr_disestablish(cc, cf, csc->sc_ih);
    320      1.1   ichiro 	csc->sc_ih = NULL;
    321      1.1   ichiro }
    322      1.1   ichiro 
    323      1.1   ichiro void
    324      1.1   ichiro ath_cardbus_setup(struct ath_cardbus_softc *csc)
    325      1.1   ichiro {
    326      1.1   ichiro 	cardbus_devfunc_t ct = csc->sc_ct;
    327      1.1   ichiro 	cardbus_chipset_tag_t cc = ct->ct_cc;
    328      1.1   ichiro 	cardbus_function_tag_t cf = ct->ct_cf;
    329  1.7.2.4     yamt 	int error;
    330      1.1   ichiro 	pcireg_t reg;
    331      1.1   ichiro 
    332  1.7.2.5     yamt 	if ((error = cardbus_set_powerstate(ct, csc->sc_tag,
    333  1.7.2.4     yamt 	    PCI_PWR_D0)) != 0)
    334  1.7.2.5     yamt 		aprint_debug("%s: cardbus_set_powerstate %d\n", __func__, error);
    335      1.1   ichiro 
    336      1.3  mycroft 	/* Program the BAR. */
    337      1.3  mycroft 	cardbus_conf_write(cc, cf, csc->sc_tag, ATH_PCI_MMBA,
    338      1.3  mycroft 	    csc->sc_bar_val);
    339      1.3  mycroft 
    340      1.1   ichiro 	/* Make sure the right access type is on the CardBus bridge. */
    341      1.1   ichiro 	(*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
    342      1.1   ichiro 	(*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
    343      1.1   ichiro 
    344      1.1   ichiro 	/* Enable the appropriate bits in the PCI CSR. */
    345      1.1   ichiro 	reg = cardbus_conf_read(cc, cf, csc->sc_tag,
    346      1.1   ichiro 	    CARDBUS_COMMAND_STATUS_REG);
    347      1.1   ichiro 	reg |= CARDBUS_COMMAND_MASTER_ENABLE | CARDBUS_COMMAND_MEM_ENABLE;
    348      1.1   ichiro 	cardbus_conf_write(cc, cf, csc->sc_tag, CARDBUS_COMMAND_STATUS_REG,
    349      1.1   ichiro 	    reg);
    350      1.1   ichiro }
    351