njata_cardbus.c revision 1.3 1 /* $Id: njata_cardbus.c,v 1.3 2006/11/16 01:32:48 christos Exp $ */
2
3 /*
4 * Copyright (c) 2006 ITOH Yasufumi <itohy (at) NetBSD.org>.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHORS AND CONTRIBUTORS ``AS IS''
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
18 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
26 * THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: njata_cardbus.c,v 1.3 2006/11/16 01:32:48 christos Exp $");
31
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/kernel.h>
35 #include <sys/device.h>
36
37 #include <machine/bus.h>
38 #include <machine/intr.h>
39
40 #include <dev/cardbus/cardbusvar.h>
41 #include <dev/pci/pcidevs.h>
42
43 #include <dev/ata/atavar.h>
44 #include <dev/ic/wdcreg.h>
45 #include <dev/ic/wdcvar.h>
46
47 #include <dev/ic/ninjaata32reg.h>
48 #include <dev/ic/ninjaata32var.h>
49
50 #define NJATA32_CARDBUS_BASEADDR_IO CARDBUS_BASE0_REG
51 #define NJATA32_CARDBUS_BASEADDR_MEM CARDBUS_BASE1_REG
52
53 struct njata32_cardbus_softc {
54 struct njata32_softc sc_njata32;
55
56 /* CardBus-specific goo */
57 cardbus_devfunc_t sc_ct; /* our CardBus devfuncs */
58 int sc_intrline; /* our interrupt line */
59 cardbustag_t sc_tag;
60
61 bus_space_handle_t sc_regmaph;
62 bus_size_t sc_regmap_size;
63 };
64
65 static const struct njata32_cardbus_product *njata_cardbus_lookup
66 (const struct cardbus_attach_args *);
67 static int njata_cardbus_match(struct device *, struct cfdata *,
68 void *);
69 static void njata_cardbus_attach(struct device *, struct device *,
70 void *);
71 static int njata_cardbus_detach(struct device *, int);
72
73 CFATTACH_DECL(njata_cardbus, sizeof(struct njata32_cardbus_softc),
74 njata_cardbus_match, njata_cardbus_attach, njata_cardbus_detach, NULL);
75
76 static const struct njata32_cardbus_product {
77 cardbus_vendor_id_t p_vendor;
78 cardbus_product_id_t p_product;
79 uint8_t p_flags;
80 #define NJATA32_FL_IOMAP_ONLY 1 /* registers are only in the I/O map */
81 } njata32_cardbus_products[] = {
82 { PCI_VENDOR_IODATA, PCI_PRODUCT_IODATA_CBIDE2,
83 0 },
84 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJATA32BI,
85 0 },
86 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJATA32BI_KME,
87 0 },
88 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NPATA32_CF32A,
89 NJATA32_FL_IOMAP_ONLY },
90 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NPATA32_KME,
91 NJATA32_FL_IOMAP_ONLY },
92
93 { PCI_VENDOR_INVALID, 0,
94 0 }
95 };
96
97 static const struct njata32_cardbus_product *
98 njata_cardbus_lookup(ca)
99 const struct cardbus_attach_args *ca;
100 {
101 const struct njata32_cardbus_product *p;
102
103 for (p = njata32_cardbus_products;
104 p->p_vendor != PCI_VENDOR_INVALID; p++) {
105 if (CARDBUS_VENDOR(ca->ca_id) == p->p_vendor &&
106 CARDBUS_PRODUCT(ca->ca_id) == p->p_product)
107 return p;
108 }
109
110 return NULL;
111 }
112
113 static int
114 njata_cardbus_match(struct device *parent,
115 struct cfdata *match, void *aux)
116 {
117 struct cardbus_attach_args *ca = aux;
118
119 if (njata_cardbus_lookup(ca))
120 return 1;
121
122 return 0;
123 }
124
125 static void
126 njata_cardbus_attach(struct device *parent, struct device *self,
127 void *aux)
128 {
129 struct cardbus_attach_args *ca = aux;
130 struct njata32_cardbus_softc *csc = (void *)self;
131 struct njata32_softc *sc = &csc->sc_njata32;
132 const struct njata32_cardbus_product *prod;
133 cardbus_devfunc_t ct = ca->ca_ct;
134 cardbus_chipset_tag_t cc = ct->ct_cc;
135 cardbus_function_tag_t cf = ct->ct_cf;
136 pcireg_t reg;
137 int csr;
138 uint8_t latency = 0x20;
139
140 if ((prod = njata_cardbus_lookup(ca)) == NULL)
141 panic("njata_cardbus_attach");
142
143 printf(": Workbit NinjaATA-32 IDE controller\n");
144
145 csc->sc_ct = ct;
146 csc->sc_tag = ca->ca_tag;
147 csc->sc_intrline = ca->ca_intrline;
148
149 /*
150 * Map the device.
151 */
152 csr = PCI_COMMAND_MASTER_ENABLE;
153
154 /*
155 * Map registers.
156 * Try memory map first, and then try I/O.
157 */
158 if ((prod->p_flags & NJATA32_FL_IOMAP_ONLY) == 0 &&
159 Cardbus_mapreg_map(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_MEM,
160 PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
161 &NJATA32_REGT(sc), &csc->sc_regmaph, NULL, &csc->sc_regmap_size)
162 == 0) {
163 if (bus_space_subregion(NJATA32_REGT(sc), csc->sc_regmaph,
164 NJATA32_MEMOFFSET_REG, NJATA32_REGSIZE, &NJATA32_REGH(sc))
165 != 0) {
166 /* failed -- undo map and try I/O */
167 Cardbus_mapreg_unmap(csc->sc_ct,
168 NJATA32_CARDBUS_BASEADDR_MEM, NJATA32_REGT(sc),
169 csc->sc_regmaph, csc->sc_regmap_size);
170 goto try_io;
171 }
172 #ifdef NJATA32_DEBUG
173 printf("%s: memory space mapped, size %u\n",
174 NJATA32NAME(sc), (unsigned)csc->sc_regmap_size);
175 #endif
176 csr |= PCI_COMMAND_MEM_ENABLE;
177 sc->sc_flags = NJATA32_MEM_MAPPED;
178 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
179 } else {
180 try_io:
181 if (Cardbus_mapreg_map(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_IO,
182 PCI_MAPREG_TYPE_IO, 0, &NJATA32_REGT(sc),
183 &NJATA32_REGH(sc), NULL, &csc->sc_regmap_size) == 0) {
184 #ifdef NJATA32_DEBUG
185 printf("%s: io space mapped, size %u\n",
186 NJATA32NAME(sc), (unsigned)csc->sc_regmap_size);
187 #endif
188 csr |= PCI_COMMAND_IO_ENABLE;
189 sc->sc_flags = NJATA32_IO_MAPPED;
190 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_IO_ENABLE);
191 } else {
192 printf("%s: unable to map device registers\n",
193 NJATA32NAME(sc));
194 return;
195 }
196 }
197
198 /* Make sure the right access type is on the CardBus bridge. */
199 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
200
201 /* Enable the appropriate bits in the PCI CSR. */
202 reg = cardbus_conf_read(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG);
203 reg &= ~(PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE);
204 reg |= csr;
205 cardbus_conf_write(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG, reg);
206
207 /*
208 * Make sure the latency timer is set to some reasonable
209 * value.
210 */
211 reg = cardbus_conf_read(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG);
212 if (CARDBUS_LATTIMER(reg) < latency) {
213 reg &= ~(CARDBUS_LATTIMER_MASK << CARDBUS_LATTIMER_SHIFT);
214 reg |= (latency << CARDBUS_LATTIMER_SHIFT);
215 cardbus_conf_write(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG, reg);
216 }
217
218 sc->sc_dmat = ca->ca_dmat;
219
220 /*
221 * Establish the interrupt.
222 */
223 sc->sc_ih = cardbus_intr_establish(cc, cf, ca->ca_intrline, IPL_BIO,
224 njata32_intr, sc);
225 if (sc->sc_ih == NULL) {
226 printf("%s: unable to establish interrupt at %d\n",
227 NJATA32NAME(sc), ca->ca_intrline);
228 return;
229 }
230 printf("%s: interrupting at %d\n", NJATA32NAME(sc), ca->ca_intrline);
231
232 /* attach */
233 njata32_attach(sc);
234 }
235
236 static int
237 njata_cardbus_detach(self, flags)
238 struct device *self;
239 int flags;
240 {
241 struct njata32_cardbus_softc *csc = (void *) self;
242 struct njata32_softc *sc = &csc->sc_njata32;
243 int rv;
244
245 rv = njata32_detach(sc, flags);
246 if (rv)
247 return rv;
248
249 if (sc->sc_ih)
250 cardbus_intr_disestablish(csc->sc_ct->ct_cc,
251 csc->sc_ct->ct_cf, sc->sc_ih);
252
253 if (sc->sc_flags & NJATA32_IO_MAPPED)
254 Cardbus_mapreg_unmap(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_IO,
255 NJATA32_REGT(sc), NJATA32_REGH(sc), csc->sc_regmap_size);
256 if (sc->sc_flags & NJATA32_MEM_MAPPED)
257 Cardbus_mapreg_unmap(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_MEM,
258 NJATA32_REGT(sc), csc->sc_regmaph, csc->sc_regmap_size);
259
260 return 0;
261 }
262