njata_cardbus.c revision 1.4 1 /* $Id: njata_cardbus.c,v 1.4 2006/12/31 12:50:19 ichiro Exp $ */
2
3 /*
4 * Copyright (c) 2006 ITOH Yasufumi <itohy (at) NetBSD.org>.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHORS AND CONTRIBUTORS ``AS IS''
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
18 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
26 * THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: njata_cardbus.c,v 1.4 2006/12/31 12:50:19 ichiro Exp $");
31
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/kernel.h>
35 #include <sys/device.h>
36
37 #include <machine/bus.h>
38 #include <machine/intr.h>
39
40 #include <dev/cardbus/cardbusvar.h>
41 #include <dev/pci/pcidevs.h>
42
43 #include <dev/ata/atavar.h>
44 #include <dev/ic/wdcreg.h>
45 #include <dev/ic/wdcvar.h>
46
47 #include <dev/ic/ninjaata32reg.h>
48 #include <dev/ic/ninjaata32var.h>
49
50 #define NJATA32_CARDBUS_BASEADDR_IO CARDBUS_BASE0_REG
51 #define NJATA32_CARDBUS_BASEADDR_MEM CARDBUS_BASE1_REG
52
53 struct njata32_cardbus_softc {
54 struct njata32_softc sc_njata32;
55
56 /* CardBus-specific goo */
57 cardbus_devfunc_t sc_ct; /* our CardBus devfuncs */
58 int sc_intrline; /* our interrupt line */
59 cardbustag_t sc_tag;
60
61 bus_space_handle_t sc_regmaph;
62 bus_size_t sc_regmap_size;
63 };
64
65 static const struct njata32_cardbus_product *njata_cardbus_lookup
66 (const struct cardbus_attach_args *);
67 static int njata_cardbus_match(struct device *, struct cfdata *,
68 void *);
69 static void njata_cardbus_attach(struct device *, struct device *,
70 void *);
71 static int njata_cardbus_detach(struct device *, int);
72
73 CFATTACH_DECL(njata_cardbus, sizeof(struct njata32_cardbus_softc),
74 njata_cardbus_match, njata_cardbus_attach, njata_cardbus_detach, NULL);
75
76 static const struct njata32_cardbus_product {
77 cardbus_vendor_id_t p_vendor;
78 cardbus_product_id_t p_product;
79 uint8_t p_flags;
80 #define NJATA32_FL_IOMAP_ONLY 1 /* registers are only in the I/O map */
81 } njata32_cardbus_products[] = {
82 { PCI_VENDOR_IODATA, PCI_PRODUCT_IODATA_CBIDE2,
83 0 },
84 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJATA32BI,
85 0 },
86 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJATA32BI_KME,
87 0 },
88 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NPATA32_CF32A,
89 NJATA32_FL_IOMAP_ONLY },
90 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NPATA32_CF32A_BUFFALO,
91 NJATA32_FL_IOMAP_ONLY },
92 { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NPATA32_KME,
93 NJATA32_FL_IOMAP_ONLY },
94
95 { PCI_VENDOR_INVALID, 0,
96 0 }
97 };
98
99 static const struct njata32_cardbus_product *
100 njata_cardbus_lookup(ca)
101 const struct cardbus_attach_args *ca;
102 {
103 const struct njata32_cardbus_product *p;
104
105 for (p = njata32_cardbus_products;
106 p->p_vendor != PCI_VENDOR_INVALID; p++) {
107 if (CARDBUS_VENDOR(ca->ca_id) == p->p_vendor &&
108 CARDBUS_PRODUCT(ca->ca_id) == p->p_product)
109 return p;
110 }
111
112 return NULL;
113 }
114
115 static int
116 njata_cardbus_match(struct device *parent,
117 struct cfdata *match, void *aux)
118 {
119 struct cardbus_attach_args *ca = aux;
120
121 if (njata_cardbus_lookup(ca))
122 return 1;
123
124 return 0;
125 }
126
127 static void
128 njata_cardbus_attach(struct device *parent, struct device *self,
129 void *aux)
130 {
131 struct cardbus_attach_args *ca = aux;
132 struct njata32_cardbus_softc *csc = (void *)self;
133 struct njata32_softc *sc = &csc->sc_njata32;
134 const struct njata32_cardbus_product *prod;
135 cardbus_devfunc_t ct = ca->ca_ct;
136 cardbus_chipset_tag_t cc = ct->ct_cc;
137 cardbus_function_tag_t cf = ct->ct_cf;
138 pcireg_t reg;
139 int csr;
140 uint8_t latency = 0x20;
141
142 if ((prod = njata_cardbus_lookup(ca)) == NULL)
143 panic("njata_cardbus_attach");
144
145 printf(": Workbit NinjaATA-32 IDE controller\n");
146
147 csc->sc_ct = ct;
148 csc->sc_tag = ca->ca_tag;
149 csc->sc_intrline = ca->ca_intrline;
150
151 /*
152 * Map the device.
153 */
154 csr = PCI_COMMAND_MASTER_ENABLE;
155
156 /*
157 * Map registers.
158 * Try memory map first, and then try I/O.
159 */
160 if ((prod->p_flags & NJATA32_FL_IOMAP_ONLY) == 0 &&
161 Cardbus_mapreg_map(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_MEM,
162 PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
163 &NJATA32_REGT(sc), &csc->sc_regmaph, NULL, &csc->sc_regmap_size)
164 == 0) {
165 if (bus_space_subregion(NJATA32_REGT(sc), csc->sc_regmaph,
166 NJATA32_MEMOFFSET_REG, NJATA32_REGSIZE, &NJATA32_REGH(sc))
167 != 0) {
168 /* failed -- undo map and try I/O */
169 Cardbus_mapreg_unmap(csc->sc_ct,
170 NJATA32_CARDBUS_BASEADDR_MEM, NJATA32_REGT(sc),
171 csc->sc_regmaph, csc->sc_regmap_size);
172 goto try_io;
173 }
174 #ifdef NJATA32_DEBUG
175 printf("%s: memory space mapped, size %u\n",
176 NJATA32NAME(sc), (unsigned)csc->sc_regmap_size);
177 #endif
178 csr |= PCI_COMMAND_MEM_ENABLE;
179 sc->sc_flags = NJATA32_MEM_MAPPED;
180 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
181 } else {
182 try_io:
183 if (Cardbus_mapreg_map(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_IO,
184 PCI_MAPREG_TYPE_IO, 0, &NJATA32_REGT(sc),
185 &NJATA32_REGH(sc), NULL, &csc->sc_regmap_size) == 0) {
186 #ifdef NJATA32_DEBUG
187 printf("%s: io space mapped, size %u\n",
188 NJATA32NAME(sc), (unsigned)csc->sc_regmap_size);
189 #endif
190 csr |= PCI_COMMAND_IO_ENABLE;
191 sc->sc_flags = NJATA32_IO_MAPPED;
192 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_IO_ENABLE);
193 } else {
194 printf("%s: unable to map device registers\n",
195 NJATA32NAME(sc));
196 return;
197 }
198 }
199
200 /* Make sure the right access type is on the CardBus bridge. */
201 (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
202
203 /* Enable the appropriate bits in the PCI CSR. */
204 reg = cardbus_conf_read(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG);
205 reg &= ~(PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE);
206 reg |= csr;
207 cardbus_conf_write(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG, reg);
208
209 /*
210 * Make sure the latency timer is set to some reasonable
211 * value.
212 */
213 reg = cardbus_conf_read(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG);
214 if (CARDBUS_LATTIMER(reg) < latency) {
215 reg &= ~(CARDBUS_LATTIMER_MASK << CARDBUS_LATTIMER_SHIFT);
216 reg |= (latency << CARDBUS_LATTIMER_SHIFT);
217 cardbus_conf_write(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG, reg);
218 }
219
220 sc->sc_dmat = ca->ca_dmat;
221
222 /*
223 * Establish the interrupt.
224 */
225 sc->sc_ih = cardbus_intr_establish(cc, cf, ca->ca_intrline, IPL_BIO,
226 njata32_intr, sc);
227 if (sc->sc_ih == NULL) {
228 printf("%s: unable to establish interrupt at %d\n",
229 NJATA32NAME(sc), ca->ca_intrline);
230 return;
231 }
232 printf("%s: interrupting at %d\n", NJATA32NAME(sc), ca->ca_intrline);
233
234 /* attach */
235 njata32_attach(sc);
236 }
237
238 static int
239 njata_cardbus_detach(self, flags)
240 struct device *self;
241 int flags;
242 {
243 struct njata32_cardbus_softc *csc = (void *) self;
244 struct njata32_softc *sc = &csc->sc_njata32;
245 int rv;
246
247 rv = njata32_detach(sc, flags);
248 if (rv)
249 return rv;
250
251 if (sc->sc_ih)
252 cardbus_intr_disestablish(csc->sc_ct->ct_cc,
253 csc->sc_ct->ct_cf, sc->sc_ih);
254
255 if (sc->sc_flags & NJATA32_IO_MAPPED)
256 Cardbus_mapreg_unmap(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_IO,
257 NJATA32_REGT(sc), NJATA32_REGH(sc), csc->sc_regmap_size);
258 if (sc->sc_flags & NJATA32_MEM_MAPPED)
259 Cardbus_mapreg_unmap(csc->sc_ct, NJATA32_CARDBUS_BASEADDR_MEM,
260 NJATA32_REGT(sc), csc->sc_regmaph, csc->sc_regmap_size);
261
262 return 0;
263 }
264