njs_cardbus.c revision 1.15 1 1.15 dyoung /* $NetBSD: njs_cardbus.c,v 1.15 2010/02/26 00:57:02 dyoung Exp $ */
2 1.1 itohy
3 1.1 itohy /*-
4 1.1 itohy * Copyright (c) 2004 The NetBSD Foundation, Inc.
5 1.1 itohy * All rights reserved.
6 1.1 itohy *
7 1.1 itohy * This code is derived from software contributed to The NetBSD Foundation
8 1.1 itohy * by ITOH Yasufumi.
9 1.1 itohy *
10 1.1 itohy * Redistribution and use in source and binary forms, with or without
11 1.1 itohy * modification, are permitted provided that the following conditions
12 1.1 itohy * are met:
13 1.1 itohy * 1. Redistributions of source code must retain the above copyright
14 1.1 itohy * notice, this list of conditions and the following disclaimer.
15 1.1 itohy * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 itohy * notice, this list of conditions and the following disclaimer in the
17 1.1 itohy * documentation and/or other materials provided with the distribution.
18 1.1 itohy *
19 1.1 itohy * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 itohy * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 itohy * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 itohy * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 itohy * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 itohy * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 itohy * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 itohy * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 itohy * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 itohy * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 itohy * POSSIBILITY OF SUCH DAMAGE.
30 1.1 itohy */
31 1.1 itohy
32 1.1 itohy #include <sys/cdefs.h>
33 1.15 dyoung __KERNEL_RCSID(0, "$NetBSD: njs_cardbus.c,v 1.15 2010/02/26 00:57:02 dyoung Exp $");
34 1.1 itohy
35 1.1 itohy #include <sys/param.h>
36 1.1 itohy #include <sys/systm.h>
37 1.1 itohy #include <sys/kernel.h>
38 1.1 itohy #include <sys/device.h>
39 1.1 itohy
40 1.6 ad #include <sys/bus.h>
41 1.6 ad #include <sys/intr.h>
42 1.1 itohy
43 1.1 itohy #include <dev/scsipi/scsi_all.h>
44 1.1 itohy #include <dev/scsipi/scsipi_all.h>
45 1.1 itohy #include <dev/scsipi/scsiconf.h>
46 1.1 itohy
47 1.1 itohy #include <dev/cardbus/cardbusvar.h>
48 1.1 itohy #include <dev/pci/pcidevs.h>
49 1.1 itohy
50 1.1 itohy #include <dev/ic/ninjascsi32reg.h>
51 1.1 itohy #include <dev/ic/ninjascsi32var.h>
52 1.1 itohy
53 1.15 dyoung #define NJSC32_CARDBUS_BASEADDR_IO PCI_BAR0
54 1.15 dyoung #define NJSC32_CARDBUS_BASEADDR_MEM PCI_BAR1
55 1.1 itohy
56 1.1 itohy struct njsc32_cardbus_softc {
57 1.1 itohy struct njsc32_softc sc_njsc32;
58 1.1 itohy
59 1.1 itohy /* CardBus-specific goo */
60 1.1 itohy cardbus_devfunc_t sc_ct; /* our CardBus devfuncs */
61 1.12 dyoung pcitag_t sc_tag;
62 1.1 itohy
63 1.1 itohy bus_space_handle_t sc_regmaph;
64 1.1 itohy bus_size_t sc_regmap_size;
65 1.1 itohy };
66 1.1 itohy
67 1.10 joerg static int njs_cardbus_match(device_t, cfdata_t, void *);
68 1.10 joerg static void njs_cardbus_attach(device_t, device_t, void *);
69 1.10 joerg static int njs_cardbus_detach(device_t, int);
70 1.1 itohy
71 1.10 joerg CFATTACH_DECL_NEW(njs_cardbus, sizeof(struct njsc32_cardbus_softc),
72 1.1 itohy njs_cardbus_match, njs_cardbus_attach, njs_cardbus_detach, NULL);
73 1.1 itohy
74 1.2 thorpej static const struct njsc32_cardbus_product {
75 1.13 dyoung pci_vendor_id_t p_vendor;
76 1.13 dyoung pci_product_id_t p_product;
77 1.1 itohy njsc32_model_t p_model;
78 1.1 itohy int p_clk; /* one of NJSC32_CLK_* */
79 1.1 itohy } njsc32_cardbus_products[] = {
80 1.1 itohy { PCI_VENDOR_IODATA, PCI_PRODUCT_IODATA_CBSCII,
81 1.1 itohy NJSC32_MODEL_32BI, NJSC32_CLK_40M },
82 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32BI,
83 1.1 itohy NJSC32_MODEL_32BI, NJSC32_CLK_40M },
84 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE,
85 1.1 itohy NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
86 1.1 itohy { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32BI_KME,
87 1.1 itohy NJSC32_MODEL_32BI, NJSC32_CLK_40M },
88 1.1 itohy
89 1.1 itohy { 0, 0,
90 1.1 itohy NJSC32_MODEL_INVALID, 0 },
91 1.1 itohy };
92 1.1 itohy
93 1.2 thorpej static const struct njsc32_cardbus_product *
94 1.2 thorpej njs_cardbus_lookup(const struct cardbus_attach_args *ca)
95 1.1 itohy {
96 1.1 itohy const struct njsc32_cardbus_product *p;
97 1.1 itohy
98 1.1 itohy for (p = njsc32_cardbus_products;
99 1.1 itohy p->p_model != NJSC32_MODEL_INVALID; p++) {
100 1.15 dyoung if (PCI_VENDOR(ca->ca_id) == p->p_vendor &&
101 1.15 dyoung PCI_PRODUCT(ca->ca_id) == p->p_product)
102 1.1 itohy return p;
103 1.1 itohy }
104 1.1 itohy
105 1.1 itohy return NULL;
106 1.1 itohy }
107 1.1 itohy
108 1.2 thorpej static int
109 1.10 joerg njs_cardbus_match(device_t parent, cfdata_t match, void *aux)
110 1.1 itohy {
111 1.1 itohy struct cardbus_attach_args *ca = aux;
112 1.1 itohy
113 1.1 itohy if (njs_cardbus_lookup(ca))
114 1.1 itohy return 1;
115 1.1 itohy
116 1.1 itohy return 0;
117 1.1 itohy }
118 1.1 itohy
119 1.2 thorpej static void
120 1.10 joerg njs_cardbus_attach(device_t parent, device_t self, void *aux)
121 1.1 itohy {
122 1.1 itohy struct cardbus_attach_args *ca = aux;
123 1.10 joerg struct njsc32_cardbus_softc *csc = device_private(self);
124 1.1 itohy struct njsc32_softc *sc = &csc->sc_njsc32;
125 1.1 itohy const struct njsc32_cardbus_product *prod;
126 1.1 itohy cardbus_devfunc_t ct = ca->ca_ct;
127 1.1 itohy cardbus_chipset_tag_t cc = ct->ct_cc;
128 1.1 itohy cardbus_function_tag_t cf = ct->ct_cf;
129 1.1 itohy pcireg_t reg;
130 1.1 itohy int csr;
131 1.1 itohy u_int8_t latency = 0x20;
132 1.1 itohy
133 1.1 itohy if ((prod = njs_cardbus_lookup(ca)) == NULL)
134 1.1 itohy panic("njs_cardbus_attach");
135 1.1 itohy
136 1.1 itohy printf(": Workbit NinjaSCSI-32 SCSI adapter\n");
137 1.10 joerg sc->sc_dev = self;
138 1.1 itohy sc->sc_model = prod->p_model;
139 1.1 itohy sc->sc_clk = prod->p_clk;
140 1.1 itohy
141 1.1 itohy csc->sc_ct = ct;
142 1.1 itohy csc->sc_tag = ca->ca_tag;
143 1.1 itohy
144 1.1 itohy /*
145 1.1 itohy * Map the device.
146 1.1 itohy */
147 1.1 itohy csr = PCI_COMMAND_MASTER_ENABLE;
148 1.1 itohy
149 1.1 itohy /*
150 1.1 itohy * Map registers.
151 1.1 itohy * Try memory map first, and then try I/O.
152 1.1 itohy */
153 1.1 itohy if (Cardbus_mapreg_map(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_MEM,
154 1.1 itohy PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
155 1.1 itohy &sc->sc_regt, &csc->sc_regmaph, NULL, &csc->sc_regmap_size) == 0) {
156 1.1 itohy if (bus_space_subregion(sc->sc_regt, csc->sc_regmaph,
157 1.1 itohy NJSC32_MEMOFFSET_REG, NJSC32_REGSIZE, &sc->sc_regh) != 0) {
158 1.1 itohy /* failed -- undo map and try I/O */
159 1.1 itohy Cardbus_mapreg_unmap(csc->sc_ct,
160 1.1 itohy NJSC32_CARDBUS_BASEADDR_MEM,
161 1.1 itohy sc->sc_regt, csc->sc_regmaph, csc->sc_regmap_size);
162 1.1 itohy goto try_io;
163 1.1 itohy }
164 1.1 itohy #ifdef NJSC32_DEBUG
165 1.10 joerg printf("%s: memory space mapped\n", device_xname(self));
166 1.1 itohy #endif
167 1.1 itohy csr |= PCI_COMMAND_MEM_ENABLE;
168 1.1 itohy sc->sc_flags = NJSC32_MEM_MAPPED;
169 1.1 itohy } else {
170 1.1 itohy try_io:
171 1.1 itohy if (Cardbus_mapreg_map(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_IO,
172 1.1 itohy PCI_MAPREG_TYPE_IO, 0, &sc->sc_regt, &sc->sc_regh,
173 1.1 itohy NULL, &csc->sc_regmap_size) == 0) {
174 1.1 itohy #ifdef NJSC32_DEBUG
175 1.10 joerg printf("%s: io space mapped\n", device_xname(self));
176 1.1 itohy #endif
177 1.1 itohy csr |= PCI_COMMAND_IO_ENABLE;
178 1.1 itohy sc->sc_flags = NJSC32_IO_MAPPED;
179 1.1 itohy } else {
180 1.10 joerg aprint_error_dev(self, "unable to map device registers\n");
181 1.1 itohy return;
182 1.1 itohy }
183 1.1 itohy }
184 1.1 itohy
185 1.1 itohy /* Enable the appropriate bits in the PCI CSR. */
186 1.15 dyoung reg = Cardbus_conf_read(ct, ca->ca_tag, PCI_COMMAND_STATUS_REG);
187 1.1 itohy reg &= ~(PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE);
188 1.1 itohy reg |= csr;
189 1.15 dyoung Cardbus_conf_write(ct, ca->ca_tag, PCI_COMMAND_STATUS_REG, reg);
190 1.1 itohy
191 1.1 itohy /*
192 1.1 itohy * Make sure the latency timer is set to some reasonable
193 1.1 itohy * value.
194 1.1 itohy */
195 1.15 dyoung reg = Cardbus_conf_read(ct, ca->ca_tag, PCI_BHLC_REG);
196 1.15 dyoung if (PCI_LATTIMER(reg) < latency) {
197 1.15 dyoung reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
198 1.15 dyoung reg |= (latency << PCI_LATTIMER_SHIFT);
199 1.15 dyoung Cardbus_conf_write(ct, ca->ca_tag, PCI_BHLC_REG, reg);
200 1.1 itohy }
201 1.1 itohy
202 1.1 itohy sc->sc_dmat = ca->ca_dmat;
203 1.1 itohy
204 1.1 itohy /*
205 1.1 itohy * Establish the interrupt.
206 1.1 itohy */
207 1.1 itohy sc->sc_ih = cardbus_intr_establish(cc, cf, ca->ca_intrline, IPL_BIO,
208 1.1 itohy njsc32_intr, sc);
209 1.1 itohy if (sc->sc_ih == NULL) {
210 1.10 joerg aprint_error_dev(self,
211 1.9 drochner "unable to establish interrupt\n");
212 1.1 itohy return;
213 1.1 itohy }
214 1.1 itohy
215 1.1 itohy /* CardBus device cannot supply termination power. */
216 1.1 itohy sc->sc_flags |= NJSC32_CANNOT_SUPPLY_TERMPWR;
217 1.1 itohy
218 1.1 itohy /* attach */
219 1.1 itohy njsc32_attach(sc);
220 1.1 itohy }
221 1.1 itohy
222 1.2 thorpej static int
223 1.11 cegger njs_cardbus_detach(device_t self, int flags)
224 1.1 itohy {
225 1.10 joerg struct njsc32_cardbus_softc *csc = device_private(self);
226 1.1 itohy struct njsc32_softc *sc = &csc->sc_njsc32;
227 1.1 itohy int rv;
228 1.1 itohy
229 1.1 itohy rv = njsc32_detach(sc, flags);
230 1.1 itohy if (rv)
231 1.1 itohy return rv;
232 1.1 itohy
233 1.1 itohy if (sc->sc_ih)
234 1.1 itohy cardbus_intr_disestablish(csc->sc_ct->ct_cc,
235 1.1 itohy csc->sc_ct->ct_cf, sc->sc_ih);
236 1.1 itohy
237 1.1 itohy if (sc->sc_flags & NJSC32_IO_MAPPED)
238 1.1 itohy Cardbus_mapreg_unmap(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_IO,
239 1.1 itohy sc->sc_regt, sc->sc_regh, csc->sc_regmap_size);
240 1.1 itohy if (sc->sc_flags & NJSC32_MEM_MAPPED)
241 1.1 itohy Cardbus_mapreg_unmap(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_MEM,
242 1.1 itohy sc->sc_regt, csc->sc_regmaph, csc->sc_regmap_size);
243 1.1 itohy
244 1.1 itohy return 0;
245 1.1 itohy }
246