njs_cardbus.c revision 1.2.4.2 1 1.2.4.2 skrll /* $NetBSD: njs_cardbus.c,v 1.2.4.2 2004/09/03 12:45:17 skrll Exp $ */
2 1.2.4.2 skrll
3 1.2.4.2 skrll /*-
4 1.2.4.2 skrll * Copyright (c) 2004 The NetBSD Foundation, Inc.
5 1.2.4.2 skrll * All rights reserved.
6 1.2.4.2 skrll *
7 1.2.4.2 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.2.4.2 skrll * by ITOH Yasufumi.
9 1.2.4.2 skrll *
10 1.2.4.2 skrll * Redistribution and use in source and binary forms, with or without
11 1.2.4.2 skrll * modification, are permitted provided that the following conditions
12 1.2.4.2 skrll * are met:
13 1.2.4.2 skrll * 1. Redistributions of source code must retain the above copyright
14 1.2.4.2 skrll * notice, this list of conditions and the following disclaimer.
15 1.2.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.2.4.2 skrll * notice, this list of conditions and the following disclaimer in the
17 1.2.4.2 skrll * documentation and/or other materials provided with the distribution.
18 1.2.4.2 skrll * 3. All advertising materials mentioning features or use of this software
19 1.2.4.2 skrll * must display the following acknowledgement:
20 1.2.4.2 skrll * This product includes software developed by the NetBSD
21 1.2.4.2 skrll * Foundation, Inc. and its contributors.
22 1.2.4.2 skrll * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.2.4.2 skrll * contributors may be used to endorse or promote products derived
24 1.2.4.2 skrll * from this software without specific prior written permission.
25 1.2.4.2 skrll *
26 1.2.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.2.4.2 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.2.4.2 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.2.4.2 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.2.4.2 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.2.4.2 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.2.4.2 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.2.4.2 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.2.4.2 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.2.4.2 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.2.4.2 skrll * POSSIBILITY OF SUCH DAMAGE.
37 1.2.4.2 skrll */
38 1.2.4.2 skrll
39 1.2.4.2 skrll #include <sys/cdefs.h>
40 1.2.4.2 skrll __KERNEL_RCSID(0, "$NetBSD: njs_cardbus.c,v 1.2.4.2 2004/09/03 12:45:17 skrll Exp $");
41 1.2.4.2 skrll
42 1.2.4.2 skrll #include <sys/param.h>
43 1.2.4.2 skrll #include <sys/systm.h>
44 1.2.4.2 skrll #include <sys/kernel.h>
45 1.2.4.2 skrll #include <sys/device.h>
46 1.2.4.2 skrll
47 1.2.4.2 skrll #include <machine/bus.h>
48 1.2.4.2 skrll #include <machine/intr.h>
49 1.2.4.2 skrll
50 1.2.4.2 skrll #include <dev/scsipi/scsi_all.h>
51 1.2.4.2 skrll #include <dev/scsipi/scsipi_all.h>
52 1.2.4.2 skrll #include <dev/scsipi/scsiconf.h>
53 1.2.4.2 skrll
54 1.2.4.2 skrll #include <dev/cardbus/cardbusvar.h>
55 1.2.4.2 skrll #include <dev/pci/pcidevs.h>
56 1.2.4.2 skrll
57 1.2.4.2 skrll #include <dev/ic/ninjascsi32reg.h>
58 1.2.4.2 skrll #include <dev/ic/ninjascsi32var.h>
59 1.2.4.2 skrll
60 1.2.4.2 skrll #define NJSC32_CARDBUS_BASEADDR_IO CARDBUS_BASE0_REG
61 1.2.4.2 skrll #define NJSC32_CARDBUS_BASEADDR_MEM CARDBUS_BASE1_REG
62 1.2.4.2 skrll
63 1.2.4.2 skrll struct njsc32_cardbus_softc {
64 1.2.4.2 skrll struct njsc32_softc sc_njsc32;
65 1.2.4.2 skrll
66 1.2.4.2 skrll /* CardBus-specific goo */
67 1.2.4.2 skrll cardbus_devfunc_t sc_ct; /* our CardBus devfuncs */
68 1.2.4.2 skrll int sc_intrline; /* our interrupt line */
69 1.2.4.2 skrll cardbustag_t sc_tag;
70 1.2.4.2 skrll
71 1.2.4.2 skrll bus_space_handle_t sc_regmaph;
72 1.2.4.2 skrll bus_size_t sc_regmap_size;
73 1.2.4.2 skrll };
74 1.2.4.2 skrll
75 1.2.4.2 skrll static int njs_cardbus_match(struct device *, struct cfdata *, void *);
76 1.2.4.2 skrll static void njs_cardbus_attach(struct device *, struct device *, void *);
77 1.2.4.2 skrll static int njs_cardbus_detach(struct device *, int);
78 1.2.4.2 skrll
79 1.2.4.2 skrll CFATTACH_DECL(njs_cardbus, sizeof(struct njsc32_cardbus_softc),
80 1.2.4.2 skrll njs_cardbus_match, njs_cardbus_attach, njs_cardbus_detach, NULL);
81 1.2.4.2 skrll
82 1.2.4.2 skrll static const struct njsc32_cardbus_product {
83 1.2.4.2 skrll cardbus_vendor_id_t p_vendor;
84 1.2.4.2 skrll cardbus_product_id_t p_product;
85 1.2.4.2 skrll njsc32_model_t p_model;
86 1.2.4.2 skrll int p_clk; /* one of NJSC32_CLK_* */
87 1.2.4.2 skrll } njsc32_cardbus_products[] = {
88 1.2.4.2 skrll { PCI_VENDOR_IODATA, PCI_PRODUCT_IODATA_CBSCII,
89 1.2.4.2 skrll NJSC32_MODEL_32BI, NJSC32_CLK_40M },
90 1.2.4.2 skrll { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32BI,
91 1.2.4.2 skrll NJSC32_MODEL_32BI, NJSC32_CLK_40M },
92 1.2.4.2 skrll { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32UDE,
93 1.2.4.2 skrll NJSC32_MODEL_32UDE | NJSC32_FLAG_DUALEDGE, NJSC32_CLK_40M },
94 1.2.4.2 skrll { PCI_VENDOR_WORKBIT, PCI_PRODUCT_WORKBIT_NJSC32BI_KME,
95 1.2.4.2 skrll NJSC32_MODEL_32BI, NJSC32_CLK_40M },
96 1.2.4.2 skrll
97 1.2.4.2 skrll { 0, 0,
98 1.2.4.2 skrll NJSC32_MODEL_INVALID, 0 },
99 1.2.4.2 skrll };
100 1.2.4.2 skrll
101 1.2.4.2 skrll static const struct njsc32_cardbus_product *
102 1.2.4.2 skrll njs_cardbus_lookup(const struct cardbus_attach_args *ca)
103 1.2.4.2 skrll {
104 1.2.4.2 skrll const struct njsc32_cardbus_product *p;
105 1.2.4.2 skrll
106 1.2.4.2 skrll for (p = njsc32_cardbus_products;
107 1.2.4.2 skrll p->p_model != NJSC32_MODEL_INVALID; p++) {
108 1.2.4.2 skrll if (CARDBUS_VENDOR(ca->ca_id) == p->p_vendor &&
109 1.2.4.2 skrll CARDBUS_PRODUCT(ca->ca_id) == p->p_product)
110 1.2.4.2 skrll return p;
111 1.2.4.2 skrll }
112 1.2.4.2 skrll
113 1.2.4.2 skrll return NULL;
114 1.2.4.2 skrll }
115 1.2.4.2 skrll
116 1.2.4.2 skrll static int
117 1.2.4.2 skrll njs_cardbus_match(struct device *parent, struct cfdata *match, void *aux)
118 1.2.4.2 skrll {
119 1.2.4.2 skrll struct cardbus_attach_args *ca = aux;
120 1.2.4.2 skrll
121 1.2.4.2 skrll if (njs_cardbus_lookup(ca))
122 1.2.4.2 skrll return 1;
123 1.2.4.2 skrll
124 1.2.4.2 skrll return 0;
125 1.2.4.2 skrll }
126 1.2.4.2 skrll
127 1.2.4.2 skrll static void
128 1.2.4.2 skrll njs_cardbus_attach(struct device *parent, struct device *self, void *aux)
129 1.2.4.2 skrll {
130 1.2.4.2 skrll struct cardbus_attach_args *ca = aux;
131 1.2.4.2 skrll struct njsc32_cardbus_softc *csc = (void *) self;
132 1.2.4.2 skrll struct njsc32_softc *sc = &csc->sc_njsc32;
133 1.2.4.2 skrll const struct njsc32_cardbus_product *prod;
134 1.2.4.2 skrll cardbus_devfunc_t ct = ca->ca_ct;
135 1.2.4.2 skrll cardbus_chipset_tag_t cc = ct->ct_cc;
136 1.2.4.2 skrll cardbus_function_tag_t cf = ct->ct_cf;
137 1.2.4.2 skrll pcireg_t reg;
138 1.2.4.2 skrll int csr;
139 1.2.4.2 skrll u_int8_t latency = 0x20;
140 1.2.4.2 skrll
141 1.2.4.2 skrll if ((prod = njs_cardbus_lookup(ca)) == NULL)
142 1.2.4.2 skrll panic("njs_cardbus_attach");
143 1.2.4.2 skrll
144 1.2.4.2 skrll printf(": Workbit NinjaSCSI-32 SCSI adapter\n");
145 1.2.4.2 skrll sc->sc_model = prod->p_model;
146 1.2.4.2 skrll sc->sc_clk = prod->p_clk;
147 1.2.4.2 skrll
148 1.2.4.2 skrll csc->sc_ct = ct;
149 1.2.4.2 skrll csc->sc_tag = ca->ca_tag;
150 1.2.4.2 skrll csc->sc_intrline = ca->ca_intrline;
151 1.2.4.2 skrll
152 1.2.4.2 skrll /*
153 1.2.4.2 skrll * Map the device.
154 1.2.4.2 skrll */
155 1.2.4.2 skrll csr = PCI_COMMAND_MASTER_ENABLE;
156 1.2.4.2 skrll
157 1.2.4.2 skrll /*
158 1.2.4.2 skrll * Map registers.
159 1.2.4.2 skrll * Try memory map first, and then try I/O.
160 1.2.4.2 skrll */
161 1.2.4.2 skrll if (Cardbus_mapreg_map(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_MEM,
162 1.2.4.2 skrll PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
163 1.2.4.2 skrll &sc->sc_regt, &csc->sc_regmaph, NULL, &csc->sc_regmap_size) == 0) {
164 1.2.4.2 skrll if (bus_space_subregion(sc->sc_regt, csc->sc_regmaph,
165 1.2.4.2 skrll NJSC32_MEMOFFSET_REG, NJSC32_REGSIZE, &sc->sc_regh) != 0) {
166 1.2.4.2 skrll /* failed -- undo map and try I/O */
167 1.2.4.2 skrll Cardbus_mapreg_unmap(csc->sc_ct,
168 1.2.4.2 skrll NJSC32_CARDBUS_BASEADDR_MEM,
169 1.2.4.2 skrll sc->sc_regt, csc->sc_regmaph, csc->sc_regmap_size);
170 1.2.4.2 skrll goto try_io;
171 1.2.4.2 skrll }
172 1.2.4.2 skrll #ifdef NJSC32_DEBUG
173 1.2.4.2 skrll printf("%s: memory space mapped\n", sc->sc_dev.dv_xname);
174 1.2.4.2 skrll #endif
175 1.2.4.2 skrll csr |= PCI_COMMAND_MEM_ENABLE;
176 1.2.4.2 skrll sc->sc_flags = NJSC32_MEM_MAPPED;
177 1.2.4.2 skrll (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_MEM_ENABLE);
178 1.2.4.2 skrll } else {
179 1.2.4.2 skrll try_io:
180 1.2.4.2 skrll if (Cardbus_mapreg_map(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_IO,
181 1.2.4.2 skrll PCI_MAPREG_TYPE_IO, 0, &sc->sc_regt, &sc->sc_regh,
182 1.2.4.2 skrll NULL, &csc->sc_regmap_size) == 0) {
183 1.2.4.2 skrll #ifdef NJSC32_DEBUG
184 1.2.4.2 skrll printf("%s: io space mapped\n", sc->sc_dev.dv_xname);
185 1.2.4.2 skrll #endif
186 1.2.4.2 skrll csr |= PCI_COMMAND_IO_ENABLE;
187 1.2.4.2 skrll sc->sc_flags = NJSC32_IO_MAPPED;
188 1.2.4.2 skrll (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_IO_ENABLE);
189 1.2.4.2 skrll } else {
190 1.2.4.2 skrll printf("%s: unable to map device registers\n",
191 1.2.4.2 skrll sc->sc_dev.dv_xname);
192 1.2.4.2 skrll return;
193 1.2.4.2 skrll }
194 1.2.4.2 skrll }
195 1.2.4.2 skrll
196 1.2.4.2 skrll /* Make sure the right access type is on the CardBus bridge. */
197 1.2.4.2 skrll (*ct->ct_cf->cardbus_ctrl)(cc, CARDBUS_BM_ENABLE);
198 1.2.4.2 skrll
199 1.2.4.2 skrll /* Enable the appropriate bits in the PCI CSR. */
200 1.2.4.2 skrll reg = cardbus_conf_read(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG);
201 1.2.4.2 skrll reg &= ~(PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE);
202 1.2.4.2 skrll reg |= csr;
203 1.2.4.2 skrll cardbus_conf_write(cc, cf, ca->ca_tag, PCI_COMMAND_STATUS_REG, reg);
204 1.2.4.2 skrll
205 1.2.4.2 skrll /*
206 1.2.4.2 skrll * Make sure the latency timer is set to some reasonable
207 1.2.4.2 skrll * value.
208 1.2.4.2 skrll */
209 1.2.4.2 skrll reg = cardbus_conf_read(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG);
210 1.2.4.2 skrll if (CARDBUS_LATTIMER(reg) < latency) {
211 1.2.4.2 skrll reg &= ~(CARDBUS_LATTIMER_MASK << CARDBUS_LATTIMER_SHIFT);
212 1.2.4.2 skrll reg |= (latency << CARDBUS_LATTIMER_SHIFT);
213 1.2.4.2 skrll cardbus_conf_write(cc, cf, ca->ca_tag, CARDBUS_BHLC_REG, reg);
214 1.2.4.2 skrll }
215 1.2.4.2 skrll
216 1.2.4.2 skrll sc->sc_dmat = ca->ca_dmat;
217 1.2.4.2 skrll
218 1.2.4.2 skrll /*
219 1.2.4.2 skrll * Establish the interrupt.
220 1.2.4.2 skrll */
221 1.2.4.2 skrll sc->sc_ih = cardbus_intr_establish(cc, cf, ca->ca_intrline, IPL_BIO,
222 1.2.4.2 skrll njsc32_intr, sc);
223 1.2.4.2 skrll if (sc->sc_ih == NULL) {
224 1.2.4.2 skrll printf("%s: unable to establish interrupt at %d\n",
225 1.2.4.2 skrll sc->sc_dev.dv_xname, ca->ca_intrline);
226 1.2.4.2 skrll return;
227 1.2.4.2 skrll }
228 1.2.4.2 skrll printf("%s: interrupting at %d\n",
229 1.2.4.2 skrll sc->sc_dev.dv_xname, ca->ca_intrline);
230 1.2.4.2 skrll
231 1.2.4.2 skrll /* CardBus device cannot supply termination power. */
232 1.2.4.2 skrll sc->sc_flags |= NJSC32_CANNOT_SUPPLY_TERMPWR;
233 1.2.4.2 skrll
234 1.2.4.2 skrll /* attach */
235 1.2.4.2 skrll njsc32_attach(sc);
236 1.2.4.2 skrll }
237 1.2.4.2 skrll
238 1.2.4.2 skrll static int
239 1.2.4.2 skrll njs_cardbus_detach(struct device *self, int flags)
240 1.2.4.2 skrll {
241 1.2.4.2 skrll struct njsc32_cardbus_softc *csc = (void *) self;
242 1.2.4.2 skrll struct njsc32_softc *sc = &csc->sc_njsc32;
243 1.2.4.2 skrll int rv;
244 1.2.4.2 skrll
245 1.2.4.2 skrll rv = njsc32_detach(sc, flags);
246 1.2.4.2 skrll if (rv)
247 1.2.4.2 skrll return rv;
248 1.2.4.2 skrll
249 1.2.4.2 skrll if (sc->sc_ih)
250 1.2.4.2 skrll cardbus_intr_disestablish(csc->sc_ct->ct_cc,
251 1.2.4.2 skrll csc->sc_ct->ct_cf, sc->sc_ih);
252 1.2.4.2 skrll
253 1.2.4.2 skrll if (sc->sc_flags & NJSC32_IO_MAPPED)
254 1.2.4.2 skrll Cardbus_mapreg_unmap(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_IO,
255 1.2.4.2 skrll sc->sc_regt, sc->sc_regh, csc->sc_regmap_size);
256 1.2.4.2 skrll if (sc->sc_flags & NJSC32_MEM_MAPPED)
257 1.2.4.2 skrll Cardbus_mapreg_unmap(csc->sc_ct, NJSC32_CARDBUS_BASEADDR_MEM,
258 1.2.4.2 skrll sc->sc_regt, csc->sc_regmaph, csc->sc_regmap_size);
259 1.2.4.2 skrll
260 1.2.4.2 skrll return 0;
261 1.2.4.2 skrll }
262