Home | History | Annotate | Line # | Download | only in cardbus
rbus_ppb.c revision 1.21.4.1
      1  1.21.4.1      yamt /*	$NetBSD: rbus_ppb.c,v 1.21.4.1 2008/05/16 02:23:53 yamt Exp $	*/
      2       1.1       mcr 
      3       1.1       mcr /*
      4       1.1       mcr  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5       1.1       mcr  * All rights reserved.
      6       1.1       mcr  *
      7       1.1       mcr  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1       mcr  * by Michael Richardson <mcr (at) sandelman.ottawa.on.ca>
      9       1.1       mcr  *
     10       1.1       mcr  * Redistribution and use in source and binary forms, with or without
     11       1.1       mcr  * modification, are permitted provided that the following conditions
     12       1.1       mcr  * are met:
     13       1.1       mcr  * 1. Redistributions of source code must retain the above copyright
     14       1.1       mcr  *    notice, this list of conditions and the following disclaimer.
     15       1.1       mcr  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1       mcr  *    notice, this list of conditions and the following disclaimer in the
     17       1.1       mcr  *    documentation and/or other materials provided with the distribution.
     18       1.1       mcr  *
     19       1.1       mcr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1       mcr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1       mcr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1       mcr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1       mcr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1       mcr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1       mcr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1       mcr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1       mcr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1       mcr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1       mcr  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1       mcr  */
     31       1.1       mcr 
     32       1.1       mcr /*
     33       1.1       mcr  * CardBus front-end for the Intel/Digital DECchip 21152 PCI-PCI bridge
     34       1.1       mcr  */
     35       1.2     lukem 
     36       1.2     lukem #include <sys/cdefs.h>
     37  1.21.4.1      yamt __KERNEL_RCSID(0, "$NetBSD: rbus_ppb.c,v 1.21.4.1 2008/05/16 02:23:53 yamt Exp $");
     38       1.1       mcr 
     39       1.1       mcr #include <sys/param.h>
     40       1.1       mcr #include <sys/systm.h>
     41       1.1       mcr #include <sys/mbuf.h>
     42       1.1       mcr #include <sys/malloc.h>
     43       1.1       mcr #include <sys/kernel.h>
     44       1.1       mcr #include <sys/socket.h>
     45       1.1       mcr #include <sys/ioctl.h>
     46       1.1       mcr #include <sys/errno.h>
     47       1.1       mcr #include <sys/device.h>
     48       1.1       mcr 
     49       1.1       mcr #if NRND > 0
     50       1.1       mcr #include <sys/rnd.h>
     51       1.1       mcr #endif
     52       1.1       mcr 
     53       1.1       mcr #include <machine/endian.h>
     54       1.1       mcr 
     55      1.20        ad #include <sys/bus.h>
     56      1.20        ad #include <sys/intr.h>
     57       1.1       mcr 
     58       1.1       mcr #include <dev/pci/pcivar.h>
     59       1.1       mcr #include <dev/pci/pcireg.h>
     60       1.1       mcr #include <dev/pci/pcidevs.h>
     61       1.1       mcr #include <dev/pci/ppbreg.h>
     62       1.1       mcr 
     63       1.1       mcr #include <dev/ic/i82365reg.h>
     64       1.1       mcr #include <dev/ic/i82365var.h>
     65       1.1       mcr 
     66       1.1       mcr #include <dev/pci/pccbbreg.h>
     67       1.1       mcr #include <dev/pci/pccbbvar.h>
     68       1.1       mcr 
     69       1.1       mcr #include <dev/cardbus/cardbusvar.h>
     70      1.12   mycroft #include <dev/pci/pcidevs.h>
     71       1.1       mcr 
     72       1.1       mcr #include <i386/pci/pci_addr_fixup.h>
     73       1.1       mcr #include <i386/pci/pci_bus_fixup.h>
     74       1.1       mcr #include <i386/pci/pci_intr_fixup.h>
     75       1.1       mcr #include <i386/pci/pcibios.h>
     76       1.1       mcr 
     77       1.1       mcr struct ppb_softc;
     78       1.1       mcr 
     79      1.14     perry static int  ppb_cardbus_match(struct device *, struct cfdata *, void *);
     80      1.14     perry static void ppb_cardbus_attach(struct device *, struct device *, void *);
     81      1.14     perry static int  ppb_cardbus_detach(struct device * self, int flags);
     82      1.14     perry /*static*/ void ppb_cardbus_setup(struct ppb_softc * sc);
     83      1.14     perry /*static*/ int  ppb_cardbus_enable(struct ppb_softc * sc);
     84      1.14     perry /*static*/ void ppb_cardbus_disable(struct ppb_softc * sc);
     85      1.16  drochner static int  ppb_activate(struct device *, enum devact);
     86      1.16  drochner int rppbprint(void *, const char *);
     87      1.16  drochner int rbus_intr_fixup(pci_chipset_tag_t, int, int, int);
     88      1.16  drochner void rbus_do_header_fixup(pci_chipset_tag_t, pcitag_t, void *);
     89       1.1       mcr 
     90      1.16  drochner static void rbus_pci_phys_allocate(pci_chipset_tag_t, pcitag_t, void *);
     91      1.16  drochner 
     92      1.16  drochner static int rbus_do_phys_allocate(pci_chipset_tag_t, pcitag_t, int,
     93      1.16  drochner 				 void *, int, bus_addr_t *, bus_size_t);
     94      1.16  drochner 
     95      1.16  drochner static void rbus_pci_phys_countspace(pci_chipset_tag_t, pcitag_t, void *);
     96      1.16  drochner 
     97      1.16  drochner static int rbus_do_phys_countspace(pci_chipset_tag_t, pcitag_t, int,
     98      1.16  drochner 				   void *, int, bus_addr_t *, bus_size_t);
     99      1.16  drochner 
    100      1.16  drochner unsigned int rbus_round_up(unsigned int, unsigned int);
    101       1.1       mcr 
    102       1.1       mcr 
    103       1.1       mcr struct ppb_cardbus_softc {
    104       1.1       mcr   struct device sc_dev;
    105       1.3   thorpej   pcitag_t sc_tag;
    106       1.1       mcr   int foo;
    107       1.1       mcr };
    108       1.1       mcr 
    109       1.7   thorpej CFATTACH_DECL(rbus_ppb, sizeof(struct ppb_cardbus_softc),
    110       1.8   thorpej     ppb_cardbus_match, ppb_cardbus_attach, ppb_cardbus_detach, ppb_activate);
    111       1.1       mcr 
    112       1.1       mcr #ifdef  CBB_DEBUG
    113       1.1       mcr int rbus_ppb_debug = 0;   /* hack with kdb */
    114       1.1       mcr #define DPRINTF(X) if(rbus_ppb_debug) printf X
    115       1.1       mcr #else
    116       1.1       mcr #define DPRINTF(X)
    117       1.1       mcr #endif
    118       1.1       mcr 
    119       1.1       mcr static int
    120       1.1       mcr ppb_cardbus_match(parent, match, aux)
    121       1.1       mcr 	struct device *parent;
    122       1.1       mcr 	struct cfdata *match;
    123       1.1       mcr 	void   *aux;
    124       1.1       mcr {
    125       1.1       mcr 	struct cardbus_attach_args *ca = aux;
    126       1.1       mcr 
    127       1.1       mcr 	if (CARDBUS_VENDOR(ca->ca_id) ==  PCI_VENDOR_DEC &&
    128       1.1       mcr 	    CARDBUS_PRODUCT(ca->ca_id) == PCI_PRODUCT_DEC_21152)
    129       1.1       mcr 		return (1);
    130       1.1       mcr 
    131       1.1       mcr 	if(PCI_CLASS(ca->ca_class) == PCI_CLASS_BRIDGE &&
    132       1.1       mcr 	   PCI_SUBCLASS(ca->ca_class) == PCI_SUBCLASS_BRIDGE_PCI) {
    133       1.1       mcr 	  /* XXX */
    134       1.1       mcr 	  printf("recognizing generic bridge chip\n");
    135       1.1       mcr 	}
    136       1.1       mcr 
    137       1.1       mcr 	return (0);
    138       1.1       mcr }
    139       1.1       mcr 
    140       1.1       mcr 
    141       1.1       mcr int
    142       1.1       mcr rppbprint(aux, pnp)
    143       1.1       mcr 	void *aux;
    144       1.1       mcr 	const char *pnp;
    145       1.1       mcr {
    146       1.1       mcr 	struct pcibus_attach_args *pba = aux;
    147       1.1       mcr 
    148       1.1       mcr 	/* only PCIs can attach to PPBs; easy. */
    149       1.1       mcr 	if (pnp)
    150       1.9   thorpej 		aprint_normal("pci at %s", pnp);
    151       1.9   thorpej 	aprint_normal(" bus %d (rbus)", pba->pba_bus);
    152       1.1       mcr 	return (UNCONF);
    153       1.1       mcr }
    154       1.1       mcr 
    155       1.1       mcr int
    156       1.1       mcr rbus_intr_fixup(pci_chipset_tag_t pc,
    157       1.1       mcr 		int minbus,
    158       1.1       mcr 		int maxbus,
    159       1.1       mcr 		int line)
    160       1.1       mcr {
    161       1.1       mcr   pci_device_foreach_min(pc, minbus,
    162       1.1       mcr 			 maxbus, rbus_do_header_fixup, (void *)&line);
    163       1.1       mcr   return 0;
    164       1.1       mcr }
    165       1.1       mcr 
    166       1.1       mcr void
    167       1.1       mcr rbus_do_header_fixup(pc, tag, context)
    168       1.1       mcr      	pci_chipset_tag_t pc;
    169       1.1       mcr 	pcitag_t tag;
    170       1.1       mcr 	void *context;
    171       1.1       mcr {
    172       1.1       mcr   int pin, irq;
    173       1.1       mcr   int bus, device, function;
    174       1.1       mcr   pcireg_t intr, id;
    175       1.1       mcr   int *pline = (int *)context;
    176       1.1       mcr   int line = *pline;
    177       1.1       mcr 
    178       1.1       mcr   pci_decompose_tag(pc, tag, &bus, &device, &function);
    179       1.1       mcr   id = pci_conf_read(pc, tag, PCI_ID_REG);
    180       1.1       mcr 
    181       1.1       mcr   intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    182       1.1       mcr   pin = PCI_INTERRUPT_PIN(intr);
    183       1.1       mcr   irq = PCI_INTERRUPT_LINE(intr);
    184       1.1       mcr 
    185       1.1       mcr #if 0
    186       1.1       mcr   printf("do_header %02x:%02x:%02x pin=%d => line %d\n",
    187       1.1       mcr 	 bus, device, function, pin, line);
    188       1.1       mcr #endif
    189       1.1       mcr 
    190       1.1       mcr   intr &= ~(PCI_INTERRUPT_LINE_MASK << PCI_INTERRUPT_LINE_SHIFT);
    191       1.1       mcr   intr |= (line << PCI_INTERRUPT_LINE_SHIFT);
    192       1.1       mcr   pci_conf_write(pc, tag, PCI_INTERRUPT_REG, intr);
    193       1.1       mcr 
    194       1.1       mcr }
    195       1.1       mcr 
    196      1.15     perry /*
    197       1.1       mcr  * This function takes a range of PCI bus numbers and
    198       1.1       mcr  * allocates space for all devices found in this space (the BARs) from
    199       1.1       mcr  * the rbus space maps (I/O and memory).
    200       1.1       mcr  *
    201       1.1       mcr  * It assumes that "rbus" is defined. The whole concept does.
    202       1.1       mcr  *
    203       1.1       mcr  * It uses pci_device_foreach_min() to call rbus_pci_phys_allocate.
    204       1.1       mcr  * This function is mostly stolen from
    205      1.15     perry  *     pci_addr_fixup.c:pciaddr_resource_reserve.
    206       1.1       mcr  *
    207       1.1       mcr  */
    208       1.1       mcr struct rbus_pci_addr_fixup_context {
    209       1.1       mcr   struct ppb_cardbus_softc *csc;
    210       1.1       mcr   cardbus_chipset_tag_t ct;
    211       1.1       mcr   struct cardbus_softc *sc;
    212       1.1       mcr   struct cardbus_attach_args *caa;
    213       1.1       mcr   int    minbus;
    214       1.1       mcr   int    maxbus;
    215       1.1       mcr   bus_size_t  *bussize_ioreqs;
    216       1.1       mcr   bus_size_t  *bussize_memreqs;
    217       1.1       mcr   rbus_tag_t   *iobustags;
    218       1.1       mcr   rbus_tag_t   *membustags;
    219      1.15     perry };
    220       1.1       mcr 
    221      1.15     perry unsigned int
    222      1.16  drochner rbus_round_up(unsigned int size, unsigned int minval)
    223       1.1       mcr {
    224       1.1       mcr   unsigned int power2;
    225       1.1       mcr 
    226       1.1       mcr   if(size == 0) {
    227       1.1       mcr     return 0;
    228       1.1       mcr   }
    229       1.1       mcr 
    230      1.16  drochner   power2=minval;
    231       1.1       mcr 
    232       1.1       mcr   while(power2 < (1 << 31) &&
    233       1.1       mcr 	power2 < size) {
    234       1.1       mcr     power2 = power2 << 1;
    235       1.1       mcr   }
    236      1.15     perry 
    237       1.1       mcr   return power2;
    238       1.1       mcr }
    239      1.15     perry 
    240       1.1       mcr static void
    241       1.1       mcr rbus_pci_addr_fixup(struct ppb_cardbus_softc *csc,
    242       1.1       mcr 		    cardbus_chipset_tag_t ct,
    243       1.1       mcr 		    struct cardbus_softc *sc,
    244       1.1       mcr 		    pci_chipset_tag_t     pc,
    245       1.1       mcr 		    struct cardbus_attach_args *caa,
    246       1.1       mcr 		    int minbus, int maxbus)
    247       1.1       mcr {
    248       1.1       mcr 	struct rbus_pci_addr_fixup_context rct;
    249       1.1       mcr 	int    size, busnum;
    250       1.1       mcr 	bus_addr_t start;
    251       1.1       mcr 	bus_space_handle_t handle;
    252       1.1       mcr 	u_int32_t reg;
    253       1.1       mcr 
    254       1.1       mcr 	rct.csc=csc;
    255       1.1       mcr 	rct.ct=ct;
    256       1.1       mcr 	rct.sc=sc;
    257       1.1       mcr 	rct.caa=caa;
    258       1.1       mcr 	rct.minbus = minbus;
    259       1.1       mcr 	rct.maxbus = maxbus;
    260       1.1       mcr 	size = sizeof(bus_size_t)*(maxbus+1);
    261       1.1       mcr 	rct.bussize_ioreqs  = alloca(size);
    262       1.1       mcr 	rct.bussize_memreqs = alloca(size);
    263       1.1       mcr 	rct.iobustags = alloca(maxbus * sizeof(rbus_tag_t));
    264       1.1       mcr 	rct.membustags = alloca(maxbus * sizeof(rbus_tag_t));
    265       1.1       mcr 
    266       1.1       mcr 	bzero(rct.bussize_ioreqs, size);
    267       1.1       mcr 	bzero(rct.bussize_memreqs, size);
    268       1.1       mcr 
    269       1.1       mcr 	printf("%s: sizing buses %d-%d\n",
    270      1.21    cegger 	       device_xname(&rct.csc->sc_dev),
    271       1.1       mcr 	       minbus, maxbus);
    272       1.1       mcr 
    273       1.1       mcr 	pci_device_foreach_min(pc, minbus, maxbus,
    274       1.1       mcr 			       rbus_pci_phys_countspace, &rct);
    275       1.1       mcr 
    276       1.1       mcr 	/*
    277       1.1       mcr 	 * we need to determine amount of address space for each
    278       1.1       mcr 	 * bus. To do this, we have to roll up amounts and then
    279       1.1       mcr 	 * we need to divide up the cardbus's extent to allocate
    280       1.1       mcr 	 * some space to each bus.
    281       1.1       mcr 	 */
    282       1.1       mcr 
    283       1.1       mcr 	for(busnum=maxbus; busnum > minbus; busnum--) {
    284       1.1       mcr 	  if(pci_bus_parent[busnum] != 0) {
    285       1.1       mcr 	    if(pci_bus_parent[busnum] < minbus ||
    286       1.1       mcr 	       pci_bus_parent[busnum] >= maxbus) {
    287       1.1       mcr 	      printf("%s: bus %d has illegal parent %d\n",
    288      1.21    cegger 		     device_xname(&rct.csc->sc_dev),
    289       1.1       mcr 		     busnum, pci_bus_parent[busnum]);
    290       1.1       mcr 	      continue;
    291       1.1       mcr 	    }
    292       1.1       mcr 
    293       1.1       mcr 	    /* first round amount of space up */
    294       1.1       mcr 	    rct.bussize_ioreqs[busnum] =
    295       1.1       mcr 	      rbus_round_up(rct.bussize_ioreqs[busnum],  PPB_IO_MIN);
    296       1.1       mcr 	    rct.bussize_ioreqs[pci_bus_parent[busnum]] +=
    297       1.1       mcr 	      rct.bussize_ioreqs[busnum];
    298       1.1       mcr 
    299       1.1       mcr 	    rct.bussize_memreqs[busnum] =
    300       1.1       mcr 	      rbus_round_up(rct.bussize_memreqs[busnum], PPB_MEM_MIN);
    301       1.1       mcr 	    rct.bussize_memreqs[pci_bus_parent[busnum]] +=
    302       1.1       mcr 	      rct.bussize_memreqs[busnum];
    303       1.1       mcr 
    304       1.1       mcr 	  }
    305       1.1       mcr 	}
    306       1.1       mcr 
    307       1.1       mcr 	rct.bussize_ioreqs[minbus] =
    308       1.1       mcr 	  rbus_round_up(rct.bussize_ioreqs[minbus], 4096);
    309       1.1       mcr 	rct.bussize_memreqs[minbus] =
    310       1.1       mcr 	  rbus_round_up(rct.bussize_memreqs[minbus], 8);
    311       1.1       mcr 
    312       1.1       mcr 	printf("%s: total needs IO %08lx and MEM %08lx\n",
    313      1.21    cegger 	       device_xname(&rct.csc->sc_dev),
    314       1.1       mcr 	       rct.bussize_ioreqs[minbus], rct.bussize_memreqs[minbus]);
    315       1.1       mcr 
    316       1.1       mcr 	if(!caa->ca_rbus_iot) {
    317       1.1       mcr 	  panic("no iot bus");
    318       1.1       mcr 	}
    319       1.1       mcr 
    320       1.1       mcr 	if(rct.bussize_ioreqs[minbus]) {
    321       1.1       mcr 	  if(rbus_space_alloc(caa->ca_rbus_iot, 0,
    322       1.1       mcr 			      rct.bussize_ioreqs[minbus],
    323       1.1       mcr 			      rct.bussize_ioreqs[minbus]-1 /* mask  */,
    324       1.1       mcr 			      rct.bussize_ioreqs[minbus] /* align */,
    325       1.1       mcr 			      /* flags */ 0,
    326       1.1       mcr 			      &start,
    327       1.1       mcr 			      &handle) != 0) {
    328       1.5    provos 	    panic("rbus_ppb: can not allocate %ld bytes in IO bus %d",
    329       1.1       mcr 		  rct.bussize_ioreqs[minbus], minbus);
    330       1.1       mcr 	  }
    331       1.1       mcr 	  rct.iobustags[minbus]=rbus_new(caa->ca_rbus_iot,
    332      1.15     perry 					 start,
    333       1.1       mcr 					 rct.bussize_ioreqs[minbus],
    334       1.1       mcr 					 0 /* offset to add to physical address
    335       1.1       mcr 					      to make processor address */,
    336       1.1       mcr 					 RBUS_SPACE_DEDICATE);
    337       1.1       mcr 	}
    338       1.1       mcr 
    339       1.1       mcr 	if(rct.bussize_memreqs[minbus]) {
    340       1.1       mcr 	  if(rbus_space_alloc(caa->ca_rbus_memt, 0,
    341       1.1       mcr 			      rct.bussize_memreqs[minbus],
    342       1.1       mcr 			      rct.bussize_memreqs[minbus]-1 /* mask */,
    343       1.1       mcr 			      rct.bussize_memreqs[minbus] /* align */,
    344       1.1       mcr 			      /* flags */ 0,
    345       1.1       mcr 			      &start,
    346       1.1       mcr 			      &handle) != 0) {
    347       1.5    provos 	    panic("%s: can not allocate %ld bytes in MEM bus %d",
    348      1.21    cegger 		  device_xname(&rct.csc->sc_dev),
    349       1.1       mcr 		  rct.bussize_memreqs[minbus], minbus);
    350       1.1       mcr 	  }
    351       1.1       mcr 	  rct.membustags[minbus]=rbus_new(caa->ca_rbus_memt,
    352       1.1       mcr 					  start,
    353       1.1       mcr 					  rct.bussize_memreqs[minbus],
    354       1.1       mcr 					  0 /* offset to add to physical
    355       1.1       mcr 					       address to make processor
    356       1.1       mcr 					       address */,
    357       1.1       mcr 					  RBUS_SPACE_DEDICATE);
    358       1.1       mcr 	}
    359       1.1       mcr 
    360       1.1       mcr 	for(busnum=minbus+1; busnum <= maxbus; busnum++) {
    361       1.1       mcr 	  int busparent;
    362       1.1       mcr 
    363       1.1       mcr 	  busparent = pci_bus_parent[busnum];
    364       1.1       mcr 
    365       1.1       mcr 	  printf("%s: bus %d (parent=%d) needs IO %08lx and MEM %08lx\n",
    366      1.21    cegger 		 device_xname(&rct.csc->sc_dev),
    367       1.1       mcr 		 busnum,
    368       1.1       mcr 		 busparent,
    369       1.1       mcr 		 rct.bussize_ioreqs[busnum],
    370       1.1       mcr 		 rct.bussize_memreqs[busnum]);
    371       1.1       mcr 
    372       1.1       mcr 	  if(busparent > maxbus) {
    373       1.1       mcr 	    panic("rbus_ppb: illegal parent");
    374       1.1       mcr 	  }
    375       1.1       mcr 
    376       1.1       mcr 	  if(rct.bussize_ioreqs[busnum]) {
    377       1.1       mcr 	    if(rbus_space_alloc(rct.iobustags[busparent],
    378       1.1       mcr 				0,
    379       1.1       mcr 				rct.bussize_ioreqs[busnum],
    380       1.1       mcr 				rct.bussize_ioreqs[busnum]-1 /*mask */,
    381       1.1       mcr 				rct.bussize_ioreqs[busnum] /* align */,
    382       1.1       mcr 				/* flags */ 0,
    383       1.1       mcr 				&start,
    384       1.1       mcr 				&handle) != 0) {
    385       1.5    provos 	      panic("rbus_ppb: can not allocate %ld bytes in IO bus %d",
    386       1.1       mcr 		    rct.bussize_ioreqs[busnum], busnum);
    387       1.1       mcr 	    }
    388       1.1       mcr 	    rct.iobustags[busnum]=rbus_new(rct.iobustags[busparent],
    389       1.1       mcr 					   start,
    390       1.1       mcr 					   rct.bussize_ioreqs[busnum],
    391       1.1       mcr 					   0 /* offset to add to physical
    392       1.1       mcr 						address
    393       1.1       mcr 						to make processor address */,
    394       1.1       mcr 					   RBUS_SPACE_DEDICATE);
    395       1.1       mcr 
    396       1.1       mcr 	    /* program the bridge */
    397      1.15     perry 
    398       1.1       mcr 	    /* enable I/O space */
    399       1.1       mcr 	    reg = pci_conf_read(pc, pci_bus_tag[busnum],
    400       1.1       mcr 				PCI_COMMAND_STATUS_REG);
    401       1.1       mcr 	    reg |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    402       1.1       mcr 	    pci_conf_write(pc, pci_bus_tag[busnum],
    403       1.1       mcr 			   PCI_COMMAND_STATUS_REG, reg);
    404       1.1       mcr 
    405       1.1       mcr 	    /* now init the limit register for I/O */
    406       1.1       mcr 	    pci_conf_write(pc, pci_bus_tag[busnum], PPB_REG_IOSTATUS,
    407       1.1       mcr 			   (((start & 0xf000) >> 8) << PPB_IOBASE_SHIFT) |
    408       1.1       mcr 			   ((((start +
    409       1.1       mcr 			       rct.bussize_ioreqs[busnum] +
    410       1.1       mcr 			       4095) & 0xf000) >> 8) << PPB_IOLIMIT_SHIFT));
    411       1.1       mcr 	  }
    412      1.15     perry 
    413       1.1       mcr 	  if(rct.bussize_memreqs[busnum]) {
    414       1.1       mcr 	    if(rbus_space_alloc(rct.membustags[busparent],
    415       1.1       mcr 				0,
    416      1.15     perry 				rct.bussize_memreqs[busnum] /* size  */,
    417      1.15     perry 				rct.bussize_memreqs[busnum]-1 /*mask */,
    418       1.1       mcr 				rct.bussize_memreqs[busnum] /* align */,
    419       1.1       mcr 				/* flags */ 0,
    420       1.1       mcr 				&start,
    421       1.1       mcr 				&handle) != 0) {
    422       1.5    provos 	      panic("rbus_ppb: can not allocate %ld bytes in MEM bus %d",
    423       1.1       mcr 		    rct.bussize_memreqs[busnum], busnum);
    424       1.1       mcr 	    }
    425       1.1       mcr 	    rct.membustags[busnum]=rbus_new(rct.membustags[busparent],
    426       1.1       mcr 					    start,
    427       1.1       mcr 					    rct.bussize_memreqs[busnum],
    428       1.1       mcr 					    0 /* offset to add to physical
    429       1.1       mcr 						 address to make processor
    430       1.1       mcr 						 address */,
    431       1.1       mcr 					    RBUS_SPACE_DEDICATE);
    432       1.1       mcr 
    433       1.1       mcr 	    /* program the bridge */
    434       1.1       mcr 	    /* enable memory space */
    435       1.1       mcr 	    reg = pci_conf_read(pc, pci_bus_tag[busnum],
    436       1.1       mcr 				PCI_COMMAND_STATUS_REG);
    437       1.1       mcr 	    reg |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    438       1.1       mcr 	    pci_conf_write(pc, pci_bus_tag[busnum],
    439       1.1       mcr 			   PCI_COMMAND_STATUS_REG, reg);
    440       1.1       mcr 
    441       1.1       mcr 	    /* now init the limit register for memory */
    442       1.1       mcr 	    pci_conf_write(pc, pci_bus_tag[busnum], PPB_REG_MEM,
    443       1.1       mcr 			   ((start & PPB_MEM_MASK)
    444       1.1       mcr 			    >> PPB_MEM_SHIFT) << PPB_MEMBASE_SHIFT |
    445       1.1       mcr 			   (((start +
    446       1.1       mcr 			     rct.bussize_memreqs[busnum] +
    447       1.1       mcr 			      PPB_MEM_MIN-1) >> PPB_MEM_SHIFT)
    448       1.1       mcr 			    << PPB_MEMLIMIT_SHIFT));
    449       1.1       mcr 
    450       1.1       mcr 	    /* and set the prefetchable limits as well */
    451       1.1       mcr 	    pci_conf_write(pc, pci_bus_tag[busnum], PPB_REG_PREFMEM,
    452       1.1       mcr 			   ((start & PPB_MEM_MASK)
    453       1.1       mcr 			    >> PPB_MEM_SHIFT) << PPB_MEMBASE_SHIFT |
    454       1.1       mcr 			   (((start +
    455       1.1       mcr 			     rct.bussize_memreqs[busnum] +
    456       1.1       mcr 			      PPB_MEM_MIN-1) >> PPB_MEM_SHIFT)
    457       1.1       mcr 			    << PPB_MEMLIMIT_SHIFT));
    458       1.1       mcr 
    459       1.1       mcr 	    /* pci_conf_print(pc, pci_bus_tag[busnum], NULL); */
    460       1.1       mcr 	  }
    461       1.1       mcr 	}
    462       1.1       mcr 
    463       1.1       mcr 	printf("%s: configuring buses %d-%d\n",
    464      1.21    cegger 		device_xname(&rct.csc->sc_dev),
    465       1.1       mcr 	       minbus, maxbus);
    466       1.1       mcr 	pci_device_foreach_min(pc, minbus, maxbus,
    467       1.1       mcr 			       rbus_pci_phys_allocate, &rct);
    468       1.1       mcr }
    469       1.1       mcr 
    470       1.1       mcr static void
    471       1.1       mcr rbus_pci_phys_countspace(pc, tag, context)
    472       1.1       mcr         pci_chipset_tag_t pc;
    473       1.1       mcr 	pcitag_t          tag;
    474       1.1       mcr 	void             *context;
    475       1.1       mcr {
    476       1.1       mcr         int bus, device, function;
    477       1.1       mcr 	struct  rbus_pci_addr_fixup_context *rct =
    478       1.1       mcr 	  (struct  rbus_pci_addr_fixup_context *)context;
    479       1.1       mcr 
    480       1.1       mcr 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    481       1.1       mcr 
    482       1.1       mcr 	printf("%s: configuring device %02x:%02x:%02x\n",
    483      1.21    cegger 	       device_xname(&rct->csc->sc_dev),
    484       1.1       mcr 	       bus, device, function);
    485       1.1       mcr 
    486       1.1       mcr 	pciaddr_resource_manage(pc, tag,
    487       1.1       mcr 				rbus_do_phys_countspace, context);
    488       1.1       mcr }
    489       1.1       mcr 
    490      1.15     perry 
    491       1.1       mcr int
    492       1.1       mcr rbus_do_phys_countspace(pc, tag, mapreg, ctx, type, addr, size)
    493       1.1       mcr 	pci_chipset_tag_t pc;
    494       1.1       mcr 	pcitag_t     tag;
    495       1.1       mcr 	void        *ctx;
    496       1.1       mcr 	int mapreg, type;
    497       1.1       mcr 	bus_addr_t *addr;
    498       1.1       mcr 	bus_size_t size;
    499       1.1       mcr {
    500       1.1       mcr 	struct  rbus_pci_addr_fixup_context *rct =
    501       1.1       mcr 	  (struct  rbus_pci_addr_fixup_context *)ctx;
    502       1.1       mcr 	int bus, device, function;
    503       1.1       mcr 
    504       1.1       mcr 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    505       1.1       mcr 
    506       1.1       mcr 	if(size > (1<<24)) {
    507       1.1       mcr 	  printf("%s: skipping huge space request of size=%08x\n",
    508      1.21    cegger 		 device_xname(&rct->csc->sc_dev), (unsigned int)size);
    509       1.1       mcr 	  return 0;
    510       1.1       mcr 	}
    511       1.1       mcr 
    512       1.1       mcr 	if(PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_IO) {
    513       1.1       mcr 	  rct->bussize_ioreqs[bus] += size;
    514       1.1       mcr 	} else {
    515       1.1       mcr 	  rct->bussize_memreqs[bus]+= size;
    516       1.1       mcr 	}
    517      1.15     perry 
    518       1.1       mcr 	return 0;
    519       1.1       mcr }
    520       1.1       mcr 
    521       1.1       mcr static void
    522       1.1       mcr rbus_pci_phys_allocate(pc, tag, context)
    523       1.1       mcr         pci_chipset_tag_t pc;
    524       1.1       mcr 	pcitag_t          tag;
    525       1.1       mcr 	void             *context;
    526       1.1       mcr {
    527       1.1       mcr         int bus, device, function, command;
    528       1.1       mcr 	struct rbus_pci_addr_fixup_context *rct =
    529       1.1       mcr 	  (struct rbus_pci_addr_fixup_context *)context;
    530       1.1       mcr 	//cardbus_chipset_tag_t ct = rct->ct;
    531       1.1       mcr 	//	struct cardbus_softc *sc = rct->sc;
    532      1.15     perry 
    533       1.1       mcr 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    534       1.1       mcr 
    535       1.1       mcr 	printf("%s: configuring device %02x:%02x:%02x\n",
    536      1.21    cegger 	       device_xname(&rct->csc->sc_dev),
    537       1.1       mcr 	       bus, device, function);
    538       1.1       mcr 
    539       1.1       mcr 	pciaddr_resource_manage(pc, tag,
    540       1.1       mcr 				rbus_do_phys_allocate, context);
    541       1.1       mcr 
    542       1.1       mcr 	/* now turn the device's memory and I/O on */
    543       1.1       mcr 	command = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    544       1.1       mcr 	command |= PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE;
    545       1.1       mcr 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, command);
    546       1.1       mcr }
    547       1.1       mcr 
    548       1.1       mcr int
    549       1.1       mcr rbus_do_phys_allocate(pc, tag, mapreg, ctx, type, addr, size)
    550       1.1       mcr 	pci_chipset_tag_t pc;
    551       1.1       mcr 	pcitag_t     tag;
    552       1.1       mcr 	void        *ctx;
    553       1.1       mcr 	int mapreg, type;
    554       1.1       mcr 	bus_addr_t *addr;
    555       1.1       mcr 	bus_size_t size;
    556       1.1       mcr {
    557       1.1       mcr 	struct  rbus_pci_addr_fixup_context *rct =
    558       1.1       mcr 	  (struct  rbus_pci_addr_fixup_context *)ctx;
    559       1.1       mcr 	cardbus_chipset_tag_t ct     = rct->ct;
    560       1.1       mcr 	struct cardbus_softc *sc     = rct->sc;
    561       1.1       mcr 	cardbus_function_t       *cf = sc->sc_cf;
    562       1.1       mcr 	rbus_tag_t          rbustag;
    563       1.1       mcr 	bus_space_tag_t     bustag;
    564       1.1       mcr 	bus_addr_t mask = size -1;
    565       1.1       mcr 	bus_addr_t base = 0;
    566       1.1       mcr 	bus_space_handle_t handle;
    567       1.1       mcr 	int busflags = 0;
    568       1.1       mcr 	int flags    = 0;
    569      1.16  drochner 	const char *bustype;
    570       1.1       mcr 	int bus, device, function;
    571       1.1       mcr 
    572       1.1       mcr 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    573       1.1       mcr 
    574       1.1       mcr 	/*
    575       1.1       mcr 	 * some devices come up with garbage in them (Tulip?)
    576       1.1       mcr 	 * we are in charge here, so give them address
    577      1.15     perry 	 * space anyway.
    578       1.1       mcr 	 *
    579       1.1       mcr 	 * XXX this may be due to no secondary PCI reset!!!
    580       1.1       mcr 	 */
    581       1.1       mcr #if 0
    582       1.1       mcr 	if (*addr) {
    583       1.1       mcr 		printf("Already allocated space at %08x\n",
    584       1.1       mcr 		       (unsigned int)*addr);
    585       1.1       mcr 		return (0);
    586       1.1       mcr 	}
    587       1.1       mcr #endif
    588       1.1       mcr 
    589       1.1       mcr 	if(size > (1<<24)) {
    590       1.1       mcr 	  printf("%s: skipping huge space request of size=%08x\n",
    591      1.21    cegger 		 device_xname(&rct->csc->sc_dev), (unsigned int)size);
    592       1.1       mcr 	  return 0;
    593       1.1       mcr 	}
    594       1.1       mcr 
    595       1.1       mcr 	if(PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_IO) {
    596       1.1       mcr 	  bustag  = sc->sc_iot;
    597       1.1       mcr 	  rbustag = rct->iobustags[bus];
    598       1.1       mcr 	  bustype = "io";
    599       1.1       mcr 	} else {
    600       1.1       mcr 	  bustag  = sc->sc_memt;
    601       1.1       mcr 	  rbustag = rct->membustags[bus];
    602       1.1       mcr 	  bustype = "mem";
    603       1.1       mcr 	}
    604       1.1       mcr 
    605       1.1       mcr 	if((*cf->cardbus_space_alloc)(ct, rbustag, base, size,
    606       1.1       mcr 				      mask, size, busflags|flags,
    607       1.1       mcr 				      addr, &handle)) {
    608       1.1       mcr 	  printf("%s: no available resources (size=%08x) for bar %2d. fixup failed\n",
    609      1.21    cegger 		 device_xname(&rct->csc->sc_dev), (unsigned int)size, mapreg);
    610       1.1       mcr 
    611       1.1       mcr 	  *addr = 0;
    612       1.1       mcr 	  pci_conf_write(pc, tag, mapreg, *addr);
    613       1.1       mcr 	  return (1);
    614       1.1       mcr 	}
    615       1.1       mcr 
    616       1.1       mcr 	printf("%s: alloc %s space of size %08x for %02d:%02d:%02d -> %08x\n",
    617      1.21    cegger 	       device_xname(&rct->csc->sc_dev),
    618      1.15     perry 	       bustype,
    619       1.1       mcr 	       (unsigned int)size,
    620       1.1       mcr 	       bus, device, function, (unsigned int)*addr);
    621       1.1       mcr 
    622       1.1       mcr 	/* write new address to PCI device configuration header */
    623       1.1       mcr 	pci_conf_write(pc, tag, mapreg, *addr);
    624       1.1       mcr 
    625       1.1       mcr 	/* check */
    626       1.1       mcr 	{
    627       1.1       mcr 		DPRINTF(("%s: pci_addr_fixup: ",
    628      1.21    cegger 			 device_xname(&rct->csc->sc_dev)));
    629       1.1       mcr #ifdef  CBB_DEBUG
    630       1.1       mcr 		if(rbus_ppb_debug) { pciaddr_print_devid(pc, tag); }
    631       1.1       mcr #endif
    632       1.1       mcr 	}
    633       1.1       mcr 
    634       1.1       mcr 	/* double check that the value got inserted correctly */
    635       1.1       mcr 	if (pciaddr_ioaddr(pci_conf_read(pc, tag, mapreg)) != *addr) {
    636       1.1       mcr 		pci_conf_write(pc, tag, mapreg, 0); /* clear */
    637       1.1       mcr 		printf("%s: fixup failed. (new address=%#x)\n",
    638      1.21    cegger 		       device_xname(&rct->csc->sc_dev),
    639       1.1       mcr 		       (unsigned)*addr);
    640       1.1       mcr 		return (1);
    641       1.1       mcr 	}
    642       1.1       mcr 
    643       1.1       mcr 	DPRINTF(("new address 0x%08x\n",
    644       1.1       mcr 		 (unsigned)*addr));
    645       1.1       mcr 
    646       1.1       mcr 	return (0);
    647       1.1       mcr }
    648       1.1       mcr 
    649       1.1       mcr static void
    650       1.1       mcr ppb_cardbus_attach(parent, self, aux)
    651       1.1       mcr 	struct device *parent, *self;
    652       1.1       mcr 	void *aux;
    653       1.1       mcr {
    654      1.19   thorpej 	struct ppb_cardbus_softc *csc = device_private(self);
    655       1.1       mcr 	struct cardbus_softc *parent_sc =
    656      1.19   thorpej 	    device_private(device_parent(&csc->sc_dev));
    657       1.1       mcr 	struct cardbus_attach_args *ca = aux;
    658       1.1       mcr 	cardbus_devfunc_t ct = ca->ca_ct;
    659       1.1       mcr 	cardbus_chipset_tag_t cc = ct->ct_cc;
    660       1.1       mcr 	cardbus_function_tag_t cf = ct->ct_cf;
    661       1.1       mcr 	struct pccbb_softc *psc = (struct pccbb_softc *)cc;
    662       1.1       mcr 	struct pcibus_attach_args pba;
    663       1.1       mcr 	char devinfo[256];
    664       1.1       mcr 	pcireg_t busdata;
    665       1.1       mcr 	int mybus, rv;
    666       1.1       mcr 	u_int16_t pciirq;
    667       1.1       mcr 	int minbus, maxbus;
    668       1.1       mcr 
    669       1.1       mcr 	mybus = ct->ct_bus;
    670       1.1       mcr 	pciirq = 0;
    671       1.1       mcr 	rv = 0;
    672       1.1       mcr 
    673       1.1       mcr 	/* shut up compiler */
    674       1.1       mcr 	csc->foo=parent_sc->sc_intrline;
    675      1.15     perry 
    676       1.1       mcr 
    677      1.11    itojun 	pci_devinfo(ca->ca_id, ca->ca_class, 0, devinfo, sizeof(devinfo));
    678       1.1       mcr 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(ca->ca_class));
    679       1.1       mcr 
    680       1.4     lukem 	csc->sc_tag = ca->ca_tag;	/* XXX cardbustag_t == pcitag_t */
    681       1.3   thorpej 
    682       1.1       mcr 	busdata = cardbus_conf_read(cc, cf, ca->ca_tag, PPB_REG_BUSINFO);
    683       1.1       mcr 	minbus = pcibios_max_bus;
    684      1.10     lukem 	maxbus = minbus;		/* XXX; gcc */
    685       1.1       mcr 
    686       1.1       mcr 	if (PPB_BUSINFO_SECONDARY(busdata) == 0) {
    687      1.21    cegger 		aprint_error_dev(self, "not configured by system firmware calling pci_bus_fixup(%d)\n", 0);
    688       1.1       mcr 
    689       1.1       mcr 	  /*
    690       1.1       mcr 	   * first, pull the reset wire on the secondary bridge
    691       1.1       mcr 	   * to clear all devices
    692       1.1       mcr 	   */
    693       1.1       mcr 	  busdata = cardbus_conf_read(cc, cf, ca->ca_tag,
    694       1.1       mcr 				      PPB_REG_BRIDGECONTROL);
    695       1.1       mcr 	  cardbus_conf_write(cc, cf, ca->ca_tag, PPB_REG_BRIDGECONTROL,
    696       1.1       mcr 			     busdata | PPB_BC_SECONDARY_RESET);
    697       1.1       mcr 	  delay(1);
    698       1.1       mcr 	  cardbus_conf_write(cc, cf, ca->ca_tag, PPB_REG_BRIDGECONTROL,
    699       1.1       mcr 			     busdata);
    700       1.1       mcr 
    701       1.1       mcr 	  /* then go initialize the bridge control registers */
    702       1.1       mcr 	  maxbus = pci_bus_fixup(psc->sc_pc, 0);
    703       1.1       mcr 	}
    704       1.1       mcr 
    705       1.1       mcr 	busdata = cardbus_conf_read(cc, cf, ca->ca_tag, PPB_REG_BUSINFO);
    706       1.1       mcr 	if(PPB_BUSINFO_SECONDARY(busdata) == 0) {
    707      1.21    cegger 		aprint_error_dev(self, "still not configured, not fixable.\n");
    708      1.21    cegger 		return;
    709       1.1       mcr 	}
    710       1.1       mcr 
    711      1.15     perry #if 0
    712       1.1       mcr 	minbus = PPB_BUSINFO_SECONDARY(busdata);
    713       1.1       mcr 	maxbus = PPB_BUSINFO_SUBORDINATE(busdata);
    714       1.1       mcr #endif
    715      1.15     perry 
    716       1.1       mcr 	/* now, go and assign addresses for the new devices */
    717       1.1       mcr 	rbus_pci_addr_fixup(csc, cc, parent_sc,
    718       1.1       mcr 			    psc->sc_pc,
    719       1.1       mcr 			    ca,
    720       1.1       mcr 			    minbus, maxbus);
    721       1.1       mcr 
    722       1.1       mcr 	/*
    723       1.1       mcr 	 * now configure all connected devices to the IRQ which
    724       1.1       mcr 	 * was assigned to this slot, as they will all arrive from
    725       1.1       mcr 	 * that IRQ.
    726       1.1       mcr 	 */
    727       1.1       mcr 	rbus_intr_fixup(psc->sc_pc, minbus, maxbus, ca->ca_intrline);
    728       1.1       mcr 
    729      1.15     perry 	/*
    730       1.1       mcr 	 * enable direct routing of interrupts. We do this because
    731       1.1       mcr 	 * we can not manage to get pccb_intr_establish() called until
    732       1.1       mcr 	 * PCI subsystem is merged with rbus. The major thing that this
    733       1.1       mcr 	 * routine does is avoid calling the driver's interrupt routine
    734       1.1       mcr 	 * when the card has been removed.
    735       1.1       mcr 	 *
    736       1.1       mcr 	 * The rbus_ppb.c can not cope with card desertions until the merging
    737       1.1       mcr 	 * anyway.
    738       1.1       mcr 	 */
    739       1.1       mcr 	pccbb_intr_route(psc);
    740       1.1       mcr 
    741       1.1       mcr 	/*
    742       1.1       mcr 	 * Attach the PCI bus than hangs off of it.
    743       1.1       mcr 	 *
    744       1.1       mcr 	 * XXX Don't pass-through Memory Read Multiple.  Should we?
    745       1.1       mcr 	 * XXX Consult the spec...
    746      1.15     perry 	 */
    747       1.1       mcr 	pba.pba_iot  = ca->ca_iot;
    748       1.1       mcr 	pba.pba_memt = ca->ca_memt;
    749       1.1       mcr 	pba.pba_dmat = ca->ca_dmat;
    750       1.1       mcr 	pba.pba_pc   = psc->sc_pc;
    751       1.1       mcr 	pba.pba_flags    = PCI_FLAGS_IO_ENABLED|PCI_FLAGS_MEM_ENABLED;
    752       1.1       mcr 	pba.pba_bus      = PPB_BUSINFO_SECONDARY(busdata);
    753       1.4     lukem 	pba.pba_bridgetag = &csc->sc_tag;
    754       1.1       mcr 	/*pba.pba_intrswiz = parent_sc->sc_intrswiz; */
    755       1.1       mcr 	pba.pba_intrtag  = psc->sc_pa.pa_intrtag;
    756       1.1       mcr 
    757      1.13  drochner 	config_found_ia(self, "pcibus", &pba, rppbprint);
    758       1.1       mcr }
    759       1.1       mcr 
    760       1.1       mcr void
    761       1.1       mcr ppb_cardbus_setup(struct ppb_softc * sc)
    762       1.1       mcr {
    763       1.1       mcr 	struct ppb_cardbus_softc *csc = (struct ppb_cardbus_softc *) sc;
    764       1.1       mcr #if 0
    765       1.1       mcr 	cardbus_chipset_tag_t cc  = psc->sc_cc;
    766       1.1       mcr 	cardbus_function_tag_t cf = psc->sc_cf;
    767       1.1       mcr #endif
    768       1.1       mcr 
    769       1.1       mcr 	/* shut up compiler */
    770       1.1       mcr 	csc->foo=2;
    771       1.1       mcr 
    772       1.1       mcr 	printf("ppb_cardbus_setup called\n");
    773       1.1       mcr #if 0
    774       1.1       mcr 	/* not sure what to do here */
    775       1.1       mcr 	cardbustag_t tag = cardbus_make_tag(cc, cf, csc->ct->ct_bus,
    776       1.1       mcr 	    csc->ct->ct_dev, csc->ct->ct_func);
    777       1.1       mcr 
    778       1.1       mcr 	command = Cardbus_conf_read(csc->ct, tag, CARDBUS_COMMAND_STATUS_REG);
    779       1.1       mcr 	if (csc->base0_reg) {
    780       1.1       mcr 		Cardbus_conf_write(csc->ct, tag,
    781       1.1       mcr 		    CARDBUS_BASE0_REG, csc->base0_reg);
    782       1.1       mcr 		(cf->cardbus_ctrl) (cc, CARDBUS_MEM_ENABLE);
    783       1.1       mcr 		command |= CARDBUS_COMMAND_MEM_ENABLE |
    784       1.1       mcr 		    CARDBUS_COMMAND_MASTER_ENABLE;
    785       1.1       mcr 	} else if (csc->base1_reg) {
    786       1.1       mcr 		Cardbus_conf_write(csc->ct, tag,
    787       1.1       mcr 		    CARDBUS_BASE1_REG, csc->base1_reg);
    788       1.1       mcr 		(cf->cardbus_ctrl) (cc, CARDBUS_IO_ENABLE);
    789       1.1       mcr 		command |= (CARDBUS_COMMAND_IO_ENABLE |
    790       1.1       mcr 		    CARDBUS_COMMAND_MASTER_ENABLE);
    791       1.1       mcr 	}
    792       1.1       mcr 
    793       1.1       mcr 	(cf->cardbus_ctrl) (cc, CARDBUS_BM_ENABLE);
    794       1.1       mcr 
    795       1.1       mcr 	/* enable the card */
    796       1.1       mcr 	Cardbus_conf_write(csc->ct, tag, CARDBUS_COMMAND_STATUS_REG, command);
    797       1.1       mcr #endif
    798       1.1       mcr }
    799       1.1       mcr 
    800       1.1       mcr int
    801       1.1       mcr ppb_cardbus_enable(struct ppb_softc * sc)
    802       1.1       mcr {
    803       1.1       mcr #if 0
    804       1.1       mcr 	struct ppb_cardbus_softc *csc = (struct fxp_cardbus_softc *) sc;
    805       1.1       mcr 	struct cardbus_softc *psc =
    806      1.18   thorpej 	    (struct cardbus_softc *) device_parent(&sc->sc_dev);
    807       1.1       mcr 	cardbus_chipset_tag_t cc = psc->sc_cc;
    808       1.1       mcr 	cardbus_function_tag_t cf = psc->sc_cf;
    809       1.1       mcr 
    810       1.1       mcr 	Cardbus_function_enable(csc->ct);
    811       1.1       mcr 
    812       1.1       mcr 	fxp_cardbus_setup(sc);
    813       1.1       mcr 
    814       1.1       mcr 	/* Map and establish the interrupt. */
    815       1.1       mcr 
    816       1.1       mcr 	sc->sc_ih = cardbus_intr_establish(cc, cf, psc->sc_intrline, IPL_NET,
    817       1.1       mcr 	    fxp_intr, sc);
    818       1.1       mcr 	if (NULL == sc->sc_ih) {
    819      1.21    cegger 		aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt\n");
    820       1.1       mcr 		return 1;
    821       1.1       mcr 	}
    822       1.1       mcr 
    823      1.21    cegger 	printf("%s: interrupting at %d\n", device_xname(&sc->sc_dev),
    824       1.1       mcr 	    psc->sc_intrline);
    825       1.1       mcr 
    826       1.1       mcr #endif
    827       1.1       mcr 	return 0;
    828       1.1       mcr }
    829       1.1       mcr 
    830       1.1       mcr void
    831       1.1       mcr ppb_cardbus_disable(struct ppb_softc * sc)
    832       1.1       mcr {
    833       1.1       mcr #if 0
    834       1.1       mcr 	struct cardbus_softc *psc =
    835      1.18   thorpej 	    (struct cardbus_softc *) device_parent(&sc->sc_dev);
    836       1.1       mcr 	cardbus_chipset_tag_t cc = psc->sc_cc;
    837       1.1       mcr 	cardbus_function_tag_t cf = psc->sc_cf;
    838       1.1       mcr 
    839       1.1       mcr 	/* Remove interrupt handler. */
    840       1.1       mcr 	cardbus_intr_disestablish(cc, cf, sc->sc_ih);
    841       1.1       mcr 
    842       1.1       mcr 	Cardbus_function_disable(((struct fxp_cardbus_softc *) sc)->ct);
    843       1.1       mcr #endif
    844       1.1       mcr }
    845       1.1       mcr 
    846       1.1       mcr static int
    847       1.1       mcr ppb_cardbus_detach(self, flags)
    848       1.1       mcr 	struct device *self;
    849       1.1       mcr 	int flags;
    850       1.1       mcr {
    851      1.19   thorpej   /* struct ppb_softc *sc = device_private(self);*/
    852      1.19   thorpej 	struct ppb_cardbus_softc *csc = device_private(self);
    853       1.1       mcr 
    854       1.1       mcr #if 0
    855       1.1       mcr 	struct cardbus_devfunc *ct = csc->ct;
    856       1.1       mcr 	int rv, reg;
    857       1.1       mcr 
    858       1.1       mcr #ifdef DIAGNOSTIC
    859       1.1       mcr 	if (ct == NULL)
    860      1.21    cegger 		panic("%s: data structure lacks", device_xname(&sc->sc_dev));
    861       1.1       mcr #endif
    862       1.1       mcr 
    863       1.1       mcr 	rv = fxp_detach(sc);
    864       1.1       mcr 	if (rv == 0) {
    865       1.1       mcr 		/*
    866       1.1       mcr 		 * Unhook the interrupt handler.
    867       1.1       mcr 		 */
    868       1.1       mcr 		cardbus_intr_disestablish(ct->ct_cc, ct->ct_cf, sc->sc_ih);
    869       1.1       mcr 
    870       1.1       mcr 		/*
    871       1.1       mcr 		 * release bus space and close window
    872       1.1       mcr 		 */
    873       1.1       mcr 		if (csc->base0_reg)
    874       1.1       mcr 			reg = CARDBUS_BASE0_REG;
    875       1.1       mcr 		else
    876       1.1       mcr 			reg = CARDBUS_BASE1_REG;
    877       1.1       mcr 		Cardbus_mapreg_unmap(ct, reg, sc->sc_st, sc->sc_sh, csc->size);
    878       1.1       mcr 	}
    879       1.1       mcr 	return (rv);
    880       1.1       mcr 
    881       1.1       mcr #endif
    882       1.1       mcr 	csc->foo=1;
    883       1.1       mcr 	return 0;
    884       1.1       mcr 
    885       1.1       mcr }
    886       1.1       mcr 
    887       1.1       mcr int
    888       1.1       mcr ppb_activate(self, act)
    889       1.1       mcr 	struct device *self;
    890       1.1       mcr 	enum devact act;
    891       1.1       mcr {
    892       1.1       mcr   printf("ppb_activate called\n");
    893       1.1       mcr   return 0;
    894       1.1       mcr }
    895       1.1       mcr 
    896