dz.c revision 1.11 1 1.11 ragge /* $NetBSD: dz.c,v 1.11 2003/10/18 12:10:53 ragge Exp $ */
2 1.1 ad /*
3 1.1 ad * Copyright (c) 1992, 1993
4 1.1 ad * The Regents of the University of California. All rights reserved.
5 1.1 ad *
6 1.1 ad * This code is derived from software contributed to Berkeley by
7 1.1 ad * Ralph Campbell and Rick Macklem.
8 1.1 ad *
9 1.1 ad * Redistribution and use in source and binary forms, with or without
10 1.1 ad * modification, are permitted provided that the following conditions
11 1.1 ad * are met:
12 1.1 ad * 1. Redistributions of source code must retain the above copyright
13 1.1 ad * notice, this list of conditions and the following disclaimer.
14 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 ad * notice, this list of conditions and the following disclaimer in the
16 1.1 ad * documentation and/or other materials provided with the distribution.
17 1.10 agc * 3. Neither the name of the University nor the names of its contributors
18 1.10 agc * may be used to endorse or promote products derived from this software
19 1.10 agc * without specific prior written permission.
20 1.10 agc *
21 1.10 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
22 1.10 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.10 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.10 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
25 1.10 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.10 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
27 1.10 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
28 1.10 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
29 1.10 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
30 1.10 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 1.10 agc * SUCH DAMAGE.
32 1.10 agc */
33 1.10 agc
34 1.10 agc /*
35 1.10 agc * Copyright (c) 1996 Ken C. Wellsch. All rights reserved.
36 1.10 agc *
37 1.10 agc * This code is derived from software contributed to Berkeley by
38 1.10 agc * Ralph Campbell and Rick Macklem.
39 1.10 agc *
40 1.10 agc * Redistribution and use in source and binary forms, with or without
41 1.10 agc * modification, are permitted provided that the following conditions
42 1.10 agc * are met:
43 1.10 agc * 1. Redistributions of source code must retain the above copyright
44 1.10 agc * notice, this list of conditions and the following disclaimer.
45 1.10 agc * 2. Redistributions in binary form must reproduce the above copyright
46 1.10 agc * notice, this list of conditions and the following disclaimer in the
47 1.10 agc * documentation and/or other materials provided with the distribution.
48 1.1 ad * 3. All advertising materials mentioning features or use of this software
49 1.1 ad * must display the following acknowledgement:
50 1.1 ad * This product includes software developed by the University of
51 1.1 ad * California, Berkeley and its contributors.
52 1.1 ad * 4. Neither the name of the University nor the names of its contributors
53 1.1 ad * may be used to endorse or promote products derived from this software
54 1.1 ad * without specific prior written permission.
55 1.1 ad *
56 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
57 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
58 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
59 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
60 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
61 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
62 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
63 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
64 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
65 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
66 1.1 ad * SUCH DAMAGE.
67 1.1 ad */
68 1.1 ad
69 1.1 ad #include <sys/cdefs.h>
70 1.11 ragge __KERNEL_RCSID(0, "$NetBSD: dz.c,v 1.11 2003/10/18 12:10:53 ragge Exp $");
71 1.1 ad
72 1.1 ad #include "opt_ddb.h"
73 1.1 ad
74 1.1 ad #include <sys/param.h>
75 1.1 ad #include <sys/systm.h>
76 1.1 ad #include <sys/callout.h>
77 1.1 ad #include <sys/ioctl.h>
78 1.1 ad #include <sys/tty.h>
79 1.1 ad #include <sys/proc.h>
80 1.1 ad #include <sys/buf.h>
81 1.1 ad #include <sys/conf.h>
82 1.1 ad #include <sys/file.h>
83 1.1 ad #include <sys/uio.h>
84 1.1 ad #include <sys/kernel.h>
85 1.1 ad #include <sys/syslog.h>
86 1.1 ad #include <sys/device.h>
87 1.1 ad
88 1.1 ad #include <machine/bus.h>
89 1.1 ad
90 1.1 ad #include <dev/dec/dzreg.h>
91 1.1 ad #include <dev/dec/dzvar.h>
92 1.1 ad
93 1.11 ragge #include <dev/cons.h>
94 1.11 ragge
95 1.1 ad #define DZ_READ_BYTE(adr) \
96 1.1 ad bus_space_read_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
97 1.1 ad #define DZ_READ_WORD(adr) \
98 1.1 ad bus_space_read_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
99 1.1 ad #define DZ_WRITE_BYTE(adr, val) \
100 1.1 ad bus_space_write_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
101 1.1 ad #define DZ_WRITE_WORD(adr, val) \
102 1.1 ad bus_space_write_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
103 1.1 ad
104 1.1 ad #include "ioconf.h"
105 1.1 ad
106 1.1 ad /* Flags used to monitor modem bits, make them understood outside driver */
107 1.1 ad
108 1.1 ad #define DML_DTR TIOCM_DTR
109 1.1 ad #define DML_DCD TIOCM_CD
110 1.1 ad #define DML_RI TIOCM_RI
111 1.1 ad #define DML_BRK 0100000 /* no equivalent, we will mask */
112 1.1 ad
113 1.1 ad static struct speedtab dzspeedtab[] =
114 1.1 ad {
115 1.1 ad { 0, 0 },
116 1.1 ad { 50, DZ_LPR_B50 },
117 1.1 ad { 75, DZ_LPR_B75 },
118 1.1 ad { 110, DZ_LPR_B110 },
119 1.1 ad { 134, DZ_LPR_B134 },
120 1.1 ad { 150, DZ_LPR_B150 },
121 1.1 ad { 300, DZ_LPR_B300 },
122 1.1 ad { 600, DZ_LPR_B600 },
123 1.1 ad { 1200, DZ_LPR_B1200 },
124 1.1 ad { 1800, DZ_LPR_B1800 },
125 1.1 ad { 2000, DZ_LPR_B2000 },
126 1.1 ad { 2400, DZ_LPR_B2400 },
127 1.1 ad { 3600, DZ_LPR_B3600 },
128 1.1 ad { 4800, DZ_LPR_B4800 },
129 1.1 ad { 7200, DZ_LPR_B7200 },
130 1.1 ad { 9600, DZ_LPR_B9600 },
131 1.1 ad { 19200, DZ_LPR_B19200 },
132 1.1 ad { -1, -1 }
133 1.1 ad };
134 1.1 ad
135 1.1 ad static void dzstart(struct tty *);
136 1.1 ad static int dzparam(struct tty *, struct termios *);
137 1.1 ad static unsigned dzmctl(struct dz_softc *, int, int, int);
138 1.1 ad static void dzscan(void *);
139 1.3 gehenna
140 1.3 gehenna dev_type_open(dzopen);
141 1.3 gehenna dev_type_close(dzclose);
142 1.3 gehenna dev_type_read(dzread);
143 1.3 gehenna dev_type_write(dzwrite);
144 1.3 gehenna dev_type_ioctl(dzioctl);
145 1.3 gehenna dev_type_stop(dzstop);
146 1.3 gehenna dev_type_tty(dztty);
147 1.3 gehenna dev_type_poll(dzpoll);
148 1.3 gehenna
149 1.3 gehenna const struct cdevsw dz_cdevsw = {
150 1.3 gehenna dzopen, dzclose, dzread, dzwrite, dzioctl,
151 1.9 jdolecek dzstop, dztty, dzpoll, nommap, ttykqfilter, D_TTY
152 1.3 gehenna };
153 1.1 ad
154 1.1 ad /*
155 1.1 ad * The DZ series doesn't interrupt on carrier transitions,
156 1.1 ad * so we have to use a timer to watch it.
157 1.1 ad */
158 1.1 ad int dz_timer; /* true if timer started */
159 1.1 ad struct callout dzscan_ch;
160 1.11 ragge static struct cnm_state dz_cnm_state;
161 1.1 ad
162 1.1 ad void
163 1.7 ad dzattach(struct dz_softc *sc, struct evcnt *parent_evcnt, int consline)
164 1.1 ad {
165 1.1 ad int n;
166 1.1 ad
167 1.1 ad sc->sc_rxint = sc->sc_brk = 0;
168 1.7 ad sc->sc_consline = consline;
169 1.1 ad
170 1.1 ad sc->sc_dr.dr_tcrw = sc->sc_dr.dr_tcr;
171 1.1 ad DZ_WRITE_WORD(dr_csr, DZ_CSR_MSE | DZ_CSR_RXIE | DZ_CSR_TXIE);
172 1.1 ad DZ_WRITE_BYTE(dr_dtr, 0);
173 1.1 ad DZ_WRITE_BYTE(dr_break, 0);
174 1.1 ad
175 1.1 ad /* Initialize our softc structure. Should be done in open? */
176 1.1 ad
177 1.4 ad for (n = 0; n < sc->sc_type; n++) {
178 1.6 ad sc->sc_dz[n].dz_sc = sc;
179 1.4 ad sc->sc_dz[n].dz_line = n;
180 1.1 ad sc->sc_dz[n].dz_tty = ttymalloc();
181 1.4 ad }
182 1.1 ad
183 1.1 ad evcnt_attach_dynamic(&sc->sc_rintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
184 1.1 ad sc->sc_dev.dv_xname, "rintr");
185 1.1 ad evcnt_attach_dynamic(&sc->sc_tintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
186 1.1 ad sc->sc_dev.dv_xname, "tintr");
187 1.1 ad
188 1.11 ragge /* Console magic keys */
189 1.11 ragge cn_init_magic(&dz_cnm_state);
190 1.11 ragge cn_set_magic("\047\001"); /* default magic is BREAK */
191 1.11 ragge /* VAX will change it in MD code */
192 1.11 ragge
193 1.1 ad /* Alas no interrupt on modem bit changes, so we manually scan */
194 1.1 ad
195 1.1 ad if (dz_timer == 0) {
196 1.1 ad dz_timer = 1;
197 1.1 ad callout_init(&dzscan_ch);
198 1.1 ad callout_reset(&dzscan_ch, hz, dzscan, NULL);
199 1.1 ad }
200 1.1 ad printf("\n");
201 1.1 ad }
202 1.1 ad
203 1.1 ad /* Receiver Interrupt */
204 1.1 ad
205 1.1 ad void
206 1.1 ad dzrint(void *arg)
207 1.1 ad {
208 1.1 ad struct dz_softc *sc = arg;
209 1.1 ad struct tty *tp;
210 1.1 ad int cc, line;
211 1.1 ad unsigned c;
212 1.1 ad int overrun = 0;
213 1.1 ad
214 1.1 ad sc->sc_rxint++;
215 1.1 ad
216 1.1 ad while ((c = DZ_READ_WORD(dr_rbuf)) & DZ_RBUF_DATA_VALID) {
217 1.1 ad cc = c & 0xFF;
218 1.1 ad line = DZ_PORT(c>>8);
219 1.1 ad tp = sc->sc_dz[line].dz_tty;
220 1.1 ad
221 1.1 ad /* Must be caught early */
222 1.1 ad if (sc->sc_dz[line].dz_catch &&
223 1.1 ad (*sc->sc_dz[line].dz_catch)(sc->sc_dz[line].dz_private, cc))
224 1.1 ad continue;
225 1.11 ragge
226 1.11 ragge cn_check_magic(tp->t_dev, cc, dz_cnm_state);
227 1.1 ad
228 1.1 ad if (!(tp->t_state & TS_ISOPEN)) {
229 1.1 ad wakeup((caddr_t)&tp->t_rawq);
230 1.1 ad continue;
231 1.1 ad }
232 1.1 ad
233 1.1 ad if ((c & DZ_RBUF_OVERRUN_ERR) && overrun == 0) {
234 1.1 ad log(LOG_WARNING, "%s: silo overflow, line %d\n",
235 1.1 ad sc->sc_dev.dv_xname, line);
236 1.1 ad overrun = 1;
237 1.1 ad }
238 1.7 ad #if defined(pmax) && defined(DDB)
239 1.7 ad else if (line == sc->sc_consline) {
240 1.7 ad /*
241 1.7 ad * A BREAK key will appear as a NUL with a framing
242 1.7 ad * error.
243 1.7 ad */
244 1.7 ad if (cc == 0 && (c & DZ_RBUF_FRAMING_ERR) != 0)
245 1.7 ad Debugger();
246 1.7 ad }
247 1.7 ad #endif
248 1.1 ad if (c & DZ_RBUF_FRAMING_ERR)
249 1.1 ad cc |= TTY_FE;
250 1.1 ad if (c & DZ_RBUF_PARITY_ERR)
251 1.1 ad cc |= TTY_PE;
252 1.1 ad
253 1.1 ad (*tp->t_linesw->l_rint)(cc, tp);
254 1.1 ad }
255 1.1 ad }
256 1.1 ad
257 1.1 ad /* Transmitter Interrupt */
258 1.1 ad
259 1.1 ad void
260 1.1 ad dzxint(void *arg)
261 1.1 ad {
262 1.1 ad struct dz_softc *sc = arg;
263 1.1 ad struct tty *tp;
264 1.1 ad struct clist *cl;
265 1.1 ad int line, ch, csr;
266 1.1 ad u_char tcr;
267 1.1 ad
268 1.1 ad /*
269 1.1 ad * Switch to POLLED mode.
270 1.1 ad * Some simple measurements indicated that even on
271 1.1 ad * one port, by freeing the scanner in the controller
272 1.1 ad * by either providing a character or turning off
273 1.1 ad * the port when output is complete, the transmitter
274 1.1 ad * was ready to accept more output when polled again.
275 1.1 ad * With just two ports running the game "worms,"
276 1.1 ad * almost every interrupt serviced both transmitters!
277 1.1 ad * Each UART is double buffered, so if the scanner
278 1.1 ad * is quick enough and timing works out, we can even
279 1.1 ad * feed the same port twice.
280 1.1 ad *
281 1.1 ad * Ragge 980517:
282 1.1 ad * Do not need to turn off interrupts, already at interrupt level.
283 1.1 ad * Remove the pdma stuff; no great need of it right now.
284 1.1 ad */
285 1.1 ad
286 1.1 ad while (((csr = DZ_READ_WORD(dr_csr)) & DZ_CSR_TX_READY) != 0) {
287 1.1 ad
288 1.1 ad line = DZ_PORT(csr>>8);
289 1.1 ad
290 1.1 ad tp = sc->sc_dz[line].dz_tty;
291 1.1 ad cl = &tp->t_outq;
292 1.1 ad tp->t_state &= ~TS_BUSY;
293 1.1 ad
294 1.1 ad /* Just send out a char if we have one */
295 1.1 ad /* As long as we can fill the chip buffer, we just loop here */
296 1.1 ad if (cl->c_cc) {
297 1.1 ad tp->t_state |= TS_BUSY;
298 1.1 ad ch = getc(cl);
299 1.1 ad DZ_WRITE_BYTE(dr_tbuf, ch);
300 1.1 ad continue;
301 1.1 ad }
302 1.1 ad /* Nothing to send; clear the scan bit */
303 1.1 ad /* Clear xmit scanner bit; dzstart may set it again */
304 1.1 ad tcr = DZ_READ_WORD(dr_tcrw);
305 1.1 ad tcr &= 255;
306 1.1 ad tcr &= ~(1 << line);
307 1.1 ad DZ_WRITE_BYTE(dr_tcr, tcr);
308 1.1 ad if (sc->sc_dz[line].dz_catch)
309 1.1 ad continue;
310 1.1 ad
311 1.1 ad if (tp->t_state & TS_FLUSH)
312 1.1 ad tp->t_state &= ~TS_FLUSH;
313 1.1 ad else
314 1.1 ad ndflush (&tp->t_outq, cl->c_cc);
315 1.1 ad
316 1.1 ad (*tp->t_linesw->l_start)(tp);
317 1.1 ad }
318 1.1 ad }
319 1.1 ad
320 1.1 ad int
321 1.1 ad dzopen(dev_t dev, int flag, int mode, struct proc *p)
322 1.1 ad {
323 1.1 ad struct tty *tp;
324 1.1 ad int unit, line;
325 1.1 ad struct dz_softc *sc;
326 1.1 ad int s, error = 0;
327 1.1 ad
328 1.1 ad unit = DZ_I2C(minor(dev));
329 1.1 ad line = DZ_PORT(minor(dev));
330 1.1 ad if (unit >= dz_cd.cd_ndevs || dz_cd.cd_devs[unit] == NULL)
331 1.1 ad return (ENXIO);
332 1.1 ad
333 1.1 ad sc = dz_cd.cd_devs[unit];
334 1.1 ad
335 1.1 ad if (line >= sc->sc_type)
336 1.1 ad return ENXIO;
337 1.1 ad
338 1.1 ad /* if some other device is using the line, it's busy */
339 1.1 ad if (sc->sc_dz[line].dz_catch)
340 1.1 ad return EBUSY;
341 1.1 ad
342 1.1 ad tp = sc->sc_dz[line].dz_tty;
343 1.1 ad if (tp == NULL)
344 1.1 ad return (ENODEV);
345 1.1 ad tp->t_oproc = dzstart;
346 1.1 ad tp->t_param = dzparam;
347 1.1 ad tp->t_dev = dev;
348 1.1 ad if ((tp->t_state & TS_ISOPEN) == 0) {
349 1.1 ad ttychars(tp);
350 1.1 ad if (tp->t_ispeed == 0) {
351 1.1 ad tp->t_iflag = TTYDEF_IFLAG;
352 1.1 ad tp->t_oflag = TTYDEF_OFLAG;
353 1.1 ad tp->t_cflag = TTYDEF_CFLAG;
354 1.1 ad tp->t_lflag = TTYDEF_LFLAG;
355 1.1 ad tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
356 1.1 ad }
357 1.1 ad (void) dzparam(tp, &tp->t_termios);
358 1.1 ad ttsetwater(tp);
359 1.1 ad } else if ((tp->t_state & TS_XCLUDE) && p->p_ucred->cr_uid != 0)
360 1.1 ad return (EBUSY);
361 1.1 ad /* Use DMBIS and *not* DMSET or else we clobber incoming bits */
362 1.1 ad if (dzmctl(sc, line, DML_DTR, DMBIS) & DML_DCD)
363 1.1 ad tp->t_state |= TS_CARR_ON;
364 1.1 ad s = spltty();
365 1.1 ad while (!(flag & O_NONBLOCK) && !(tp->t_cflag & CLOCAL) &&
366 1.1 ad !(tp->t_state & TS_CARR_ON)) {
367 1.1 ad tp->t_wopen++;
368 1.1 ad error = ttysleep(tp, (caddr_t)&tp->t_rawq,
369 1.1 ad TTIPRI | PCATCH, ttopen, 0);
370 1.1 ad tp->t_wopen--;
371 1.1 ad if (error)
372 1.1 ad break;
373 1.1 ad }
374 1.1 ad (void) splx(s);
375 1.1 ad if (error)
376 1.1 ad return (error);
377 1.1 ad return ((*tp->t_linesw->l_open)(dev, tp));
378 1.1 ad }
379 1.1 ad
380 1.1 ad /*ARGSUSED*/
381 1.1 ad int
382 1.1 ad dzclose(dev_t dev, int flag, int mode, struct proc *p)
383 1.1 ad {
384 1.1 ad struct dz_softc *sc;
385 1.1 ad struct tty *tp;
386 1.1 ad int unit, line;
387 1.1 ad
388 1.1 ad
389 1.1 ad unit = DZ_I2C(minor(dev));
390 1.1 ad line = DZ_PORT(minor(dev));
391 1.1 ad sc = dz_cd.cd_devs[unit];
392 1.1 ad
393 1.1 ad tp = sc->sc_dz[line].dz_tty;
394 1.1 ad
395 1.1 ad (*tp->t_linesw->l_close)(tp, flag);
396 1.1 ad
397 1.1 ad /* Make sure a BREAK state is not left enabled. */
398 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIC);
399 1.1 ad
400 1.1 ad /* Do a hangup if so required. */
401 1.1 ad if ((tp->t_cflag & HUPCL) || tp->t_wopen || !(tp->t_state & TS_ISOPEN))
402 1.1 ad (void) dzmctl(sc, line, 0, DMSET);
403 1.1 ad
404 1.1 ad return (ttyclose(tp));
405 1.1 ad }
406 1.1 ad
407 1.1 ad int
408 1.1 ad dzread(dev_t dev, struct uio *uio, int flag)
409 1.1 ad {
410 1.1 ad struct tty *tp;
411 1.1 ad struct dz_softc *sc;
412 1.1 ad
413 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
414 1.1 ad
415 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
416 1.1 ad return ((*tp->t_linesw->l_read)(tp, uio, flag));
417 1.1 ad }
418 1.1 ad
419 1.1 ad int
420 1.1 ad dzwrite(dev_t dev, struct uio *uio, int flag)
421 1.1 ad {
422 1.1 ad struct tty *tp;
423 1.1 ad struct dz_softc *sc;
424 1.1 ad
425 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
426 1.1 ad
427 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
428 1.1 ad return ((*tp->t_linesw->l_write)(tp, uio, flag));
429 1.1 ad }
430 1.1 ad
431 1.1 ad int
432 1.1 ad dzpoll(dev, events, p)
433 1.1 ad dev_t dev;
434 1.1 ad int events;
435 1.1 ad struct proc *p;
436 1.1 ad {
437 1.1 ad struct tty *tp;
438 1.1 ad struct dz_softc *sc;
439 1.1 ad
440 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
441 1.1 ad
442 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
443 1.1 ad return ((*tp->t_linesw->l_poll)(tp, events, p));
444 1.1 ad }
445 1.1 ad
446 1.1 ad /*ARGSUSED*/
447 1.1 ad int
448 1.1 ad dzioctl(dev_t dev, u_long cmd, caddr_t data, int flag, struct proc *p)
449 1.1 ad {
450 1.1 ad struct dz_softc *sc;
451 1.1 ad struct tty *tp;
452 1.1 ad int unit, line;
453 1.1 ad int error;
454 1.1 ad
455 1.1 ad unit = DZ_I2C(minor(dev));
456 1.1 ad line = DZ_PORT(minor(dev));
457 1.1 ad sc = dz_cd.cd_devs[unit];
458 1.1 ad tp = sc->sc_dz[line].dz_tty;
459 1.1 ad
460 1.1 ad error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, p);
461 1.1 ad if (error >= 0)
462 1.1 ad return (error);
463 1.2 atatat
464 1.1 ad error = ttioctl(tp, cmd, data, flag, p);
465 1.1 ad if (error >= 0)
466 1.1 ad return (error);
467 1.1 ad
468 1.1 ad switch (cmd) {
469 1.1 ad
470 1.1 ad case TIOCSBRK:
471 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIS);
472 1.1 ad break;
473 1.1 ad
474 1.1 ad case TIOCCBRK:
475 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIC);
476 1.1 ad break;
477 1.1 ad
478 1.1 ad case TIOCSDTR:
479 1.1 ad (void) dzmctl(sc, line, DML_DTR, DMBIS);
480 1.1 ad break;
481 1.1 ad
482 1.1 ad case TIOCCDTR:
483 1.1 ad (void) dzmctl(sc, line, DML_DTR, DMBIC);
484 1.1 ad break;
485 1.1 ad
486 1.1 ad case TIOCMSET:
487 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMSET);
488 1.1 ad break;
489 1.1 ad
490 1.1 ad case TIOCMBIS:
491 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMBIS);
492 1.1 ad break;
493 1.1 ad
494 1.1 ad case TIOCMBIC:
495 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMBIC);
496 1.1 ad break;
497 1.1 ad
498 1.1 ad case TIOCMGET:
499 1.1 ad *(int *)data = (dzmctl(sc, line, 0, DMGET) & ~DML_BRK);
500 1.1 ad break;
501 1.1 ad
502 1.1 ad default:
503 1.2 atatat return (EPASSTHROUGH);
504 1.1 ad }
505 1.1 ad return (0);
506 1.1 ad }
507 1.1 ad
508 1.1 ad struct tty *
509 1.1 ad dztty(dev_t dev)
510 1.1 ad {
511 1.1 ad struct dz_softc *sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
512 1.1 ad struct tty *tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
513 1.1 ad
514 1.1 ad return (tp);
515 1.1 ad }
516 1.1 ad
517 1.1 ad /*ARGSUSED*/
518 1.1 ad void
519 1.1 ad dzstop(struct tty *tp, int flag)
520 1.1 ad {
521 1.1 ad if (tp->t_state & TS_BUSY)
522 1.1 ad if (!(tp->t_state & TS_TTSTOP))
523 1.1 ad tp->t_state |= TS_FLUSH;
524 1.1 ad }
525 1.1 ad
526 1.1 ad void
527 1.1 ad dzstart(struct tty *tp)
528 1.1 ad {
529 1.1 ad struct dz_softc *sc;
530 1.1 ad struct clist *cl;
531 1.1 ad int unit, line, s;
532 1.1 ad char state;
533 1.1 ad
534 1.1 ad unit = DZ_I2C(minor(tp->t_dev));
535 1.1 ad line = DZ_PORT(minor(tp->t_dev));
536 1.1 ad sc = dz_cd.cd_devs[unit];
537 1.1 ad
538 1.1 ad s = spltty();
539 1.1 ad if (tp->t_state & (TS_TIMEOUT|TS_BUSY|TS_TTSTOP))
540 1.1 ad return;
541 1.1 ad cl = &tp->t_outq;
542 1.1 ad if (cl->c_cc <= tp->t_lowat) {
543 1.1 ad if (tp->t_state & TS_ASLEEP) {
544 1.1 ad tp->t_state &= ~TS_ASLEEP;
545 1.1 ad wakeup((caddr_t)cl);
546 1.1 ad }
547 1.1 ad selwakeup(&tp->t_wsel);
548 1.1 ad }
549 1.1 ad if (cl->c_cc == 0)
550 1.1 ad return;
551 1.1 ad
552 1.1 ad tp->t_state |= TS_BUSY;
553 1.1 ad
554 1.1 ad state = DZ_READ_WORD(dr_tcrw) & 255;
555 1.1 ad if ((state & (1 << line)) == 0) {
556 1.1 ad DZ_WRITE_BYTE(dr_tcr, state | (1 << line));
557 1.1 ad }
558 1.1 ad dzxint(sc);
559 1.1 ad splx(s);
560 1.1 ad }
561 1.1 ad
562 1.1 ad static int
563 1.1 ad dzparam(struct tty *tp, struct termios *t)
564 1.1 ad {
565 1.1 ad struct dz_softc *sc;
566 1.1 ad int cflag = t->c_cflag;
567 1.1 ad int unit, line;
568 1.1 ad int ispeed = ttspeedtab(t->c_ispeed, dzspeedtab);
569 1.1 ad int ospeed = ttspeedtab(t->c_ospeed, dzspeedtab);
570 1.1 ad unsigned lpr;
571 1.1 ad int s;
572 1.1 ad
573 1.1 ad unit = DZ_I2C(minor(tp->t_dev));
574 1.1 ad line = DZ_PORT(minor(tp->t_dev));
575 1.1 ad sc = dz_cd.cd_devs[unit];
576 1.1 ad
577 1.1 ad /* check requested parameters */
578 1.1 ad if (ospeed < 0 || ispeed < 0 || ispeed != ospeed)
579 1.1 ad return (EINVAL);
580 1.1 ad
581 1.1 ad tp->t_ispeed = t->c_ispeed;
582 1.1 ad tp->t_ospeed = t->c_ospeed;
583 1.1 ad tp->t_cflag = cflag;
584 1.1 ad
585 1.1 ad if (ospeed == 0) {
586 1.1 ad (void) dzmctl(sc, line, 0, DMSET); /* hang up line */
587 1.1 ad return (0);
588 1.1 ad }
589 1.1 ad
590 1.1 ad s = spltty();
591 1.1 ad
592 1.1 ad lpr = DZ_LPR_RX_ENABLE | ((ispeed&0xF)<<8) | line;
593 1.1 ad
594 1.1 ad switch (cflag & CSIZE)
595 1.1 ad {
596 1.1 ad case CS5:
597 1.1 ad lpr |= DZ_LPR_5_BIT_CHAR;
598 1.1 ad break;
599 1.1 ad case CS6:
600 1.1 ad lpr |= DZ_LPR_6_BIT_CHAR;
601 1.1 ad break;
602 1.1 ad case CS7:
603 1.1 ad lpr |= DZ_LPR_7_BIT_CHAR;
604 1.1 ad break;
605 1.1 ad default:
606 1.1 ad lpr |= DZ_LPR_8_BIT_CHAR;
607 1.1 ad break;
608 1.1 ad }
609 1.1 ad if (cflag & PARENB)
610 1.1 ad lpr |= DZ_LPR_PARENB;
611 1.1 ad if (cflag & PARODD)
612 1.1 ad lpr |= DZ_LPR_OPAR;
613 1.1 ad if (cflag & CSTOPB)
614 1.1 ad lpr |= DZ_LPR_2_STOP;
615 1.1 ad
616 1.1 ad DZ_WRITE_WORD(dr_lpr, lpr);
617 1.1 ad
618 1.1 ad (void) splx(s);
619 1.1 ad return (0);
620 1.1 ad }
621 1.1 ad
622 1.1 ad static unsigned
623 1.1 ad dzmctl(struct dz_softc *sc, int line, int bits, int how)
624 1.1 ad {
625 1.1 ad unsigned status;
626 1.1 ad unsigned mbits;
627 1.1 ad unsigned bit;
628 1.1 ad int s;
629 1.1 ad
630 1.1 ad s = spltty();
631 1.1 ad
632 1.1 ad mbits = 0;
633 1.1 ad
634 1.1 ad bit = (1 << line);
635 1.1 ad
636 1.1 ad /* external signals as seen from the port */
637 1.1 ad
638 1.1 ad status = DZ_READ_BYTE(dr_dcd) | sc->sc_dsr;
639 1.1 ad
640 1.1 ad if (status & bit)
641 1.1 ad mbits |= DML_DCD;
642 1.1 ad
643 1.1 ad status = DZ_READ_BYTE(dr_ring);
644 1.1 ad
645 1.1 ad if (status & bit)
646 1.1 ad mbits |= DML_RI;
647 1.1 ad
648 1.1 ad /* internal signals/state delivered to port */
649 1.1 ad
650 1.1 ad status = DZ_READ_BYTE(dr_dtr);
651 1.1 ad
652 1.1 ad if (status & bit)
653 1.1 ad mbits |= DML_DTR;
654 1.1 ad
655 1.1 ad if (sc->sc_brk & bit)
656 1.1 ad mbits |= DML_BRK;
657 1.1 ad
658 1.1 ad switch (how)
659 1.1 ad {
660 1.1 ad case DMSET:
661 1.1 ad mbits = bits;
662 1.1 ad break;
663 1.1 ad
664 1.1 ad case DMBIS:
665 1.1 ad mbits |= bits;
666 1.1 ad break;
667 1.1 ad
668 1.1 ad case DMBIC:
669 1.1 ad mbits &= ~bits;
670 1.1 ad break;
671 1.1 ad
672 1.1 ad case DMGET:
673 1.1 ad (void) splx(s);
674 1.1 ad return (mbits);
675 1.1 ad }
676 1.1 ad
677 1.1 ad if (mbits & DML_DTR) {
678 1.1 ad DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) | bit);
679 1.1 ad } else {
680 1.1 ad DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) & ~bit);
681 1.1 ad }
682 1.1 ad
683 1.1 ad if (mbits & DML_BRK) {
684 1.1 ad sc->sc_brk |= bit;
685 1.1 ad DZ_WRITE_BYTE(dr_break, sc->sc_brk);
686 1.1 ad } else {
687 1.1 ad sc->sc_brk &= ~bit;
688 1.1 ad DZ_WRITE_BYTE(dr_break, sc->sc_brk);
689 1.1 ad }
690 1.1 ad
691 1.1 ad (void) splx(s);
692 1.1 ad return (mbits);
693 1.1 ad }
694 1.1 ad
695 1.1 ad /*
696 1.1 ad * This is called by timeout() periodically.
697 1.1 ad * Check to see if modem status bits have changed.
698 1.1 ad */
699 1.1 ad static void
700 1.1 ad dzscan(void *arg)
701 1.1 ad {
702 1.1 ad struct dz_softc *sc;
703 1.1 ad struct tty *tp;
704 1.1 ad int n, bit, port;
705 1.1 ad unsigned csr;
706 1.1 ad int s;
707 1.1 ad
708 1.1 ad s = spltty();
709 1.1 ad
710 1.1 ad for (n = 0; n < dz_cd.cd_ndevs; n++) {
711 1.1 ad
712 1.1 ad if (dz_cd.cd_devs[n] == NULL)
713 1.1 ad continue;
714 1.1 ad
715 1.1 ad sc = dz_cd.cd_devs[n];
716 1.1 ad
717 1.1 ad for (port = 0; port < sc->sc_type; port++) {
718 1.1 ad
719 1.1 ad tp = sc->sc_dz[port].dz_tty;
720 1.1 ad bit = (1 << port);
721 1.1 ad
722 1.1 ad if ((DZ_READ_BYTE(dr_dcd) | sc->sc_dsr) & bit) {
723 1.1 ad if (!(tp->t_state & TS_CARR_ON))
724 1.1 ad (*tp->t_linesw->l_modem) (tp, 1);
725 1.1 ad } else if ((tp->t_state & TS_CARR_ON) &&
726 1.1 ad (*tp->t_linesw->l_modem)(tp, 0) == 0) {
727 1.1 ad DZ_WRITE_BYTE(dr_tcr,
728 1.1 ad (DZ_READ_WORD(dr_tcrw) & 255) & ~bit);
729 1.1 ad }
730 1.1 ad }
731 1.1 ad
732 1.1 ad /*
733 1.1 ad * If the RX interrupt rate is this high, switch
734 1.1 ad * the controller to Silo Alarm - which means don't
735 1.1 ad * interrupt until the RX silo has 16 characters in
736 1.1 ad * it (the silo is 64 characters in all).
737 1.1 ad * Avoid oscillating SA on and off by not turning
738 1.1 ad * if off unless the rate is appropriately low.
739 1.1 ad */
740 1.1 ad
741 1.1 ad csr = DZ_READ_WORD(dr_csr);
742 1.1 ad
743 1.1 ad if (sc->sc_rxint > (16*10)) {
744 1.1 ad if ((csr & DZ_CSR_SAE) == 0)
745 1.1 ad DZ_WRITE_WORD(dr_csr, csr | DZ_CSR_SAE);
746 1.1 ad } else if ((csr & DZ_CSR_SAE) != 0)
747 1.1 ad if (sc->sc_rxint < 10)
748 1.1 ad DZ_WRITE_WORD(dr_csr, csr & ~(DZ_CSR_SAE));
749 1.1 ad
750 1.1 ad sc->sc_rxint = 0;
751 1.1 ad }
752 1.1 ad (void) splx(s);
753 1.1 ad callout_reset(&dzscan_ch, hz, dzscan, NULL);
754 1.1 ad }
755 1.1 ad
756 1.1 ad /*
757 1.1 ad * Called after an ubareset. The DZ card is reset, but the only thing
758 1.1 ad * that must be done is to start the receiver and transmitter again.
759 1.1 ad * No DMA setup to care about.
760 1.1 ad */
761 1.1 ad void
762 1.1 ad dzreset(struct device *dev)
763 1.1 ad {
764 1.1 ad struct dz_softc *sc = (void *)dev;
765 1.1 ad struct tty *tp;
766 1.1 ad int i;
767 1.1 ad
768 1.1 ad for (i = 0; i < sc->sc_type; i++) {
769 1.1 ad tp = sc->sc_dz[i].dz_tty;
770 1.1 ad
771 1.1 ad if (((tp->t_state & TS_ISOPEN) == 0) || (tp->t_wopen == 0))
772 1.1 ad continue;
773 1.1 ad
774 1.1 ad dzparam(tp, &tp->t_termios);
775 1.1 ad dzmctl(sc, i, DML_DTR, DMSET);
776 1.1 ad tp->t_state &= ~TS_BUSY;
777 1.1 ad dzstart(tp); /* Kick off transmitter again */
778 1.1 ad }
779 1.1 ad }
780