Home | History | Annotate | Line # | Download | only in dec
dz.c revision 1.16.4.3
      1  1.16.4.3      yamt /*	$NetBSD: dz.c,v 1.16.4.3 2007/09/03 14:33:33 yamt Exp $	*/
      2       1.1        ad /*
      3       1.1        ad  * Copyright (c) 1992, 1993
      4       1.1        ad  *	The Regents of the University of California.  All rights reserved.
      5       1.1        ad  *
      6       1.1        ad  * This code is derived from software contributed to Berkeley by
      7       1.1        ad  * Ralph Campbell and Rick Macklem.
      8       1.1        ad  *
      9       1.1        ad  * Redistribution and use in source and binary forms, with or without
     10       1.1        ad  * modification, are permitted provided that the following conditions
     11       1.1        ad  * are met:
     12       1.1        ad  * 1. Redistributions of source code must retain the above copyright
     13       1.1        ad  *    notice, this list of conditions and the following disclaimer.
     14       1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     16       1.1        ad  *    documentation and/or other materials provided with the distribution.
     17      1.10       agc  * 3. Neither the name of the University nor the names of its contributors
     18      1.10       agc  *    may be used to endorse or promote products derived from this software
     19      1.10       agc  *    without specific prior written permission.
     20      1.10       agc  *
     21      1.10       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     22      1.10       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     23      1.10       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24      1.10       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     25      1.10       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     26      1.10       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     27      1.10       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     28      1.10       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     29      1.10       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     30      1.10       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     31      1.10       agc  * SUCH DAMAGE.
     32      1.10       agc  */
     33      1.10       agc 
     34      1.10       agc /*
     35      1.10       agc  * Copyright (c) 1996  Ken C. Wellsch.  All rights reserved.
     36      1.10       agc  *
     37      1.10       agc  * This code is derived from software contributed to Berkeley by
     38      1.10       agc  * Ralph Campbell and Rick Macklem.
     39      1.10       agc  *
     40      1.10       agc  * Redistribution and use in source and binary forms, with or without
     41      1.10       agc  * modification, are permitted provided that the following conditions
     42      1.10       agc  * are met:
     43      1.10       agc  * 1. Redistributions of source code must retain the above copyright
     44      1.10       agc  *    notice, this list of conditions and the following disclaimer.
     45      1.10       agc  * 2. Redistributions in binary form must reproduce the above copyright
     46      1.10       agc  *    notice, this list of conditions and the following disclaimer in the
     47      1.10       agc  *    documentation and/or other materials provided with the distribution.
     48       1.1        ad  * 3. All advertising materials mentioning features or use of this software
     49       1.1        ad  *    must display the following acknowledgement:
     50       1.1        ad  *	This product includes software developed by the University of
     51       1.1        ad  *	California, Berkeley and its contributors.
     52       1.1        ad  * 4. Neither the name of the University nor the names of its contributors
     53       1.1        ad  *    may be used to endorse or promote products derived from this software
     54       1.1        ad  *    without specific prior written permission.
     55       1.1        ad  *
     56       1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     57       1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     58       1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     59       1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     60       1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     61       1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     62       1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     63       1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     64       1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     65       1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     66       1.1        ad  * SUCH DAMAGE.
     67       1.1        ad  */
     68       1.1        ad 
     69       1.1        ad #include <sys/cdefs.h>
     70  1.16.4.3      yamt __KERNEL_RCSID(0, "$NetBSD: dz.c,v 1.16.4.3 2007/09/03 14:33:33 yamt Exp $");
     71       1.1        ad 
     72       1.1        ad #include <sys/param.h>
     73       1.1        ad #include <sys/systm.h>
     74       1.1        ad #include <sys/callout.h>
     75       1.1        ad #include <sys/ioctl.h>
     76       1.1        ad #include <sys/tty.h>
     77       1.1        ad #include <sys/proc.h>
     78       1.1        ad #include <sys/buf.h>
     79       1.1        ad #include <sys/conf.h>
     80       1.1        ad #include <sys/file.h>
     81       1.1        ad #include <sys/uio.h>
     82       1.1        ad #include <sys/kernel.h>
     83       1.1        ad #include <sys/syslog.h>
     84       1.1        ad #include <sys/device.h>
     85  1.16.4.1      yamt #include <sys/kauth.h>
     86       1.1        ad 
     87       1.1        ad #include <machine/bus.h>
     88       1.1        ad 
     89       1.1        ad #include <dev/dec/dzreg.h>
     90       1.1        ad #include <dev/dec/dzvar.h>
     91       1.1        ad 
     92      1.11     ragge #include <dev/cons.h>
     93      1.11     ragge 
     94       1.1        ad #define	DZ_READ_BYTE(adr) \
     95       1.1        ad 	bus_space_read_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
     96       1.1        ad #define	DZ_READ_WORD(adr) \
     97       1.1        ad 	bus_space_read_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
     98       1.1        ad #define	DZ_WRITE_BYTE(adr, val) \
     99       1.1        ad 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
    100       1.1        ad #define	DZ_WRITE_WORD(adr, val) \
    101       1.1        ad 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
    102      1.13        ad #define	DZ_BARRIER() \
    103      1.13        ad 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, sc->sc_dr.dr_firstreg, \
    104      1.13        ad 	    sc->sc_dr.dr_winsize, \
    105      1.13        ad 	    BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ)
    106       1.1        ad 
    107       1.1        ad #include "ioconf.h"
    108       1.1        ad 
    109       1.1        ad /* Flags used to monitor modem bits, make them understood outside driver */
    110       1.1        ad 
    111       1.1        ad #define DML_DTR		TIOCM_DTR
    112       1.1        ad #define DML_DCD		TIOCM_CD
    113       1.1        ad #define DML_RI		TIOCM_RI
    114       1.1        ad #define DML_BRK		0100000		/* no equivalent, we will mask */
    115       1.1        ad 
    116      1.15      matt static const struct speedtab dzspeedtab[] =
    117       1.1        ad {
    118       1.1        ad   {       0,	0		},
    119       1.1        ad   {      50,	DZ_LPR_B50	},
    120       1.1        ad   {      75,	DZ_LPR_B75	},
    121       1.1        ad   {     110,	DZ_LPR_B110	},
    122       1.1        ad   {     134,	DZ_LPR_B134	},
    123       1.1        ad   {     150,	DZ_LPR_B150	},
    124       1.1        ad   {     300,	DZ_LPR_B300	},
    125       1.1        ad   {     600,	DZ_LPR_B600	},
    126       1.1        ad   {    1200,	DZ_LPR_B1200	},
    127       1.1        ad   {    1800,	DZ_LPR_B1800	},
    128       1.1        ad   {    2000,	DZ_LPR_B2000	},
    129       1.1        ad   {    2400,	DZ_LPR_B2400	},
    130       1.1        ad   {    3600,	DZ_LPR_B3600	},
    131       1.1        ad   {    4800,	DZ_LPR_B4800	},
    132       1.1        ad   {    7200,	DZ_LPR_B7200	},
    133       1.1        ad   {    9600,	DZ_LPR_B9600	},
    134       1.1        ad   {   19200,	DZ_LPR_B19200	},
    135       1.1        ad   {      -1,	-1		}
    136       1.1        ad };
    137       1.1        ad 
    138       1.1        ad static void	dzstart(struct tty *);
    139       1.1        ad static int	dzparam(struct tty *, struct termios *);
    140       1.1        ad static unsigned	dzmctl(struct dz_softc *, int, int, int);
    141       1.1        ad static void	dzscan(void *);
    142       1.3   gehenna 
    143       1.3   gehenna dev_type_open(dzopen);
    144       1.3   gehenna dev_type_close(dzclose);
    145       1.3   gehenna dev_type_read(dzread);
    146       1.3   gehenna dev_type_write(dzwrite);
    147       1.3   gehenna dev_type_ioctl(dzioctl);
    148       1.3   gehenna dev_type_stop(dzstop);
    149       1.3   gehenna dev_type_tty(dztty);
    150       1.3   gehenna dev_type_poll(dzpoll);
    151       1.3   gehenna 
    152       1.3   gehenna const struct cdevsw dz_cdevsw = {
    153       1.3   gehenna 	dzopen, dzclose, dzread, dzwrite, dzioctl,
    154       1.9  jdolecek 	dzstop, dztty, dzpoll, nommap, ttykqfilter, D_TTY
    155       1.3   gehenna };
    156       1.1        ad 
    157       1.1        ad /*
    158       1.1        ad  * The DZ series doesn't interrupt on carrier transitions,
    159       1.1        ad  * so we have to use a timer to watch it.
    160       1.1        ad  */
    161       1.1        ad int	dz_timer;	/* true if timer started */
    162       1.1        ad struct callout dzscan_ch;
    163      1.11     ragge static struct cnm_state dz_cnm_state;
    164       1.1        ad 
    165       1.1        ad void
    166       1.7        ad dzattach(struct dz_softc *sc, struct evcnt *parent_evcnt, int consline)
    167       1.1        ad {
    168       1.1        ad 	int n;
    169       1.1        ad 
    170       1.1        ad 	sc->sc_rxint = sc->sc_brk = 0;
    171       1.7        ad 	sc->sc_consline = consline;
    172       1.1        ad 
    173       1.1        ad 	sc->sc_dr.dr_tcrw = sc->sc_dr.dr_tcr;
    174       1.1        ad 	DZ_WRITE_WORD(dr_csr, DZ_CSR_MSE | DZ_CSR_RXIE | DZ_CSR_TXIE);
    175       1.1        ad 	DZ_WRITE_BYTE(dr_dtr, 0);
    176       1.1        ad 	DZ_WRITE_BYTE(dr_break, 0);
    177      1.13        ad 	DZ_BARRIER();
    178  1.16.4.3      yamt 	DELAY(50000);
    179       1.1        ad 
    180       1.1        ad 	/* Initialize our softc structure. Should be done in open? */
    181       1.1        ad 
    182       1.4        ad 	for (n = 0; n < sc->sc_type; n++) {
    183       1.6        ad 		sc->sc_dz[n].dz_sc = sc;
    184       1.4        ad 		sc->sc_dz[n].dz_line = n;
    185       1.1        ad 		sc->sc_dz[n].dz_tty = ttymalloc();
    186       1.4        ad 	}
    187       1.1        ad 
    188       1.1        ad 	evcnt_attach_dynamic(&sc->sc_rintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
    189       1.1        ad 		sc->sc_dev.dv_xname, "rintr");
    190       1.1        ad 	evcnt_attach_dynamic(&sc->sc_tintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
    191       1.1        ad 		sc->sc_dev.dv_xname, "tintr");
    192       1.1        ad 
    193      1.11     ragge 	/* Console magic keys */
    194      1.11     ragge 	cn_init_magic(&dz_cnm_state);
    195      1.11     ragge 	cn_set_magic("\047\001"); /* default magic is BREAK */
    196      1.11     ragge 				  /* VAX will change it in MD code */
    197      1.11     ragge 
    198       1.1        ad 	/* Alas no interrupt on modem bit changes, so we manually scan */
    199       1.1        ad 
    200       1.1        ad 	if (dz_timer == 0) {
    201       1.1        ad 		dz_timer = 1;
    202  1.16.4.3      yamt 		callout_init(&dzscan_ch, 0);
    203       1.1        ad 		callout_reset(&dzscan_ch, hz, dzscan, NULL);
    204       1.1        ad 	}
    205       1.1        ad 	printf("\n");
    206       1.1        ad }
    207       1.1        ad 
    208       1.1        ad /* Receiver Interrupt */
    209       1.1        ad 
    210       1.1        ad void
    211       1.1        ad dzrint(void *arg)
    212       1.1        ad {
    213       1.1        ad 	struct dz_softc *sc = arg;
    214       1.1        ad 	struct tty *tp;
    215      1.12        ad 	int cc, mcc, line;
    216       1.1        ad 	unsigned c;
    217       1.1        ad 	int overrun = 0;
    218       1.1        ad 
    219       1.1        ad 	sc->sc_rxint++;
    220       1.1        ad 
    221       1.1        ad 	while ((c = DZ_READ_WORD(dr_rbuf)) & DZ_RBUF_DATA_VALID) {
    222       1.1        ad 		cc = c & 0xFF;
    223       1.1        ad 		line = DZ_PORT(c>>8);
    224       1.1        ad 		tp = sc->sc_dz[line].dz_tty;
    225       1.1        ad 
    226       1.1        ad 		/* Must be caught early */
    227       1.1        ad 		if (sc->sc_dz[line].dz_catch &&
    228       1.1        ad 		    (*sc->sc_dz[line].dz_catch)(sc->sc_dz[line].dz_private, cc))
    229       1.1        ad 			continue;
    230      1.11     ragge 
    231      1.12        ad 		if ((c & (DZ_RBUF_FRAMING_ERR | 0xff)) == DZ_RBUF_FRAMING_ERR)
    232      1.12        ad 			mcc = CNC_BREAK;
    233      1.12        ad 		else
    234      1.12        ad 			mcc = cc;
    235      1.12        ad 
    236      1.12        ad 		cn_check_magic(tp->t_dev, mcc, dz_cnm_state);
    237       1.1        ad 
    238       1.1        ad 		if (!(tp->t_state & TS_ISOPEN)) {
    239  1.16.4.3      yamt 			wakeup((void *)&tp->t_rawq);
    240       1.1        ad 			continue;
    241       1.1        ad 		}
    242       1.1        ad 
    243       1.1        ad 		if ((c & DZ_RBUF_OVERRUN_ERR) && overrun == 0) {
    244       1.1        ad 			log(LOG_WARNING, "%s: silo overflow, line %d\n",
    245       1.1        ad 			    sc->sc_dev.dv_xname, line);
    246       1.1        ad 			overrun = 1;
    247       1.1        ad 		}
    248      1.12        ad 
    249       1.1        ad 		if (c & DZ_RBUF_FRAMING_ERR)
    250       1.1        ad 			cc |= TTY_FE;
    251       1.1        ad 		if (c & DZ_RBUF_PARITY_ERR)
    252       1.1        ad 			cc |= TTY_PE;
    253       1.1        ad 
    254       1.1        ad 		(*tp->t_linesw->l_rint)(cc, tp);
    255       1.1        ad 	}
    256       1.1        ad }
    257       1.1        ad 
    258       1.1        ad /* Transmitter Interrupt */
    259       1.1        ad 
    260       1.1        ad void
    261       1.1        ad dzxint(void *arg)
    262       1.1        ad {
    263       1.1        ad 	struct dz_softc *sc = arg;
    264       1.1        ad 	struct tty *tp;
    265       1.1        ad 	struct clist *cl;
    266       1.1        ad 	int line, ch, csr;
    267       1.1        ad 	u_char tcr;
    268       1.1        ad 
    269       1.1        ad 	/*
    270       1.1        ad 	 * Switch to POLLED mode.
    271       1.1        ad 	 *   Some simple measurements indicated that even on
    272       1.1        ad 	 *  one port, by freeing the scanner in the controller
    273       1.1        ad 	 *  by either providing a character or turning off
    274       1.1        ad 	 *  the port when output is complete, the transmitter
    275       1.1        ad 	 *  was ready to accept more output when polled again.
    276       1.1        ad 	 *   With just two ports running the game "worms,"
    277       1.1        ad 	 *  almost every interrupt serviced both transmitters!
    278       1.1        ad 	 *   Each UART is double buffered, so if the scanner
    279       1.1        ad 	 *  is quick enough and timing works out, we can even
    280       1.1        ad 	 *  feed the same port twice.
    281       1.1        ad 	 *
    282       1.1        ad 	 * Ragge 980517:
    283       1.1        ad 	 * Do not need to turn off interrupts, already at interrupt level.
    284       1.1        ad 	 * Remove the pdma stuff; no great need of it right now.
    285       1.1        ad 	 */
    286       1.1        ad 
    287       1.1        ad 	while (((csr = DZ_READ_WORD(dr_csr)) & DZ_CSR_TX_READY) != 0) {
    288       1.1        ad 
    289       1.1        ad 		line = DZ_PORT(csr>>8);
    290       1.1        ad 
    291       1.1        ad 		tp = sc->sc_dz[line].dz_tty;
    292       1.1        ad 		cl = &tp->t_outq;
    293       1.1        ad 		tp->t_state &= ~TS_BUSY;
    294       1.1        ad 
    295       1.1        ad 		/* Just send out a char if we have one */
    296       1.1        ad 		/* As long as we can fill the chip buffer, we just loop here */
    297       1.1        ad 		if (cl->c_cc) {
    298       1.1        ad 			tp->t_state |= TS_BUSY;
    299       1.1        ad 			ch = getc(cl);
    300       1.1        ad 			DZ_WRITE_BYTE(dr_tbuf, ch);
    301      1.13        ad 			DZ_BARRIER();
    302       1.1        ad 			continue;
    303      1.16     perry 		}
    304       1.1        ad 		/* Nothing to send; clear the scan bit */
    305       1.1        ad 		/* Clear xmit scanner bit; dzstart may set it again */
    306       1.1        ad 		tcr = DZ_READ_WORD(dr_tcrw);
    307       1.1        ad 		tcr &= 255;
    308       1.1        ad 		tcr &= ~(1 << line);
    309       1.1        ad 		DZ_WRITE_BYTE(dr_tcr, tcr);
    310      1.13        ad 		DZ_BARRIER();
    311       1.1        ad 		if (sc->sc_dz[line].dz_catch)
    312       1.1        ad 			continue;
    313       1.1        ad 
    314       1.1        ad 		if (tp->t_state & TS_FLUSH)
    315       1.1        ad 			tp->t_state &= ~TS_FLUSH;
    316       1.1        ad 		else
    317       1.1        ad 			ndflush (&tp->t_outq, cl->c_cc);
    318       1.1        ad 
    319       1.1        ad 		(*tp->t_linesw->l_start)(tp);
    320       1.1        ad 	}
    321       1.1        ad }
    322       1.1        ad 
    323       1.1        ad int
    324  1.16.4.1      yamt dzopen(dev_t dev, int flag, int mode, struct lwp *l)
    325       1.1        ad {
    326       1.1        ad 	struct tty *tp;
    327       1.1        ad 	int unit, line;
    328       1.1        ad 	struct	dz_softc *sc;
    329       1.1        ad 	int s, error = 0;
    330       1.1        ad 
    331       1.1        ad 	unit = DZ_I2C(minor(dev));
    332       1.1        ad 	line = DZ_PORT(minor(dev));
    333       1.1        ad 	if (unit >= dz_cd.cd_ndevs ||  dz_cd.cd_devs[unit] == NULL)
    334       1.1        ad 		return (ENXIO);
    335       1.1        ad 
    336       1.1        ad 	sc = dz_cd.cd_devs[unit];
    337       1.1        ad 
    338       1.1        ad 	if (line >= sc->sc_type)
    339       1.1        ad 		return ENXIO;
    340       1.1        ad 
    341       1.1        ad 	/* if some other device is using the line, it's busy */
    342       1.1        ad 	if (sc->sc_dz[line].dz_catch)
    343       1.1        ad 		return EBUSY;
    344       1.1        ad 
    345       1.1        ad 	tp = sc->sc_dz[line].dz_tty;
    346       1.1        ad 	if (tp == NULL)
    347       1.1        ad 		return (ENODEV);
    348       1.1        ad 	tp->t_oproc   = dzstart;
    349       1.1        ad 	tp->t_param   = dzparam;
    350       1.1        ad 	tp->t_dev = dev;
    351  1.16.4.2      yamt 
    352  1.16.4.2      yamt 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    353  1.16.4.2      yamt 		return (EBUSY);
    354  1.16.4.2      yamt 
    355       1.1        ad 	if ((tp->t_state & TS_ISOPEN) == 0) {
    356       1.1        ad 		ttychars(tp);
    357       1.1        ad 		if (tp->t_ispeed == 0) {
    358       1.1        ad 			tp->t_iflag = TTYDEF_IFLAG;
    359       1.1        ad 			tp->t_oflag = TTYDEF_OFLAG;
    360       1.1        ad 			tp->t_cflag = TTYDEF_CFLAG;
    361       1.1        ad 			tp->t_lflag = TTYDEF_LFLAG;
    362       1.1        ad 			tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
    363       1.1        ad 		}
    364       1.1        ad 		(void) dzparam(tp, &tp->t_termios);
    365       1.1        ad 		ttsetwater(tp);
    366  1.16.4.2      yamt 	}
    367       1.1        ad 	/* Use DMBIS and *not* DMSET or else we clobber incoming bits */
    368       1.1        ad 	if (dzmctl(sc, line, DML_DTR, DMBIS) & DML_DCD)
    369       1.1        ad 		tp->t_state |= TS_CARR_ON;
    370       1.1        ad 	s = spltty();
    371       1.1        ad 	while (!(flag & O_NONBLOCK) && !(tp->t_cflag & CLOCAL) &&
    372       1.1        ad 	       !(tp->t_state & TS_CARR_ON)) {
    373       1.1        ad 		tp->t_wopen++;
    374  1.16.4.3      yamt 		error = ttysleep(tp, (void *)&tp->t_rawq,
    375       1.1        ad 				TTIPRI | PCATCH, ttopen, 0);
    376       1.1        ad 		tp->t_wopen--;
    377       1.1        ad 		if (error)
    378       1.1        ad 			break;
    379       1.1        ad 	}
    380       1.1        ad 	(void) splx(s);
    381       1.1        ad 	if (error)
    382       1.1        ad 		return (error);
    383       1.1        ad 	return ((*tp->t_linesw->l_open)(dev, tp));
    384       1.1        ad }
    385       1.1        ad 
    386       1.1        ad /*ARGSUSED*/
    387       1.1        ad int
    388  1.16.4.1      yamt dzclose(dev_t dev, int flag, int mode, struct lwp *l)
    389       1.1        ad {
    390       1.1        ad 	struct	dz_softc *sc;
    391       1.1        ad 	struct tty *tp;
    392       1.1        ad 	int unit, line;
    393       1.1        ad 
    394      1.16     perry 
    395       1.1        ad 	unit = DZ_I2C(minor(dev));
    396       1.1        ad 	line = DZ_PORT(minor(dev));
    397       1.1        ad 	sc = dz_cd.cd_devs[unit];
    398       1.1        ad 
    399       1.1        ad 	tp = sc->sc_dz[line].dz_tty;
    400       1.1        ad 
    401       1.1        ad 	(*tp->t_linesw->l_close)(tp, flag);
    402       1.1        ad 
    403       1.1        ad 	/* Make sure a BREAK state is not left enabled. */
    404       1.1        ad 	(void) dzmctl(sc, line, DML_BRK, DMBIC);
    405       1.1        ad 
    406       1.1        ad 	/* Do a hangup if so required. */
    407       1.1        ad 	if ((tp->t_cflag & HUPCL) || tp->t_wopen || !(tp->t_state & TS_ISOPEN))
    408       1.1        ad 		(void) dzmctl(sc, line, 0, DMSET);
    409       1.1        ad 
    410       1.1        ad 	return (ttyclose(tp));
    411       1.1        ad }
    412       1.1        ad 
    413       1.1        ad int
    414       1.1        ad dzread(dev_t dev, struct uio *uio, int flag)
    415       1.1        ad {
    416       1.1        ad 	struct tty *tp;
    417       1.1        ad 	struct	dz_softc *sc;
    418       1.1        ad 
    419       1.1        ad 	sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
    420       1.1        ad 
    421       1.1        ad 	tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
    422       1.1        ad 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    423       1.1        ad }
    424       1.1        ad 
    425       1.1        ad int
    426       1.1        ad dzwrite(dev_t dev, struct uio *uio, int flag)
    427       1.1        ad {
    428       1.1        ad 	struct tty *tp;
    429       1.1        ad 	struct	dz_softc *sc;
    430       1.1        ad 
    431       1.1        ad 	sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
    432       1.1        ad 
    433       1.1        ad 	tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
    434       1.1        ad 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    435       1.1        ad }
    436       1.1        ad 
    437       1.1        ad int
    438  1.16.4.1      yamt dzpoll(dev, events, l)
    439       1.1        ad 	dev_t dev;
    440       1.1        ad 	int events;
    441  1.16.4.1      yamt 	struct lwp *l;
    442       1.1        ad {
    443       1.1        ad 	struct tty *tp;
    444       1.1        ad 	struct	dz_softc *sc;
    445       1.1        ad 
    446       1.1        ad 	sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
    447       1.1        ad 
    448       1.1        ad 	tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
    449  1.16.4.1      yamt 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    450       1.1        ad }
    451       1.1        ad 
    452       1.1        ad /*ARGSUSED*/
    453       1.1        ad int
    454  1.16.4.3      yamt dzioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
    455       1.1        ad {
    456       1.1        ad 	struct	dz_softc *sc;
    457       1.1        ad 	struct tty *tp;
    458       1.1        ad 	int unit, line;
    459       1.1        ad 	int error;
    460       1.1        ad 
    461       1.1        ad 	unit = DZ_I2C(minor(dev));
    462       1.1        ad 	line = DZ_PORT(minor(dev));
    463       1.1        ad 	sc = dz_cd.cd_devs[unit];
    464       1.1        ad 	tp = sc->sc_dz[line].dz_tty;
    465       1.1        ad 
    466  1.16.4.1      yamt 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
    467       1.1        ad 	if (error >= 0)
    468       1.1        ad 		return (error);
    469       1.2    atatat 
    470  1.16.4.1      yamt 	error = ttioctl(tp, cmd, data, flag, l);
    471       1.1        ad 	if (error >= 0)
    472       1.1        ad 		return (error);
    473       1.1        ad 
    474       1.1        ad 	switch (cmd) {
    475       1.1        ad 
    476       1.1        ad 	case TIOCSBRK:
    477       1.1        ad 		(void) dzmctl(sc, line, DML_BRK, DMBIS);
    478       1.1        ad 		break;
    479       1.1        ad 
    480       1.1        ad 	case TIOCCBRK:
    481       1.1        ad 		(void) dzmctl(sc, line, DML_BRK, DMBIC);
    482       1.1        ad 		break;
    483       1.1        ad 
    484       1.1        ad 	case TIOCSDTR:
    485       1.1        ad 		(void) dzmctl(sc, line, DML_DTR, DMBIS);
    486       1.1        ad 		break;
    487       1.1        ad 
    488       1.1        ad 	case TIOCCDTR:
    489       1.1        ad 		(void) dzmctl(sc, line, DML_DTR, DMBIC);
    490       1.1        ad 		break;
    491       1.1        ad 
    492       1.1        ad 	case TIOCMSET:
    493       1.1        ad 		(void) dzmctl(sc, line, *(int *)data, DMSET);
    494       1.1        ad 		break;
    495       1.1        ad 
    496       1.1        ad 	case TIOCMBIS:
    497       1.1        ad 		(void) dzmctl(sc, line, *(int *)data, DMBIS);
    498       1.1        ad 		break;
    499       1.1        ad 
    500       1.1        ad 	case TIOCMBIC:
    501       1.1        ad 		(void) dzmctl(sc, line, *(int *)data, DMBIC);
    502       1.1        ad 		break;
    503       1.1        ad 
    504       1.1        ad 	case TIOCMGET:
    505       1.1        ad 		*(int *)data = (dzmctl(sc, line, 0, DMGET) & ~DML_BRK);
    506       1.1        ad 		break;
    507       1.1        ad 
    508       1.1        ad 	default:
    509       1.2    atatat 		return (EPASSTHROUGH);
    510       1.1        ad 	}
    511       1.1        ad 	return (0);
    512       1.1        ad }
    513       1.1        ad 
    514       1.1        ad struct tty *
    515       1.1        ad dztty(dev_t dev)
    516       1.1        ad {
    517       1.1        ad 	struct	dz_softc *sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
    518       1.1        ad         struct tty *tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
    519       1.1        ad 
    520       1.1        ad         return (tp);
    521       1.1        ad }
    522       1.1        ad 
    523       1.1        ad /*ARGSUSED*/
    524       1.1        ad void
    525       1.1        ad dzstop(struct tty *tp, int flag)
    526       1.1        ad {
    527       1.1        ad 	if (tp->t_state & TS_BUSY)
    528       1.1        ad 		if (!(tp->t_state & TS_TTSTOP))
    529       1.1        ad 			tp->t_state |= TS_FLUSH;
    530       1.1        ad }
    531       1.1        ad 
    532       1.1        ad void
    533       1.1        ad dzstart(struct tty *tp)
    534       1.1        ad {
    535       1.1        ad 	struct dz_softc *sc;
    536       1.1        ad 	struct clist *cl;
    537       1.1        ad 	int unit, line, s;
    538       1.1        ad 	char state;
    539       1.1        ad 
    540       1.1        ad 	unit = DZ_I2C(minor(tp->t_dev));
    541       1.1        ad 	line = DZ_PORT(minor(tp->t_dev));
    542       1.1        ad 	sc = dz_cd.cd_devs[unit];
    543       1.1        ad 
    544       1.1        ad 	s = spltty();
    545      1.14        ad 	if (tp->t_state & (TS_TIMEOUT|TS_BUSY|TS_TTSTOP)) {
    546      1.14        ad 		splx(s);
    547       1.1        ad 		return;
    548      1.14        ad 	}
    549       1.1        ad 	cl = &tp->t_outq;
    550       1.1        ad 	if (cl->c_cc <= tp->t_lowat) {
    551       1.1        ad 		if (tp->t_state & TS_ASLEEP) {
    552       1.1        ad 			tp->t_state &= ~TS_ASLEEP;
    553  1.16.4.3      yamt 			wakeup((void *)cl);
    554       1.1        ad 		}
    555       1.1        ad 		selwakeup(&tp->t_wsel);
    556       1.1        ad 	}
    557      1.14        ad 	if (cl->c_cc == 0) {
    558      1.14        ad 		splx(s);
    559       1.1        ad 		return;
    560      1.14        ad 	}
    561       1.1        ad 
    562       1.1        ad 	tp->t_state |= TS_BUSY;
    563       1.1        ad 
    564       1.1        ad 	state = DZ_READ_WORD(dr_tcrw) & 255;
    565       1.1        ad 	if ((state & (1 << line)) == 0) {
    566       1.1        ad 		DZ_WRITE_BYTE(dr_tcr, state | (1 << line));
    567      1.13        ad 		DZ_BARRIER();
    568       1.1        ad 	}
    569       1.1        ad 	dzxint(sc);
    570       1.1        ad 	splx(s);
    571       1.1        ad }
    572       1.1        ad 
    573       1.1        ad static int
    574       1.1        ad dzparam(struct tty *tp, struct termios *t)
    575       1.1        ad {
    576       1.1        ad 	struct	dz_softc *sc;
    577       1.1        ad 	int cflag = t->c_cflag;
    578       1.1        ad 	int unit, line;
    579       1.1        ad 	int ispeed = ttspeedtab(t->c_ispeed, dzspeedtab);
    580       1.1        ad 	int ospeed = ttspeedtab(t->c_ospeed, dzspeedtab);
    581       1.1        ad 	unsigned lpr;
    582       1.1        ad 	int s;
    583       1.1        ad 
    584       1.1        ad 	unit = DZ_I2C(minor(tp->t_dev));
    585       1.1        ad 	line = DZ_PORT(minor(tp->t_dev));
    586       1.1        ad 	sc = dz_cd.cd_devs[unit];
    587       1.1        ad 
    588       1.1        ad 	/* check requested parameters */
    589       1.1        ad         if (ospeed < 0 || ispeed < 0 || ispeed != ospeed)
    590       1.1        ad                 return (EINVAL);
    591       1.1        ad 
    592       1.1        ad         tp->t_ispeed = t->c_ispeed;
    593       1.1        ad         tp->t_ospeed = t->c_ospeed;
    594       1.1        ad         tp->t_cflag = cflag;
    595       1.1        ad 
    596       1.1        ad 	if (ospeed == 0) {
    597       1.1        ad 		(void) dzmctl(sc, line, 0, DMSET);	/* hang up line */
    598       1.1        ad 		return (0);
    599       1.1        ad 	}
    600       1.1        ad 
    601       1.1        ad 	s = spltty();
    602       1.1        ad 
    603  1.16.4.3      yamt 	/* XXX This is wrong.  Flush output or the chip gets very confused. */
    604  1.16.4.3      yamt 	ttywait(tp);
    605  1.16.4.3      yamt 
    606       1.1        ad 	lpr = DZ_LPR_RX_ENABLE | ((ispeed&0xF)<<8) | line;
    607       1.1        ad 
    608       1.1        ad 	switch (cflag & CSIZE)
    609       1.1        ad 	{
    610       1.1        ad 	  case CS5:
    611       1.1        ad 		lpr |= DZ_LPR_5_BIT_CHAR;
    612       1.1        ad 		break;
    613       1.1        ad 	  case CS6:
    614       1.1        ad 		lpr |= DZ_LPR_6_BIT_CHAR;
    615       1.1        ad 		break;
    616       1.1        ad 	  case CS7:
    617       1.1        ad 		lpr |= DZ_LPR_7_BIT_CHAR;
    618       1.1        ad 		break;
    619       1.1        ad 	  default:
    620       1.1        ad 		lpr |= DZ_LPR_8_BIT_CHAR;
    621       1.1        ad 		break;
    622       1.1        ad 	}
    623       1.1        ad 	if (cflag & PARENB)
    624       1.1        ad 		lpr |= DZ_LPR_PARENB;
    625       1.1        ad 	if (cflag & PARODD)
    626       1.1        ad 		lpr |= DZ_LPR_OPAR;
    627       1.1        ad 	if (cflag & CSTOPB)
    628       1.1        ad 		lpr |= DZ_LPR_2_STOP;
    629       1.1        ad 
    630       1.1        ad 	DZ_WRITE_WORD(dr_lpr, lpr);
    631      1.13        ad 	DZ_BARRIER();
    632       1.1        ad 	(void) splx(s);
    633  1.16.4.3      yamt 	DELAY(10000);
    634  1.16.4.3      yamt 
    635       1.1        ad 	return (0);
    636       1.1        ad }
    637       1.1        ad 
    638       1.1        ad static unsigned
    639       1.1        ad dzmctl(struct dz_softc *sc, int line, int bits, int how)
    640       1.1        ad {
    641       1.1        ad 	unsigned status;
    642       1.1        ad 	unsigned mbits;
    643       1.1        ad 	unsigned bit;
    644       1.1        ad 	int s;
    645       1.1        ad 
    646       1.1        ad 	s = spltty();
    647       1.1        ad 
    648       1.1        ad 	mbits = 0;
    649       1.1        ad 
    650       1.1        ad 	bit = (1 << line);
    651       1.1        ad 
    652       1.1        ad 	/* external signals as seen from the port */
    653       1.1        ad 
    654       1.1        ad 	status = DZ_READ_BYTE(dr_dcd) | sc->sc_dsr;
    655       1.1        ad 
    656       1.1        ad 	if (status & bit)
    657       1.1        ad 		mbits |= DML_DCD;
    658       1.1        ad 
    659       1.1        ad 	status = DZ_READ_BYTE(dr_ring);
    660       1.1        ad 
    661       1.1        ad 	if (status & bit)
    662       1.1        ad 		mbits |= DML_RI;
    663       1.1        ad 
    664       1.1        ad 	/* internal signals/state delivered to port */
    665       1.1        ad 
    666       1.1        ad 	status = DZ_READ_BYTE(dr_dtr);
    667       1.1        ad 
    668       1.1        ad 	if (status & bit)
    669       1.1        ad 		mbits |= DML_DTR;
    670       1.1        ad 
    671       1.1        ad 	if (sc->sc_brk & bit)
    672       1.1        ad 		mbits |= DML_BRK;
    673       1.1        ad 
    674       1.1        ad 	switch (how)
    675       1.1        ad 	{
    676       1.1        ad 	  case DMSET:
    677       1.1        ad 		mbits = bits;
    678       1.1        ad 		break;
    679       1.1        ad 
    680       1.1        ad 	  case DMBIS:
    681       1.1        ad 		mbits |= bits;
    682       1.1        ad 		break;
    683       1.1        ad 
    684       1.1        ad 	  case DMBIC:
    685       1.1        ad 		mbits &= ~bits;
    686       1.1        ad 		break;
    687       1.1        ad 
    688       1.1        ad 	  case DMGET:
    689       1.1        ad 		(void) splx(s);
    690       1.1        ad 		return (mbits);
    691       1.1        ad 	}
    692       1.1        ad 
    693       1.1        ad 	if (mbits & DML_DTR) {
    694       1.1        ad 		DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) | bit);
    695       1.1        ad 	} else {
    696       1.1        ad 		DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) & ~bit);
    697       1.1        ad 	}
    698       1.1        ad 
    699  1.16.4.3      yamt 	DZ_BARRIER();
    700  1.16.4.3      yamt 
    701       1.1        ad 	if (mbits & DML_BRK) {
    702       1.1        ad 		sc->sc_brk |= bit;
    703       1.1        ad 		DZ_WRITE_BYTE(dr_break, sc->sc_brk);
    704       1.1        ad 	} else {
    705       1.1        ad 		sc->sc_brk &= ~bit;
    706       1.1        ad 		DZ_WRITE_BYTE(dr_break, sc->sc_brk);
    707       1.1        ad 	}
    708       1.1        ad 
    709      1.13        ad 	DZ_BARRIER();
    710       1.1        ad 	(void) splx(s);
    711  1.16.4.3      yamt 
    712       1.1        ad 	return (mbits);
    713       1.1        ad }
    714       1.1        ad 
    715       1.1        ad /*
    716       1.1        ad  * This is called by timeout() periodically.
    717       1.1        ad  * Check to see if modem status bits have changed.
    718       1.1        ad  */
    719       1.1        ad static void
    720       1.1        ad dzscan(void *arg)
    721       1.1        ad {
    722       1.1        ad 	struct dz_softc *sc;
    723       1.1        ad 	struct tty *tp;
    724       1.1        ad 	int n, bit, port;
    725       1.1        ad 	unsigned csr;
    726       1.1        ad 	int s;
    727       1.1        ad 
    728       1.1        ad 	s = spltty();
    729       1.1        ad 
    730       1.1        ad 	for (n = 0; n < dz_cd.cd_ndevs; n++) {
    731       1.1        ad 
    732       1.1        ad 		if (dz_cd.cd_devs[n] == NULL)
    733       1.1        ad 			continue;
    734       1.1        ad 
    735       1.1        ad 		sc = dz_cd.cd_devs[n];
    736       1.1        ad 
    737       1.1        ad 		for (port = 0; port < sc->sc_type; port++) {
    738       1.1        ad 
    739       1.1        ad 			tp = sc->sc_dz[port].dz_tty;
    740       1.1        ad 			bit = (1 << port);
    741      1.16     perry 
    742       1.1        ad 			if ((DZ_READ_BYTE(dr_dcd) | sc->sc_dsr) & bit) {
    743       1.1        ad 				if (!(tp->t_state & TS_CARR_ON))
    744       1.1        ad 					(*tp->t_linesw->l_modem) (tp, 1);
    745       1.1        ad 			} else if ((tp->t_state & TS_CARR_ON) &&
    746       1.1        ad 			    (*tp->t_linesw->l_modem)(tp, 0) == 0) {
    747      1.16     perry 				DZ_WRITE_BYTE(dr_tcr,
    748       1.1        ad 				    (DZ_READ_WORD(dr_tcrw) & 255) & ~bit);
    749      1.13        ad 				DZ_BARRIER();
    750       1.1        ad 			}
    751       1.1        ad 	    	}
    752       1.1        ad 
    753       1.1        ad 		/*
    754       1.1        ad 		 *  If the RX interrupt rate is this high, switch
    755       1.1        ad 		 *  the controller to Silo Alarm - which means don't
    756       1.1        ad 	 	 *  interrupt until the RX silo has 16 characters in
    757       1.1        ad 	 	 *  it (the silo is 64 characters in all).
    758       1.1        ad 		 *  Avoid oscillating SA on and off by not turning
    759       1.1        ad 		 *  if off unless the rate is appropriately low.
    760       1.1        ad 		 */
    761       1.1        ad 
    762       1.1        ad 		csr = DZ_READ_WORD(dr_csr);
    763       1.1        ad 
    764       1.1        ad 		if (sc->sc_rxint > (16*10)) {
    765       1.1        ad 			if ((csr & DZ_CSR_SAE) == 0)
    766       1.1        ad 				DZ_WRITE_WORD(dr_csr, csr | DZ_CSR_SAE);
    767       1.1        ad 	    	} else if ((csr & DZ_CSR_SAE) != 0)
    768       1.1        ad 			if (sc->sc_rxint < 10)
    769       1.1        ad 				DZ_WRITE_WORD(dr_csr, csr & ~(DZ_CSR_SAE));
    770       1.1        ad 
    771      1.13        ad 		DZ_BARRIER();
    772       1.1        ad 		sc->sc_rxint = 0;
    773       1.1        ad 	}
    774       1.1        ad 	(void) splx(s);
    775       1.1        ad 	callout_reset(&dzscan_ch, hz, dzscan, NULL);
    776       1.1        ad }
    777       1.1        ad 
    778       1.1        ad /*
    779       1.1        ad  * Called after an ubareset. The DZ card is reset, but the only thing
    780       1.1        ad  * that must be done is to start the receiver and transmitter again.
    781       1.1        ad  * No DMA setup to care about.
    782       1.1        ad  */
    783       1.1        ad void
    784       1.1        ad dzreset(struct device *dev)
    785       1.1        ad {
    786       1.1        ad 	struct dz_softc *sc = (void *)dev;
    787       1.1        ad 	struct tty *tp;
    788       1.1        ad 	int i;
    789       1.1        ad 
    790       1.1        ad 	for (i = 0; i < sc->sc_type; i++) {
    791       1.1        ad 		tp = sc->sc_dz[i].dz_tty;
    792       1.1        ad 
    793       1.1        ad 		if (((tp->t_state & TS_ISOPEN) == 0) || (tp->t_wopen == 0))
    794       1.1        ad 			continue;
    795       1.1        ad 
    796       1.1        ad 		dzparam(tp, &tp->t_termios);
    797       1.1        ad 		dzmctl(sc, i, DML_DTR, DMSET);
    798       1.1        ad 		tp->t_state &= ~TS_BUSY;
    799       1.1        ad 		dzstart(tp);	/* Kick off transmitter again */
    800       1.1        ad 	}
    801       1.1        ad }
    802