dz.c revision 1.17 1 1.17 kleink /* $NetBSD: dz.c,v 1.17 2005/09/06 21:40:39 kleink Exp $ */
2 1.1 ad /*
3 1.1 ad * Copyright (c) 1992, 1993
4 1.1 ad * The Regents of the University of California. All rights reserved.
5 1.1 ad *
6 1.1 ad * This code is derived from software contributed to Berkeley by
7 1.1 ad * Ralph Campbell and Rick Macklem.
8 1.1 ad *
9 1.1 ad * Redistribution and use in source and binary forms, with or without
10 1.1 ad * modification, are permitted provided that the following conditions
11 1.1 ad * are met:
12 1.1 ad * 1. Redistributions of source code must retain the above copyright
13 1.1 ad * notice, this list of conditions and the following disclaimer.
14 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 ad * notice, this list of conditions and the following disclaimer in the
16 1.1 ad * documentation and/or other materials provided with the distribution.
17 1.10 agc * 3. Neither the name of the University nor the names of its contributors
18 1.10 agc * may be used to endorse or promote products derived from this software
19 1.10 agc * without specific prior written permission.
20 1.10 agc *
21 1.10 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
22 1.10 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.10 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.10 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
25 1.10 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.10 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
27 1.10 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
28 1.10 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
29 1.10 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
30 1.10 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 1.10 agc * SUCH DAMAGE.
32 1.10 agc */
33 1.10 agc
34 1.10 agc /*
35 1.10 agc * Copyright (c) 1996 Ken C. Wellsch. All rights reserved.
36 1.10 agc *
37 1.10 agc * This code is derived from software contributed to Berkeley by
38 1.10 agc * Ralph Campbell and Rick Macklem.
39 1.10 agc *
40 1.10 agc * Redistribution and use in source and binary forms, with or without
41 1.10 agc * modification, are permitted provided that the following conditions
42 1.10 agc * are met:
43 1.10 agc * 1. Redistributions of source code must retain the above copyright
44 1.10 agc * notice, this list of conditions and the following disclaimer.
45 1.10 agc * 2. Redistributions in binary form must reproduce the above copyright
46 1.10 agc * notice, this list of conditions and the following disclaimer in the
47 1.10 agc * documentation and/or other materials provided with the distribution.
48 1.1 ad * 3. All advertising materials mentioning features or use of this software
49 1.1 ad * must display the following acknowledgement:
50 1.1 ad * This product includes software developed by the University of
51 1.1 ad * California, Berkeley and its contributors.
52 1.1 ad * 4. Neither the name of the University nor the names of its contributors
53 1.1 ad * may be used to endorse or promote products derived from this software
54 1.1 ad * without specific prior written permission.
55 1.1 ad *
56 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
57 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
58 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
59 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
60 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
61 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
62 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
63 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
64 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
65 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
66 1.1 ad * SUCH DAMAGE.
67 1.1 ad */
68 1.1 ad
69 1.1 ad #include <sys/cdefs.h>
70 1.17 kleink __KERNEL_RCSID(0, "$NetBSD: dz.c,v 1.17 2005/09/06 21:40:39 kleink Exp $");
71 1.1 ad
72 1.1 ad #include <sys/param.h>
73 1.1 ad #include <sys/systm.h>
74 1.1 ad #include <sys/callout.h>
75 1.1 ad #include <sys/ioctl.h>
76 1.1 ad #include <sys/tty.h>
77 1.1 ad #include <sys/proc.h>
78 1.1 ad #include <sys/buf.h>
79 1.1 ad #include <sys/conf.h>
80 1.1 ad #include <sys/file.h>
81 1.1 ad #include <sys/uio.h>
82 1.1 ad #include <sys/kernel.h>
83 1.1 ad #include <sys/syslog.h>
84 1.1 ad #include <sys/device.h>
85 1.1 ad
86 1.1 ad #include <machine/bus.h>
87 1.1 ad
88 1.1 ad #include <dev/dec/dzreg.h>
89 1.1 ad #include <dev/dec/dzvar.h>
90 1.1 ad
91 1.11 ragge #include <dev/cons.h>
92 1.11 ragge
93 1.1 ad #define DZ_READ_BYTE(adr) \
94 1.1 ad bus_space_read_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
95 1.1 ad #define DZ_READ_WORD(adr) \
96 1.1 ad bus_space_read_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr)
97 1.1 ad #define DZ_WRITE_BYTE(adr, val) \
98 1.1 ad bus_space_write_1(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
99 1.1 ad #define DZ_WRITE_WORD(adr, val) \
100 1.1 ad bus_space_write_2(sc->sc_iot, sc->sc_ioh, sc->sc_dr.adr, val)
101 1.13 ad #define DZ_BARRIER() \
102 1.13 ad bus_space_barrier(sc->sc_iot, sc->sc_ioh, sc->sc_dr.dr_firstreg, \
103 1.13 ad sc->sc_dr.dr_winsize, \
104 1.13 ad BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ)
105 1.1 ad
106 1.1 ad #include "ioconf.h"
107 1.1 ad
108 1.1 ad /* Flags used to monitor modem bits, make them understood outside driver */
109 1.1 ad
110 1.1 ad #define DML_DTR TIOCM_DTR
111 1.1 ad #define DML_DCD TIOCM_CD
112 1.1 ad #define DML_RI TIOCM_RI
113 1.1 ad #define DML_BRK 0100000 /* no equivalent, we will mask */
114 1.1 ad
115 1.15 matt static const struct speedtab dzspeedtab[] =
116 1.1 ad {
117 1.1 ad { 0, 0 },
118 1.1 ad { 50, DZ_LPR_B50 },
119 1.1 ad { 75, DZ_LPR_B75 },
120 1.1 ad { 110, DZ_LPR_B110 },
121 1.1 ad { 134, DZ_LPR_B134 },
122 1.1 ad { 150, DZ_LPR_B150 },
123 1.1 ad { 300, DZ_LPR_B300 },
124 1.1 ad { 600, DZ_LPR_B600 },
125 1.1 ad { 1200, DZ_LPR_B1200 },
126 1.1 ad { 1800, DZ_LPR_B1800 },
127 1.1 ad { 2000, DZ_LPR_B2000 },
128 1.1 ad { 2400, DZ_LPR_B2400 },
129 1.1 ad { 3600, DZ_LPR_B3600 },
130 1.1 ad { 4800, DZ_LPR_B4800 },
131 1.1 ad { 7200, DZ_LPR_B7200 },
132 1.1 ad { 9600, DZ_LPR_B9600 },
133 1.1 ad { 19200, DZ_LPR_B19200 },
134 1.1 ad { -1, -1 }
135 1.1 ad };
136 1.1 ad
137 1.1 ad static void dzstart(struct tty *);
138 1.1 ad static int dzparam(struct tty *, struct termios *);
139 1.1 ad static unsigned dzmctl(struct dz_softc *, int, int, int);
140 1.1 ad static void dzscan(void *);
141 1.3 gehenna
142 1.3 gehenna dev_type_open(dzopen);
143 1.3 gehenna dev_type_close(dzclose);
144 1.3 gehenna dev_type_read(dzread);
145 1.3 gehenna dev_type_write(dzwrite);
146 1.3 gehenna dev_type_ioctl(dzioctl);
147 1.3 gehenna dev_type_stop(dzstop);
148 1.3 gehenna dev_type_tty(dztty);
149 1.3 gehenna dev_type_poll(dzpoll);
150 1.3 gehenna
151 1.3 gehenna const struct cdevsw dz_cdevsw = {
152 1.3 gehenna dzopen, dzclose, dzread, dzwrite, dzioctl,
153 1.9 jdolecek dzstop, dztty, dzpoll, nommap, ttykqfilter, D_TTY
154 1.3 gehenna };
155 1.1 ad
156 1.1 ad /*
157 1.1 ad * The DZ series doesn't interrupt on carrier transitions,
158 1.1 ad * so we have to use a timer to watch it.
159 1.1 ad */
160 1.1 ad int dz_timer; /* true if timer started */
161 1.1 ad struct callout dzscan_ch;
162 1.11 ragge static struct cnm_state dz_cnm_state;
163 1.1 ad
164 1.1 ad void
165 1.7 ad dzattach(struct dz_softc *sc, struct evcnt *parent_evcnt, int consline)
166 1.1 ad {
167 1.1 ad int n;
168 1.1 ad
169 1.1 ad sc->sc_rxint = sc->sc_brk = 0;
170 1.7 ad sc->sc_consline = consline;
171 1.1 ad
172 1.1 ad sc->sc_dr.dr_tcrw = sc->sc_dr.dr_tcr;
173 1.1 ad DZ_WRITE_WORD(dr_csr, DZ_CSR_MSE | DZ_CSR_RXIE | DZ_CSR_TXIE);
174 1.1 ad DZ_WRITE_BYTE(dr_dtr, 0);
175 1.1 ad DZ_WRITE_BYTE(dr_break, 0);
176 1.13 ad DZ_BARRIER();
177 1.1 ad
178 1.1 ad /* Initialize our softc structure. Should be done in open? */
179 1.1 ad
180 1.4 ad for (n = 0; n < sc->sc_type; n++) {
181 1.6 ad sc->sc_dz[n].dz_sc = sc;
182 1.4 ad sc->sc_dz[n].dz_line = n;
183 1.1 ad sc->sc_dz[n].dz_tty = ttymalloc();
184 1.4 ad }
185 1.1 ad
186 1.1 ad evcnt_attach_dynamic(&sc->sc_rintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
187 1.1 ad sc->sc_dev.dv_xname, "rintr");
188 1.1 ad evcnt_attach_dynamic(&sc->sc_tintrcnt, EVCNT_TYPE_INTR, parent_evcnt,
189 1.1 ad sc->sc_dev.dv_xname, "tintr");
190 1.1 ad
191 1.11 ragge /* Console magic keys */
192 1.11 ragge cn_init_magic(&dz_cnm_state);
193 1.11 ragge cn_set_magic("\047\001"); /* default magic is BREAK */
194 1.11 ragge /* VAX will change it in MD code */
195 1.11 ragge
196 1.1 ad /* Alas no interrupt on modem bit changes, so we manually scan */
197 1.1 ad
198 1.1 ad if (dz_timer == 0) {
199 1.1 ad dz_timer = 1;
200 1.1 ad callout_init(&dzscan_ch);
201 1.1 ad callout_reset(&dzscan_ch, hz, dzscan, NULL);
202 1.1 ad }
203 1.1 ad printf("\n");
204 1.1 ad }
205 1.1 ad
206 1.1 ad /* Receiver Interrupt */
207 1.1 ad
208 1.1 ad void
209 1.1 ad dzrint(void *arg)
210 1.1 ad {
211 1.1 ad struct dz_softc *sc = arg;
212 1.1 ad struct tty *tp;
213 1.12 ad int cc, mcc, line;
214 1.1 ad unsigned c;
215 1.1 ad int overrun = 0;
216 1.1 ad
217 1.1 ad sc->sc_rxint++;
218 1.1 ad
219 1.1 ad while ((c = DZ_READ_WORD(dr_rbuf)) & DZ_RBUF_DATA_VALID) {
220 1.1 ad cc = c & 0xFF;
221 1.1 ad line = DZ_PORT(c>>8);
222 1.1 ad tp = sc->sc_dz[line].dz_tty;
223 1.1 ad
224 1.1 ad /* Must be caught early */
225 1.1 ad if (sc->sc_dz[line].dz_catch &&
226 1.1 ad (*sc->sc_dz[line].dz_catch)(sc->sc_dz[line].dz_private, cc))
227 1.1 ad continue;
228 1.11 ragge
229 1.12 ad if ((c & (DZ_RBUF_FRAMING_ERR | 0xff)) == DZ_RBUF_FRAMING_ERR)
230 1.12 ad mcc = CNC_BREAK;
231 1.12 ad else
232 1.12 ad mcc = cc;
233 1.12 ad
234 1.12 ad cn_check_magic(tp->t_dev, mcc, dz_cnm_state);
235 1.1 ad
236 1.1 ad if (!(tp->t_state & TS_ISOPEN)) {
237 1.1 ad wakeup((caddr_t)&tp->t_rawq);
238 1.1 ad continue;
239 1.1 ad }
240 1.1 ad
241 1.1 ad if ((c & DZ_RBUF_OVERRUN_ERR) && overrun == 0) {
242 1.1 ad log(LOG_WARNING, "%s: silo overflow, line %d\n",
243 1.1 ad sc->sc_dev.dv_xname, line);
244 1.1 ad overrun = 1;
245 1.1 ad }
246 1.12 ad
247 1.1 ad if (c & DZ_RBUF_FRAMING_ERR)
248 1.1 ad cc |= TTY_FE;
249 1.1 ad if (c & DZ_RBUF_PARITY_ERR)
250 1.1 ad cc |= TTY_PE;
251 1.1 ad
252 1.1 ad (*tp->t_linesw->l_rint)(cc, tp);
253 1.1 ad }
254 1.1 ad }
255 1.1 ad
256 1.1 ad /* Transmitter Interrupt */
257 1.1 ad
258 1.1 ad void
259 1.1 ad dzxint(void *arg)
260 1.1 ad {
261 1.1 ad struct dz_softc *sc = arg;
262 1.1 ad struct tty *tp;
263 1.1 ad struct clist *cl;
264 1.1 ad int line, ch, csr;
265 1.1 ad u_char tcr;
266 1.1 ad
267 1.1 ad /*
268 1.1 ad * Switch to POLLED mode.
269 1.1 ad * Some simple measurements indicated that even on
270 1.1 ad * one port, by freeing the scanner in the controller
271 1.1 ad * by either providing a character or turning off
272 1.1 ad * the port when output is complete, the transmitter
273 1.1 ad * was ready to accept more output when polled again.
274 1.1 ad * With just two ports running the game "worms,"
275 1.1 ad * almost every interrupt serviced both transmitters!
276 1.1 ad * Each UART is double buffered, so if the scanner
277 1.1 ad * is quick enough and timing works out, we can even
278 1.1 ad * feed the same port twice.
279 1.1 ad *
280 1.1 ad * Ragge 980517:
281 1.1 ad * Do not need to turn off interrupts, already at interrupt level.
282 1.1 ad * Remove the pdma stuff; no great need of it right now.
283 1.1 ad */
284 1.1 ad
285 1.1 ad while (((csr = DZ_READ_WORD(dr_csr)) & DZ_CSR_TX_READY) != 0) {
286 1.1 ad
287 1.1 ad line = DZ_PORT(csr>>8);
288 1.1 ad
289 1.1 ad tp = sc->sc_dz[line].dz_tty;
290 1.1 ad cl = &tp->t_outq;
291 1.1 ad tp->t_state &= ~TS_BUSY;
292 1.1 ad
293 1.1 ad /* Just send out a char if we have one */
294 1.1 ad /* As long as we can fill the chip buffer, we just loop here */
295 1.1 ad if (cl->c_cc) {
296 1.1 ad tp->t_state |= TS_BUSY;
297 1.1 ad ch = getc(cl);
298 1.1 ad DZ_WRITE_BYTE(dr_tbuf, ch);
299 1.13 ad DZ_BARRIER();
300 1.1 ad continue;
301 1.16 perry }
302 1.1 ad /* Nothing to send; clear the scan bit */
303 1.1 ad /* Clear xmit scanner bit; dzstart may set it again */
304 1.1 ad tcr = DZ_READ_WORD(dr_tcrw);
305 1.1 ad tcr &= 255;
306 1.1 ad tcr &= ~(1 << line);
307 1.1 ad DZ_WRITE_BYTE(dr_tcr, tcr);
308 1.13 ad DZ_BARRIER();
309 1.1 ad if (sc->sc_dz[line].dz_catch)
310 1.1 ad continue;
311 1.1 ad
312 1.1 ad if (tp->t_state & TS_FLUSH)
313 1.1 ad tp->t_state &= ~TS_FLUSH;
314 1.1 ad else
315 1.1 ad ndflush (&tp->t_outq, cl->c_cc);
316 1.1 ad
317 1.1 ad (*tp->t_linesw->l_start)(tp);
318 1.1 ad }
319 1.1 ad }
320 1.1 ad
321 1.1 ad int
322 1.1 ad dzopen(dev_t dev, int flag, int mode, struct proc *p)
323 1.1 ad {
324 1.1 ad struct tty *tp;
325 1.1 ad int unit, line;
326 1.1 ad struct dz_softc *sc;
327 1.1 ad int s, error = 0;
328 1.1 ad
329 1.1 ad unit = DZ_I2C(minor(dev));
330 1.1 ad line = DZ_PORT(minor(dev));
331 1.1 ad if (unit >= dz_cd.cd_ndevs || dz_cd.cd_devs[unit] == NULL)
332 1.1 ad return (ENXIO);
333 1.1 ad
334 1.1 ad sc = dz_cd.cd_devs[unit];
335 1.1 ad
336 1.1 ad if (line >= sc->sc_type)
337 1.1 ad return ENXIO;
338 1.1 ad
339 1.1 ad /* if some other device is using the line, it's busy */
340 1.1 ad if (sc->sc_dz[line].dz_catch)
341 1.1 ad return EBUSY;
342 1.1 ad
343 1.1 ad tp = sc->sc_dz[line].dz_tty;
344 1.1 ad if (tp == NULL)
345 1.1 ad return (ENODEV);
346 1.1 ad tp->t_oproc = dzstart;
347 1.1 ad tp->t_param = dzparam;
348 1.1 ad tp->t_dev = dev;
349 1.1 ad if ((tp->t_state & TS_ISOPEN) == 0) {
350 1.1 ad ttychars(tp);
351 1.1 ad if (tp->t_ispeed == 0) {
352 1.1 ad tp->t_iflag = TTYDEF_IFLAG;
353 1.1 ad tp->t_oflag = TTYDEF_OFLAG;
354 1.1 ad tp->t_cflag = TTYDEF_CFLAG;
355 1.1 ad tp->t_lflag = TTYDEF_LFLAG;
356 1.1 ad tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
357 1.1 ad }
358 1.1 ad (void) dzparam(tp, &tp->t_termios);
359 1.1 ad ttsetwater(tp);
360 1.17 kleink } else if ((tp->t_state & TS_XCLUDE) &&
361 1.17 kleink suser(p->p_ucred, &p->p_acflag) != 0)
362 1.1 ad return (EBUSY);
363 1.1 ad /* Use DMBIS and *not* DMSET or else we clobber incoming bits */
364 1.1 ad if (dzmctl(sc, line, DML_DTR, DMBIS) & DML_DCD)
365 1.1 ad tp->t_state |= TS_CARR_ON;
366 1.1 ad s = spltty();
367 1.1 ad while (!(flag & O_NONBLOCK) && !(tp->t_cflag & CLOCAL) &&
368 1.1 ad !(tp->t_state & TS_CARR_ON)) {
369 1.1 ad tp->t_wopen++;
370 1.1 ad error = ttysleep(tp, (caddr_t)&tp->t_rawq,
371 1.1 ad TTIPRI | PCATCH, ttopen, 0);
372 1.1 ad tp->t_wopen--;
373 1.1 ad if (error)
374 1.1 ad break;
375 1.1 ad }
376 1.1 ad (void) splx(s);
377 1.1 ad if (error)
378 1.1 ad return (error);
379 1.1 ad return ((*tp->t_linesw->l_open)(dev, tp));
380 1.1 ad }
381 1.1 ad
382 1.1 ad /*ARGSUSED*/
383 1.1 ad int
384 1.1 ad dzclose(dev_t dev, int flag, int mode, struct proc *p)
385 1.1 ad {
386 1.1 ad struct dz_softc *sc;
387 1.1 ad struct tty *tp;
388 1.1 ad int unit, line;
389 1.1 ad
390 1.16 perry
391 1.1 ad unit = DZ_I2C(minor(dev));
392 1.1 ad line = DZ_PORT(minor(dev));
393 1.1 ad sc = dz_cd.cd_devs[unit];
394 1.1 ad
395 1.1 ad tp = sc->sc_dz[line].dz_tty;
396 1.1 ad
397 1.1 ad (*tp->t_linesw->l_close)(tp, flag);
398 1.1 ad
399 1.1 ad /* Make sure a BREAK state is not left enabled. */
400 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIC);
401 1.1 ad
402 1.1 ad /* Do a hangup if so required. */
403 1.1 ad if ((tp->t_cflag & HUPCL) || tp->t_wopen || !(tp->t_state & TS_ISOPEN))
404 1.1 ad (void) dzmctl(sc, line, 0, DMSET);
405 1.1 ad
406 1.1 ad return (ttyclose(tp));
407 1.1 ad }
408 1.1 ad
409 1.1 ad int
410 1.1 ad dzread(dev_t dev, struct uio *uio, int flag)
411 1.1 ad {
412 1.1 ad struct tty *tp;
413 1.1 ad struct dz_softc *sc;
414 1.1 ad
415 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
416 1.1 ad
417 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
418 1.1 ad return ((*tp->t_linesw->l_read)(tp, uio, flag));
419 1.1 ad }
420 1.1 ad
421 1.1 ad int
422 1.1 ad dzwrite(dev_t dev, struct uio *uio, int flag)
423 1.1 ad {
424 1.1 ad struct tty *tp;
425 1.1 ad struct dz_softc *sc;
426 1.1 ad
427 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
428 1.1 ad
429 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
430 1.1 ad return ((*tp->t_linesw->l_write)(tp, uio, flag));
431 1.1 ad }
432 1.1 ad
433 1.1 ad int
434 1.1 ad dzpoll(dev, events, p)
435 1.1 ad dev_t dev;
436 1.1 ad int events;
437 1.1 ad struct proc *p;
438 1.1 ad {
439 1.1 ad struct tty *tp;
440 1.1 ad struct dz_softc *sc;
441 1.1 ad
442 1.1 ad sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
443 1.1 ad
444 1.1 ad tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
445 1.1 ad return ((*tp->t_linesw->l_poll)(tp, events, p));
446 1.1 ad }
447 1.1 ad
448 1.1 ad /*ARGSUSED*/
449 1.1 ad int
450 1.1 ad dzioctl(dev_t dev, u_long cmd, caddr_t data, int flag, struct proc *p)
451 1.1 ad {
452 1.1 ad struct dz_softc *sc;
453 1.1 ad struct tty *tp;
454 1.1 ad int unit, line;
455 1.1 ad int error;
456 1.1 ad
457 1.1 ad unit = DZ_I2C(minor(dev));
458 1.1 ad line = DZ_PORT(minor(dev));
459 1.1 ad sc = dz_cd.cd_devs[unit];
460 1.1 ad tp = sc->sc_dz[line].dz_tty;
461 1.1 ad
462 1.1 ad error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, p);
463 1.1 ad if (error >= 0)
464 1.1 ad return (error);
465 1.2 atatat
466 1.1 ad error = ttioctl(tp, cmd, data, flag, p);
467 1.1 ad if (error >= 0)
468 1.1 ad return (error);
469 1.1 ad
470 1.1 ad switch (cmd) {
471 1.1 ad
472 1.1 ad case TIOCSBRK:
473 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIS);
474 1.1 ad break;
475 1.1 ad
476 1.1 ad case TIOCCBRK:
477 1.1 ad (void) dzmctl(sc, line, DML_BRK, DMBIC);
478 1.1 ad break;
479 1.1 ad
480 1.1 ad case TIOCSDTR:
481 1.1 ad (void) dzmctl(sc, line, DML_DTR, DMBIS);
482 1.1 ad break;
483 1.1 ad
484 1.1 ad case TIOCCDTR:
485 1.1 ad (void) dzmctl(sc, line, DML_DTR, DMBIC);
486 1.1 ad break;
487 1.1 ad
488 1.1 ad case TIOCMSET:
489 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMSET);
490 1.1 ad break;
491 1.1 ad
492 1.1 ad case TIOCMBIS:
493 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMBIS);
494 1.1 ad break;
495 1.1 ad
496 1.1 ad case TIOCMBIC:
497 1.1 ad (void) dzmctl(sc, line, *(int *)data, DMBIC);
498 1.1 ad break;
499 1.1 ad
500 1.1 ad case TIOCMGET:
501 1.1 ad *(int *)data = (dzmctl(sc, line, 0, DMGET) & ~DML_BRK);
502 1.1 ad break;
503 1.1 ad
504 1.1 ad default:
505 1.2 atatat return (EPASSTHROUGH);
506 1.1 ad }
507 1.1 ad return (0);
508 1.1 ad }
509 1.1 ad
510 1.1 ad struct tty *
511 1.1 ad dztty(dev_t dev)
512 1.1 ad {
513 1.1 ad struct dz_softc *sc = dz_cd.cd_devs[DZ_I2C(minor(dev))];
514 1.1 ad struct tty *tp = sc->sc_dz[DZ_PORT(minor(dev))].dz_tty;
515 1.1 ad
516 1.1 ad return (tp);
517 1.1 ad }
518 1.1 ad
519 1.1 ad /*ARGSUSED*/
520 1.1 ad void
521 1.1 ad dzstop(struct tty *tp, int flag)
522 1.1 ad {
523 1.1 ad if (tp->t_state & TS_BUSY)
524 1.1 ad if (!(tp->t_state & TS_TTSTOP))
525 1.1 ad tp->t_state |= TS_FLUSH;
526 1.1 ad }
527 1.1 ad
528 1.1 ad void
529 1.1 ad dzstart(struct tty *tp)
530 1.1 ad {
531 1.1 ad struct dz_softc *sc;
532 1.1 ad struct clist *cl;
533 1.1 ad int unit, line, s;
534 1.1 ad char state;
535 1.1 ad
536 1.1 ad unit = DZ_I2C(minor(tp->t_dev));
537 1.1 ad line = DZ_PORT(minor(tp->t_dev));
538 1.1 ad sc = dz_cd.cd_devs[unit];
539 1.1 ad
540 1.1 ad s = spltty();
541 1.14 ad if (tp->t_state & (TS_TIMEOUT|TS_BUSY|TS_TTSTOP)) {
542 1.14 ad splx(s);
543 1.1 ad return;
544 1.14 ad }
545 1.1 ad cl = &tp->t_outq;
546 1.1 ad if (cl->c_cc <= tp->t_lowat) {
547 1.1 ad if (tp->t_state & TS_ASLEEP) {
548 1.1 ad tp->t_state &= ~TS_ASLEEP;
549 1.1 ad wakeup((caddr_t)cl);
550 1.1 ad }
551 1.1 ad selwakeup(&tp->t_wsel);
552 1.1 ad }
553 1.14 ad if (cl->c_cc == 0) {
554 1.14 ad splx(s);
555 1.1 ad return;
556 1.14 ad }
557 1.1 ad
558 1.1 ad tp->t_state |= TS_BUSY;
559 1.1 ad
560 1.1 ad state = DZ_READ_WORD(dr_tcrw) & 255;
561 1.1 ad if ((state & (1 << line)) == 0) {
562 1.1 ad DZ_WRITE_BYTE(dr_tcr, state | (1 << line));
563 1.13 ad DZ_BARRIER();
564 1.1 ad }
565 1.1 ad dzxint(sc);
566 1.1 ad splx(s);
567 1.1 ad }
568 1.1 ad
569 1.1 ad static int
570 1.1 ad dzparam(struct tty *tp, struct termios *t)
571 1.1 ad {
572 1.1 ad struct dz_softc *sc;
573 1.1 ad int cflag = t->c_cflag;
574 1.1 ad int unit, line;
575 1.1 ad int ispeed = ttspeedtab(t->c_ispeed, dzspeedtab);
576 1.1 ad int ospeed = ttspeedtab(t->c_ospeed, dzspeedtab);
577 1.1 ad unsigned lpr;
578 1.1 ad int s;
579 1.1 ad
580 1.1 ad unit = DZ_I2C(minor(tp->t_dev));
581 1.1 ad line = DZ_PORT(minor(tp->t_dev));
582 1.1 ad sc = dz_cd.cd_devs[unit];
583 1.1 ad
584 1.1 ad /* check requested parameters */
585 1.1 ad if (ospeed < 0 || ispeed < 0 || ispeed != ospeed)
586 1.1 ad return (EINVAL);
587 1.1 ad
588 1.1 ad tp->t_ispeed = t->c_ispeed;
589 1.1 ad tp->t_ospeed = t->c_ospeed;
590 1.1 ad tp->t_cflag = cflag;
591 1.1 ad
592 1.1 ad if (ospeed == 0) {
593 1.1 ad (void) dzmctl(sc, line, 0, DMSET); /* hang up line */
594 1.1 ad return (0);
595 1.1 ad }
596 1.1 ad
597 1.1 ad s = spltty();
598 1.1 ad
599 1.1 ad lpr = DZ_LPR_RX_ENABLE | ((ispeed&0xF)<<8) | line;
600 1.1 ad
601 1.1 ad switch (cflag & CSIZE)
602 1.1 ad {
603 1.1 ad case CS5:
604 1.1 ad lpr |= DZ_LPR_5_BIT_CHAR;
605 1.1 ad break;
606 1.1 ad case CS6:
607 1.1 ad lpr |= DZ_LPR_6_BIT_CHAR;
608 1.1 ad break;
609 1.1 ad case CS7:
610 1.1 ad lpr |= DZ_LPR_7_BIT_CHAR;
611 1.1 ad break;
612 1.1 ad default:
613 1.1 ad lpr |= DZ_LPR_8_BIT_CHAR;
614 1.1 ad break;
615 1.1 ad }
616 1.1 ad if (cflag & PARENB)
617 1.1 ad lpr |= DZ_LPR_PARENB;
618 1.1 ad if (cflag & PARODD)
619 1.1 ad lpr |= DZ_LPR_OPAR;
620 1.1 ad if (cflag & CSTOPB)
621 1.1 ad lpr |= DZ_LPR_2_STOP;
622 1.1 ad
623 1.1 ad DZ_WRITE_WORD(dr_lpr, lpr);
624 1.13 ad DZ_BARRIER();
625 1.1 ad
626 1.1 ad (void) splx(s);
627 1.1 ad return (0);
628 1.1 ad }
629 1.1 ad
630 1.1 ad static unsigned
631 1.1 ad dzmctl(struct dz_softc *sc, int line, int bits, int how)
632 1.1 ad {
633 1.1 ad unsigned status;
634 1.1 ad unsigned mbits;
635 1.1 ad unsigned bit;
636 1.1 ad int s;
637 1.1 ad
638 1.1 ad s = spltty();
639 1.1 ad
640 1.1 ad mbits = 0;
641 1.1 ad
642 1.1 ad bit = (1 << line);
643 1.1 ad
644 1.1 ad /* external signals as seen from the port */
645 1.1 ad
646 1.1 ad status = DZ_READ_BYTE(dr_dcd) | sc->sc_dsr;
647 1.1 ad
648 1.1 ad if (status & bit)
649 1.1 ad mbits |= DML_DCD;
650 1.1 ad
651 1.1 ad status = DZ_READ_BYTE(dr_ring);
652 1.1 ad
653 1.1 ad if (status & bit)
654 1.1 ad mbits |= DML_RI;
655 1.1 ad
656 1.1 ad /* internal signals/state delivered to port */
657 1.1 ad
658 1.1 ad status = DZ_READ_BYTE(dr_dtr);
659 1.1 ad
660 1.1 ad if (status & bit)
661 1.1 ad mbits |= DML_DTR;
662 1.1 ad
663 1.1 ad if (sc->sc_brk & bit)
664 1.1 ad mbits |= DML_BRK;
665 1.1 ad
666 1.1 ad switch (how)
667 1.1 ad {
668 1.1 ad case DMSET:
669 1.1 ad mbits = bits;
670 1.1 ad break;
671 1.1 ad
672 1.1 ad case DMBIS:
673 1.1 ad mbits |= bits;
674 1.1 ad break;
675 1.1 ad
676 1.1 ad case DMBIC:
677 1.1 ad mbits &= ~bits;
678 1.1 ad break;
679 1.1 ad
680 1.1 ad case DMGET:
681 1.1 ad (void) splx(s);
682 1.1 ad return (mbits);
683 1.1 ad }
684 1.1 ad
685 1.1 ad if (mbits & DML_DTR) {
686 1.1 ad DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) | bit);
687 1.1 ad } else {
688 1.1 ad DZ_WRITE_BYTE(dr_dtr, DZ_READ_BYTE(dr_dtr) & ~bit);
689 1.1 ad }
690 1.1 ad
691 1.1 ad if (mbits & DML_BRK) {
692 1.1 ad sc->sc_brk |= bit;
693 1.1 ad DZ_WRITE_BYTE(dr_break, sc->sc_brk);
694 1.1 ad } else {
695 1.1 ad sc->sc_brk &= ~bit;
696 1.1 ad DZ_WRITE_BYTE(dr_break, sc->sc_brk);
697 1.1 ad }
698 1.1 ad
699 1.13 ad DZ_BARRIER();
700 1.1 ad (void) splx(s);
701 1.1 ad return (mbits);
702 1.1 ad }
703 1.1 ad
704 1.1 ad /*
705 1.1 ad * This is called by timeout() periodically.
706 1.1 ad * Check to see if modem status bits have changed.
707 1.1 ad */
708 1.1 ad static void
709 1.1 ad dzscan(void *arg)
710 1.1 ad {
711 1.1 ad struct dz_softc *sc;
712 1.1 ad struct tty *tp;
713 1.1 ad int n, bit, port;
714 1.1 ad unsigned csr;
715 1.1 ad int s;
716 1.1 ad
717 1.1 ad s = spltty();
718 1.1 ad
719 1.1 ad for (n = 0; n < dz_cd.cd_ndevs; n++) {
720 1.1 ad
721 1.1 ad if (dz_cd.cd_devs[n] == NULL)
722 1.1 ad continue;
723 1.1 ad
724 1.1 ad sc = dz_cd.cd_devs[n];
725 1.1 ad
726 1.1 ad for (port = 0; port < sc->sc_type; port++) {
727 1.1 ad
728 1.1 ad tp = sc->sc_dz[port].dz_tty;
729 1.1 ad bit = (1 << port);
730 1.16 perry
731 1.1 ad if ((DZ_READ_BYTE(dr_dcd) | sc->sc_dsr) & bit) {
732 1.1 ad if (!(tp->t_state & TS_CARR_ON))
733 1.1 ad (*tp->t_linesw->l_modem) (tp, 1);
734 1.1 ad } else if ((tp->t_state & TS_CARR_ON) &&
735 1.1 ad (*tp->t_linesw->l_modem)(tp, 0) == 0) {
736 1.16 perry DZ_WRITE_BYTE(dr_tcr,
737 1.1 ad (DZ_READ_WORD(dr_tcrw) & 255) & ~bit);
738 1.13 ad DZ_BARRIER();
739 1.1 ad }
740 1.1 ad }
741 1.1 ad
742 1.1 ad /*
743 1.1 ad * If the RX interrupt rate is this high, switch
744 1.1 ad * the controller to Silo Alarm - which means don't
745 1.1 ad * interrupt until the RX silo has 16 characters in
746 1.1 ad * it (the silo is 64 characters in all).
747 1.1 ad * Avoid oscillating SA on and off by not turning
748 1.1 ad * if off unless the rate is appropriately low.
749 1.1 ad */
750 1.1 ad
751 1.1 ad csr = DZ_READ_WORD(dr_csr);
752 1.1 ad
753 1.1 ad if (sc->sc_rxint > (16*10)) {
754 1.1 ad if ((csr & DZ_CSR_SAE) == 0)
755 1.1 ad DZ_WRITE_WORD(dr_csr, csr | DZ_CSR_SAE);
756 1.1 ad } else if ((csr & DZ_CSR_SAE) != 0)
757 1.1 ad if (sc->sc_rxint < 10)
758 1.1 ad DZ_WRITE_WORD(dr_csr, csr & ~(DZ_CSR_SAE));
759 1.1 ad
760 1.13 ad DZ_BARRIER();
761 1.1 ad sc->sc_rxint = 0;
762 1.1 ad }
763 1.1 ad (void) splx(s);
764 1.1 ad callout_reset(&dzscan_ch, hz, dzscan, NULL);
765 1.1 ad }
766 1.1 ad
767 1.1 ad /*
768 1.1 ad * Called after an ubareset. The DZ card is reset, but the only thing
769 1.1 ad * that must be done is to start the receiver and transmitter again.
770 1.1 ad * No DMA setup to care about.
771 1.1 ad */
772 1.1 ad void
773 1.1 ad dzreset(struct device *dev)
774 1.1 ad {
775 1.1 ad struct dz_softc *sc = (void *)dev;
776 1.1 ad struct tty *tp;
777 1.1 ad int i;
778 1.1 ad
779 1.1 ad for (i = 0; i < sc->sc_type; i++) {
780 1.1 ad tp = sc->sc_dz[i].dz_tty;
781 1.1 ad
782 1.1 ad if (((tp->t_state & TS_ISOPEN) == 0) || (tp->t_wopen == 0))
783 1.1 ad continue;
784 1.1 ad
785 1.1 ad dzparam(tp, &tp->t_termios);
786 1.1 ad dzmctl(sc, i, DML_DTR, DMSET);
787 1.1 ad tp->t_state &= ~TS_BUSY;
788 1.1 ad dzstart(tp); /* Kick off transmitter again */
789 1.1 ad }
790 1.1 ad }
791